Statistics
| Branch: | Revision:

root / target-sh4 / translate.c @ 79d342dc

History | View | Annotate | Download (60.9 kB)

1 fdf9b3e8 bellard
/*
2 fdf9b3e8 bellard
 *  SH4 translation
3 5fafdf24 ths
 *
4 fdf9b3e8 bellard
 *  Copyright (c) 2005 Samuel Tardieu
5 fdf9b3e8 bellard
 *
6 fdf9b3e8 bellard
 * This library is free software; you can redistribute it and/or
7 fdf9b3e8 bellard
 * modify it under the terms of the GNU Lesser General Public
8 fdf9b3e8 bellard
 * License as published by the Free Software Foundation; either
9 fdf9b3e8 bellard
 * version 2 of the License, or (at your option) any later version.
10 fdf9b3e8 bellard
 *
11 fdf9b3e8 bellard
 * This library is distributed in the hope that it will be useful,
12 fdf9b3e8 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 fdf9b3e8 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 fdf9b3e8 bellard
 * Lesser General Public License for more details.
15 fdf9b3e8 bellard
 *
16 fdf9b3e8 bellard
 * You should have received a copy of the GNU Lesser General Public
17 fdf9b3e8 bellard
 * License along with this library; if not, write to the Free Software
18 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19 fdf9b3e8 bellard
 */
20 fdf9b3e8 bellard
#include <stdarg.h>
21 fdf9b3e8 bellard
#include <stdlib.h>
22 fdf9b3e8 bellard
#include <stdio.h>
23 fdf9b3e8 bellard
#include <string.h>
24 fdf9b3e8 bellard
#include <inttypes.h>
25 fdf9b3e8 bellard
#include <assert.h>
26 fdf9b3e8 bellard
27 fdf9b3e8 bellard
#define DEBUG_DISAS
28 fdf9b3e8 bellard
#define SH4_DEBUG_DISAS
29 fdf9b3e8 bellard
//#define SH4_SINGLE_STEP
30 fdf9b3e8 bellard
31 fdf9b3e8 bellard
#include "cpu.h"
32 fdf9b3e8 bellard
#include "exec-all.h"
33 fdf9b3e8 bellard
#include "disas.h"
34 57fec1fe bellard
#include "tcg-op.h"
35 ca10f867 aurel32
#include "qemu-common.h"
36 fdf9b3e8 bellard
37 a7812ae4 pbrook
#include "helper.h"
38 a7812ae4 pbrook
#define GEN_HELPER 1
39 a7812ae4 pbrook
#include "helper.h"
40 a7812ae4 pbrook
41 fdf9b3e8 bellard
typedef struct DisasContext {
42 fdf9b3e8 bellard
    struct TranslationBlock *tb;
43 fdf9b3e8 bellard
    target_ulong pc;
44 fdf9b3e8 bellard
    uint32_t sr;
45 eda9b09b bellard
    uint32_t fpscr;
46 fdf9b3e8 bellard
    uint16_t opcode;
47 fdf9b3e8 bellard
    uint32_t flags;
48 823029f9 ths
    int bstate;
49 fdf9b3e8 bellard
    int memidx;
50 fdf9b3e8 bellard
    uint32_t delayed_pc;
51 fdf9b3e8 bellard
    int singlestep_enabled;
52 71968fa6 aurel32
    uint32_t features;
53 852d481f edgar_igl
    int has_movcal;
54 fdf9b3e8 bellard
} DisasContext;
55 fdf9b3e8 bellard
56 fe25591e aurel32
#if defined(CONFIG_USER_ONLY)
57 fe25591e aurel32
#define IS_USER(ctx) 1
58 fe25591e aurel32
#else
59 fe25591e aurel32
#define IS_USER(ctx) (!(ctx->sr & SR_MD))
60 fe25591e aurel32
#endif
61 fe25591e aurel32
62 823029f9 ths
enum {
63 823029f9 ths
    BS_NONE     = 0, /* We go out of the TB without reaching a branch or an
64 823029f9 ths
                      * exception condition
65 823029f9 ths
                      */
66 823029f9 ths
    BS_STOP     = 1, /* We want to stop translation for any reason */
67 823029f9 ths
    BS_BRANCH   = 2, /* We reached a branch condition     */
68 823029f9 ths
    BS_EXCP     = 3, /* We reached an exception condition */
69 823029f9 ths
};
70 823029f9 ths
71 1e8864f7 aurel32
/* global register indexes */
72 a7812ae4 pbrook
static TCGv_ptr cpu_env;
73 1e8864f7 aurel32
static TCGv cpu_gregs[24];
74 3a8a44c4 aurel32
static TCGv cpu_pc, cpu_sr, cpu_ssr, cpu_spc, cpu_gbr;
75 3a8a44c4 aurel32
static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl;
76 66c7c806 aurel32
static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst;
77 66ba317c aurel32
static TCGv cpu_fregs[32];
78 1000822b aurel32
79 1000822b aurel32
/* internal register indexes */
80 1000822b aurel32
static TCGv cpu_flags, cpu_delayed_pc;
81 1e8864f7 aurel32
82 2e70f6ef pbrook
#include "gen-icount.h"
83 2e70f6ef pbrook
84 a5f1b965 blueswir1
static void sh4_translate_init(void)
85 2e70f6ef pbrook
{
86 1e8864f7 aurel32
    int i;
87 2e70f6ef pbrook
    static int done_init = 0;
88 559dd74d aurel32
    static const char * const gregnames[24] = {
89 1e8864f7 aurel32
        "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0",
90 1e8864f7 aurel32
        "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0",
91 1e8864f7 aurel32
        "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15",
92 1e8864f7 aurel32
        "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1",
93 1e8864f7 aurel32
        "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1"
94 1e8864f7 aurel32
    };
95 66ba317c aurel32
    static const char * const fregnames[32] = {
96 66ba317c aurel32
         "FPR0_BANK0",  "FPR1_BANK0",  "FPR2_BANK0",  "FPR3_BANK0",
97 66ba317c aurel32
         "FPR4_BANK0",  "FPR5_BANK0",  "FPR6_BANK0",  "FPR7_BANK0",
98 66ba317c aurel32
         "FPR8_BANK0",  "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0",
99 66ba317c aurel32
        "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0",
100 66ba317c aurel32
         "FPR0_BANK1",  "FPR1_BANK1",  "FPR2_BANK1",  "FPR3_BANK1",
101 66ba317c aurel32
         "FPR4_BANK1",  "FPR5_BANK1",  "FPR6_BANK1",  "FPR7_BANK1",
102 66ba317c aurel32
         "FPR8_BANK1",  "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1",
103 66ba317c aurel32
        "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1",
104 66ba317c aurel32
    };
105 1e8864f7 aurel32
106 2e70f6ef pbrook
    if (done_init)
107 2e70f6ef pbrook
        return;
108 1e8864f7 aurel32
109 a7812ae4 pbrook
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
110 1e8864f7 aurel32
111 1e8864f7 aurel32
    for (i = 0; i < 24; i++)
112 a7812ae4 pbrook
        cpu_gregs[i] = tcg_global_mem_new_i32(TCG_AREG0,
113 66ba317c aurel32
                                              offsetof(CPUState, gregs[i]),
114 66ba317c aurel32
                                              gregnames[i]);
115 988d7eaa aurel32
116 a7812ae4 pbrook
    cpu_pc = tcg_global_mem_new_i32(TCG_AREG0,
117 a7812ae4 pbrook
                                    offsetof(CPUState, pc), "PC");
118 a7812ae4 pbrook
    cpu_sr = tcg_global_mem_new_i32(TCG_AREG0,
119 a7812ae4 pbrook
                                    offsetof(CPUState, sr), "SR");
120 a7812ae4 pbrook
    cpu_ssr = tcg_global_mem_new_i32(TCG_AREG0,
121 a7812ae4 pbrook
                                     offsetof(CPUState, ssr), "SSR");
122 a7812ae4 pbrook
    cpu_spc = tcg_global_mem_new_i32(TCG_AREG0,
123 a7812ae4 pbrook
                                     offsetof(CPUState, spc), "SPC");
124 a7812ae4 pbrook
    cpu_gbr = tcg_global_mem_new_i32(TCG_AREG0,
125 a7812ae4 pbrook
                                     offsetof(CPUState, gbr), "GBR");
126 a7812ae4 pbrook
    cpu_vbr = tcg_global_mem_new_i32(TCG_AREG0,
127 a7812ae4 pbrook
                                     offsetof(CPUState, vbr), "VBR");
128 a7812ae4 pbrook
    cpu_sgr = tcg_global_mem_new_i32(TCG_AREG0,
129 a7812ae4 pbrook
                                     offsetof(CPUState, sgr), "SGR");
130 a7812ae4 pbrook
    cpu_dbr = tcg_global_mem_new_i32(TCG_AREG0,
131 a7812ae4 pbrook
                                     offsetof(CPUState, dbr), "DBR");
132 a7812ae4 pbrook
    cpu_mach = tcg_global_mem_new_i32(TCG_AREG0,
133 a7812ae4 pbrook
                                      offsetof(CPUState, mach), "MACH");
134 a7812ae4 pbrook
    cpu_macl = tcg_global_mem_new_i32(TCG_AREG0,
135 a7812ae4 pbrook
                                      offsetof(CPUState, macl), "MACL");
136 a7812ae4 pbrook
    cpu_pr = tcg_global_mem_new_i32(TCG_AREG0,
137 a7812ae4 pbrook
                                    offsetof(CPUState, pr), "PR");
138 a7812ae4 pbrook
    cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
139 a7812ae4 pbrook
                                       offsetof(CPUState, fpscr), "FPSCR");
140 a7812ae4 pbrook
    cpu_fpul = tcg_global_mem_new_i32(TCG_AREG0,
141 a7812ae4 pbrook
                                      offsetof(CPUState, fpul), "FPUL");
142 a7812ae4 pbrook
143 a7812ae4 pbrook
    cpu_flags = tcg_global_mem_new_i32(TCG_AREG0,
144 a7812ae4 pbrook
                                       offsetof(CPUState, flags), "_flags_");
145 a7812ae4 pbrook
    cpu_delayed_pc = tcg_global_mem_new_i32(TCG_AREG0,
146 a7812ae4 pbrook
                                            offsetof(CPUState, delayed_pc),
147 a7812ae4 pbrook
                                            "_delayed_pc_");
148 66c7c806 aurel32
    cpu_ldst = tcg_global_mem_new_i32(TCG_AREG0,
149 66c7c806 aurel32
                                      offsetof(CPUState, ldst), "_ldst_");
150 1000822b aurel32
151 66ba317c aurel32
    for (i = 0; i < 32; i++)
152 66ba317c aurel32
        cpu_fregs[i] = tcg_global_mem_new_i32(TCG_AREG0,
153 66ba317c aurel32
                                              offsetof(CPUState, fregs[i]),
154 66ba317c aurel32
                                              fregnames[i]);
155 66ba317c aurel32
156 988d7eaa aurel32
    /* register helpers */
157 a7812ae4 pbrook
#define GEN_HELPER 2
158 988d7eaa aurel32
#include "helper.h"
159 988d7eaa aurel32
160 2e70f6ef pbrook
    done_init = 1;
161 2e70f6ef pbrook
}
162 2e70f6ef pbrook
163 fdf9b3e8 bellard
void cpu_dump_state(CPUState * env, FILE * f,
164 fdf9b3e8 bellard
                    int (*cpu_fprintf) (FILE * f, const char *fmt, ...),
165 fdf9b3e8 bellard
                    int flags)
166 fdf9b3e8 bellard
{
167 fdf9b3e8 bellard
    int i;
168 eda9b09b bellard
    cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n",
169 eda9b09b bellard
                env->pc, env->sr, env->pr, env->fpscr);
170 274a9e70 aurel32
    cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n",
171 274a9e70 aurel32
                env->spc, env->ssr, env->gbr, env->vbr);
172 274a9e70 aurel32
    cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n",
173 274a9e70 aurel32
                env->sgr, env->dbr, env->delayed_pc, env->fpul);
174 fdf9b3e8 bellard
    for (i = 0; i < 24; i += 4) {
175 fdf9b3e8 bellard
        cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n",
176 fdf9b3e8 bellard
                    i, env->gregs[i], i + 1, env->gregs[i + 1],
177 fdf9b3e8 bellard
                    i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]);
178 fdf9b3e8 bellard
    }
179 fdf9b3e8 bellard
    if (env->flags & DELAY_SLOT) {
180 fdf9b3e8 bellard
        cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n",
181 fdf9b3e8 bellard
                    env->delayed_pc);
182 fdf9b3e8 bellard
    } else if (env->flags & DELAY_SLOT_CONDITIONAL) {
183 fdf9b3e8 bellard
        cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n",
184 fdf9b3e8 bellard
                    env->delayed_pc);
185 fdf9b3e8 bellard
    }
186 fdf9b3e8 bellard
}
187 fdf9b3e8 bellard
188 b79e1752 aurel32
static void cpu_sh4_reset(CPUSH4State * env)
189 fdf9b3e8 bellard
{
190 eca1bdf4 aliguori
    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
191 eca1bdf4 aliguori
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
192 eca1bdf4 aliguori
        log_cpu_state(env, 0);
193 eca1bdf4 aliguori
    }
194 eca1bdf4 aliguori
195 9c2a9ea1 pbrook
#if defined(CONFIG_USER_ONLY)
196 f3ff7fac aurel32
    env->sr = 0;
197 9c2a9ea1 pbrook
#else
198 56cd2b96 aurel32
    env->sr = SR_MD | SR_RB | SR_BL | SR_I3 | SR_I2 | SR_I1 | SR_I0;
199 9c2a9ea1 pbrook
#endif
200 fdf9b3e8 bellard
    env->vbr = 0;
201 fdf9b3e8 bellard
    env->pc = 0xA0000000;
202 ea6cf6be ths
#if defined(CONFIG_USER_ONLY)
203 ea6cf6be ths
    env->fpscr = FPSCR_PR; /* value for userspace according to the kernel */
204 b0b3de89 bellard
    set_float_rounding_mode(float_round_nearest_even, &env->fp_status); /* ?! */
205 ea6cf6be ths
#else
206 ea6cf6be ths
    env->fpscr = 0x00040001; /* CPU reset value according to SH4 manual */
207 b0b3de89 bellard
    set_float_rounding_mode(float_round_to_zero, &env->fp_status);
208 ea6cf6be ths
#endif
209 fdf9b3e8 bellard
    env->mmucr = 0;
210 fdf9b3e8 bellard
}
211 fdf9b3e8 bellard
212 0fd3ca30 aurel32
typedef struct {
213 b55266b5 blueswir1
    const char *name;
214 0fd3ca30 aurel32
    int id;
215 0fd3ca30 aurel32
    uint32_t pvr;
216 0fd3ca30 aurel32
    uint32_t prr;
217 0fd3ca30 aurel32
    uint32_t cvr;
218 71968fa6 aurel32
    uint32_t features;
219 0fd3ca30 aurel32
} sh4_def_t;
220 0fd3ca30 aurel32
221 0fd3ca30 aurel32
static sh4_def_t sh4_defs[] = {
222 0fd3ca30 aurel32
    {
223 0fd3ca30 aurel32
        .name = "SH7750R",
224 0fd3ca30 aurel32
        .id = SH_CPU_SH7750R,
225 0fd3ca30 aurel32
        .pvr = 0x00050000,
226 0fd3ca30 aurel32
        .prr = 0x00000100,
227 0fd3ca30 aurel32
        .cvr = 0x00110000,
228 c2432a42 aurel32
        .features = SH_FEATURE_BCR3_AND_BCR4,
229 0fd3ca30 aurel32
    }, {
230 0fd3ca30 aurel32
        .name = "SH7751R",
231 0fd3ca30 aurel32
        .id = SH_CPU_SH7751R,
232 0fd3ca30 aurel32
        .pvr = 0x04050005,
233 0fd3ca30 aurel32
        .prr = 0x00000113,
234 0fd3ca30 aurel32
        .cvr = 0x00110000,        /* Neutered caches, should be 0x20480000 */
235 c2432a42 aurel32
        .features = SH_FEATURE_BCR3_AND_BCR4,
236 a9c43f8e aurel32
    }, {
237 a9c43f8e aurel32
        .name = "SH7785",
238 a9c43f8e aurel32
        .id = SH_CPU_SH7785,
239 a9c43f8e aurel32
        .pvr = 0x10300700,
240 a9c43f8e aurel32
        .prr = 0x00000200,
241 a9c43f8e aurel32
        .cvr = 0x71440211,
242 71968fa6 aurel32
        .features = SH_FEATURE_SH4A,
243 a9c43f8e aurel32
     },
244 0fd3ca30 aurel32
};
245 0fd3ca30 aurel32
246 b55266b5 blueswir1
static const sh4_def_t *cpu_sh4_find_by_name(const char *name)
247 0fd3ca30 aurel32
{
248 0fd3ca30 aurel32
    int i;
249 0fd3ca30 aurel32
250 0fd3ca30 aurel32
    if (strcasecmp(name, "any") == 0)
251 0fd3ca30 aurel32
        return &sh4_defs[0];
252 0fd3ca30 aurel32
253 b1503cda malc
    for (i = 0; i < ARRAY_SIZE(sh4_defs); i++)
254 0fd3ca30 aurel32
        if (strcasecmp(name, sh4_defs[i].name) == 0)
255 0fd3ca30 aurel32
            return &sh4_defs[i];
256 0fd3ca30 aurel32
257 0fd3ca30 aurel32
    return NULL;
258 0fd3ca30 aurel32
}
259 0fd3ca30 aurel32
260 0fd3ca30 aurel32
void sh4_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
261 0fd3ca30 aurel32
{
262 0fd3ca30 aurel32
    int i;
263 0fd3ca30 aurel32
264 b1503cda malc
    for (i = 0; i < ARRAY_SIZE(sh4_defs); i++)
265 0fd3ca30 aurel32
        (*cpu_fprintf)(f, "%s\n", sh4_defs[i].name);
266 0fd3ca30 aurel32
}
267 0fd3ca30 aurel32
268 1ed1a787 blueswir1
static void cpu_sh4_register(CPUSH4State *env, const sh4_def_t *def)
269 0fd3ca30 aurel32
{
270 0fd3ca30 aurel32
    env->pvr = def->pvr;
271 0fd3ca30 aurel32
    env->prr = def->prr;
272 0fd3ca30 aurel32
    env->cvr = def->cvr;
273 0fd3ca30 aurel32
    env->id = def->id;
274 0fd3ca30 aurel32
}
275 0fd3ca30 aurel32
276 aaed909a bellard
CPUSH4State *cpu_sh4_init(const char *cpu_model)
277 fdf9b3e8 bellard
{
278 fdf9b3e8 bellard
    CPUSH4State *env;
279 0fd3ca30 aurel32
    const sh4_def_t *def;
280 fdf9b3e8 bellard
281 0fd3ca30 aurel32
    def = cpu_sh4_find_by_name(cpu_model);
282 0fd3ca30 aurel32
    if (!def)
283 0fd3ca30 aurel32
        return NULL;
284 fdf9b3e8 bellard
    env = qemu_mallocz(sizeof(CPUSH4State));
285 71968fa6 aurel32
    env->features = def->features;
286 fdf9b3e8 bellard
    cpu_exec_init(env);
287 852d481f edgar_igl
    env->movcal_backup_tail = &(env->movcal_backup);
288 2e70f6ef pbrook
    sh4_translate_init();
289 7478757e aurel32
    env->cpu_model_str = cpu_model;
290 fdf9b3e8 bellard
    cpu_sh4_reset(env);
291 0fd3ca30 aurel32
    cpu_sh4_register(env, def);
292 fdf9b3e8 bellard
    tlb_flush(env, 1);
293 fdf9b3e8 bellard
    return env;
294 fdf9b3e8 bellard
}
295 fdf9b3e8 bellard
296 fdf9b3e8 bellard
static void gen_goto_tb(DisasContext * ctx, int n, target_ulong dest)
297 fdf9b3e8 bellard
{
298 fdf9b3e8 bellard
    TranslationBlock *tb;
299 fdf9b3e8 bellard
    tb = ctx->tb;
300 fdf9b3e8 bellard
301 fdf9b3e8 bellard
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
302 fdf9b3e8 bellard
        !ctx->singlestep_enabled) {
303 fdf9b3e8 bellard
        /* Use a direct jump if in same page and singlestep not enabled */
304 57fec1fe bellard
        tcg_gen_goto_tb(n);
305 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_pc, dest);
306 57fec1fe bellard
        tcg_gen_exit_tb((long) tb + n);
307 fdf9b3e8 bellard
    } else {
308 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_pc, dest);
309 57fec1fe bellard
        if (ctx->singlestep_enabled)
310 a7812ae4 pbrook
            gen_helper_debug();
311 57fec1fe bellard
        tcg_gen_exit_tb(0);
312 fdf9b3e8 bellard
    }
313 fdf9b3e8 bellard
}
314 fdf9b3e8 bellard
315 fdf9b3e8 bellard
static void gen_jump(DisasContext * ctx)
316 fdf9b3e8 bellard
{
317 fdf9b3e8 bellard
    if (ctx->delayed_pc == (uint32_t) - 1) {
318 fdf9b3e8 bellard
        /* Target is not statically known, it comes necessarily from a
319 fdf9b3e8 bellard
           delayed jump as immediate jump are conditinal jumps */
320 1000822b aurel32
        tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc);
321 fdf9b3e8 bellard
        if (ctx->singlestep_enabled)
322 a7812ae4 pbrook
            gen_helper_debug();
323 57fec1fe bellard
        tcg_gen_exit_tb(0);
324 fdf9b3e8 bellard
    } else {
325 fdf9b3e8 bellard
        gen_goto_tb(ctx, 0, ctx->delayed_pc);
326 fdf9b3e8 bellard
    }
327 fdf9b3e8 bellard
}
328 fdf9b3e8 bellard
329 1000822b aurel32
static inline void gen_branch_slot(uint32_t delayed_pc, int t)
330 1000822b aurel32
{
331 c55497ec aurel32
    TCGv sr;
332 1000822b aurel32
    int label = gen_new_label();
333 1000822b aurel32
    tcg_gen_movi_i32(cpu_delayed_pc, delayed_pc);
334 a7812ae4 pbrook
    sr = tcg_temp_new();
335 c55497ec aurel32
    tcg_gen_andi_i32(sr, cpu_sr, SR_T);
336 c55497ec aurel32
    tcg_gen_brcondi_i32(TCG_COND_NE, sr, t ? SR_T : 0, label);
337 1000822b aurel32
    tcg_gen_ori_i32(cpu_flags, cpu_flags, DELAY_SLOT_TRUE);
338 1000822b aurel32
    gen_set_label(label);
339 1000822b aurel32
}
340 1000822b aurel32
341 fdf9b3e8 bellard
/* Immediate conditional jump (bt or bf) */
342 fdf9b3e8 bellard
static void gen_conditional_jump(DisasContext * ctx,
343 fdf9b3e8 bellard
                                 target_ulong ift, target_ulong ifnott)
344 fdf9b3e8 bellard
{
345 fdf9b3e8 bellard
    int l1;
346 c55497ec aurel32
    TCGv sr;
347 fdf9b3e8 bellard
348 fdf9b3e8 bellard
    l1 = gen_new_label();
349 a7812ae4 pbrook
    sr = tcg_temp_new();
350 c55497ec aurel32
    tcg_gen_andi_i32(sr, cpu_sr, SR_T);
351 c55497ec aurel32
    tcg_gen_brcondi_i32(TCG_COND_EQ, sr, SR_T, l1);
352 fdf9b3e8 bellard
    gen_goto_tb(ctx, 0, ifnott);
353 fdf9b3e8 bellard
    gen_set_label(l1);
354 fdf9b3e8 bellard
    gen_goto_tb(ctx, 1, ift);
355 fdf9b3e8 bellard
}
356 fdf9b3e8 bellard
357 fdf9b3e8 bellard
/* Delayed conditional jump (bt or bf) */
358 fdf9b3e8 bellard
static void gen_delayed_conditional_jump(DisasContext * ctx)
359 fdf9b3e8 bellard
{
360 fdf9b3e8 bellard
    int l1;
361 c55497ec aurel32
    TCGv ds;
362 fdf9b3e8 bellard
363 fdf9b3e8 bellard
    l1 = gen_new_label();
364 a7812ae4 pbrook
    ds = tcg_temp_new();
365 c55497ec aurel32
    tcg_gen_andi_i32(ds, cpu_flags, DELAY_SLOT_TRUE);
366 c55497ec aurel32
    tcg_gen_brcondi_i32(TCG_COND_EQ, ds, DELAY_SLOT_TRUE, l1);
367 823029f9 ths
    gen_goto_tb(ctx, 1, ctx->pc + 2);
368 fdf9b3e8 bellard
    gen_set_label(l1);
369 1000822b aurel32
    tcg_gen_andi_i32(cpu_flags, cpu_flags, ~DELAY_SLOT_TRUE);
370 9c2a9ea1 pbrook
    gen_jump(ctx);
371 fdf9b3e8 bellard
}
372 fdf9b3e8 bellard
373 a4625612 aurel32
static inline void gen_set_t(void)
374 a4625612 aurel32
{
375 a4625612 aurel32
    tcg_gen_ori_i32(cpu_sr, cpu_sr, SR_T);
376 a4625612 aurel32
}
377 a4625612 aurel32
378 a4625612 aurel32
static inline void gen_clr_t(void)
379 a4625612 aurel32
{
380 a4625612 aurel32
    tcg_gen_andi_i32(cpu_sr, cpu_sr, ~SR_T);
381 a4625612 aurel32
}
382 a4625612 aurel32
383 a4625612 aurel32
static inline void gen_cmp(int cond, TCGv t0, TCGv t1)
384 a4625612 aurel32
{
385 a4625612 aurel32
    int label1 = gen_new_label();
386 a4625612 aurel32
    int label2 = gen_new_label();
387 a4625612 aurel32
    tcg_gen_brcond_i32(cond, t1, t0, label1);
388 a4625612 aurel32
    gen_clr_t();
389 a4625612 aurel32
    tcg_gen_br(label2);
390 a4625612 aurel32
    gen_set_label(label1);
391 a4625612 aurel32
    gen_set_t();
392 a4625612 aurel32
    gen_set_label(label2);
393 a4625612 aurel32
}
394 a4625612 aurel32
395 a4625612 aurel32
static inline void gen_cmp_imm(int cond, TCGv t0, int32_t imm)
396 a4625612 aurel32
{
397 a4625612 aurel32
    int label1 = gen_new_label();
398 a4625612 aurel32
    int label2 = gen_new_label();
399 a4625612 aurel32
    tcg_gen_brcondi_i32(cond, t0, imm, label1);
400 a4625612 aurel32
    gen_clr_t();
401 a4625612 aurel32
    tcg_gen_br(label2);
402 a4625612 aurel32
    gen_set_label(label1);
403 a4625612 aurel32
    gen_set_t();
404 a4625612 aurel32
    gen_set_label(label2);
405 a4625612 aurel32
}
406 a4625612 aurel32
407 1000822b aurel32
static inline void gen_store_flags(uint32_t flags)
408 1000822b aurel32
{
409 1000822b aurel32
    tcg_gen_andi_i32(cpu_flags, cpu_flags, DELAY_SLOT_TRUE);
410 1000822b aurel32
    tcg_gen_ori_i32(cpu_flags, cpu_flags, flags);
411 1000822b aurel32
}
412 1000822b aurel32
413 69d6275b aurel32
static inline void gen_copy_bit_i32(TCGv t0, int p0, TCGv t1, int p1)
414 69d6275b aurel32
{
415 a7812ae4 pbrook
    TCGv tmp = tcg_temp_new();
416 69d6275b aurel32
417 69d6275b aurel32
    p0 &= 0x1f;
418 69d6275b aurel32
    p1 &= 0x1f;
419 69d6275b aurel32
420 69d6275b aurel32
    tcg_gen_andi_i32(tmp, t1, (1 << p1));
421 69d6275b aurel32
    tcg_gen_andi_i32(t0, t0, ~(1 << p0));
422 69d6275b aurel32
    if (p0 < p1)
423 69d6275b aurel32
        tcg_gen_shri_i32(tmp, tmp, p1 - p0);
424 69d6275b aurel32
    else if (p0 > p1)
425 69d6275b aurel32
        tcg_gen_shli_i32(tmp, tmp, p0 - p1);
426 69d6275b aurel32
    tcg_gen_or_i32(t0, t0, tmp);
427 69d6275b aurel32
428 69d6275b aurel32
    tcg_temp_free(tmp);
429 69d6275b aurel32
}
430 69d6275b aurel32
431 a7812ae4 pbrook
static inline void gen_load_fpr64(TCGv_i64 t, int reg)
432 cc4ba6a9 aurel32
{
433 66ba317c aurel32
    tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]);
434 cc4ba6a9 aurel32
}
435 cc4ba6a9 aurel32
436 a7812ae4 pbrook
static inline void gen_store_fpr64 (TCGv_i64 t, int reg)
437 cc4ba6a9 aurel32
{
438 a7812ae4 pbrook
    TCGv_i32 tmp = tcg_temp_new_i32();
439 cc4ba6a9 aurel32
    tcg_gen_trunc_i64_i32(tmp, t);
440 66ba317c aurel32
    tcg_gen_mov_i32(cpu_fregs[reg + 1], tmp);
441 cc4ba6a9 aurel32
    tcg_gen_shri_i64(t, t, 32);
442 cc4ba6a9 aurel32
    tcg_gen_trunc_i64_i32(tmp, t);
443 66ba317c aurel32
    tcg_gen_mov_i32(cpu_fregs[reg], tmp);
444 a7812ae4 pbrook
    tcg_temp_free_i32(tmp);
445 cc4ba6a9 aurel32
}
446 cc4ba6a9 aurel32
447 fdf9b3e8 bellard
#define B3_0 (ctx->opcode & 0xf)
448 fdf9b3e8 bellard
#define B6_4 ((ctx->opcode >> 4) & 0x7)
449 fdf9b3e8 bellard
#define B7_4 ((ctx->opcode >> 4) & 0xf)
450 fdf9b3e8 bellard
#define B7_0 (ctx->opcode & 0xff)
451 fdf9b3e8 bellard
#define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff))
452 fdf9b3e8 bellard
#define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \
453 fdf9b3e8 bellard
  (ctx->opcode & 0xfff))
454 fdf9b3e8 bellard
#define B11_8 ((ctx->opcode >> 8) & 0xf)
455 fdf9b3e8 bellard
#define B15_12 ((ctx->opcode >> 12) & 0xf)
456 fdf9b3e8 bellard
457 fdf9b3e8 bellard
#define REG(x) ((x) < 8 && (ctx->sr & (SR_MD | SR_RB)) == (SR_MD | SR_RB) ? \
458 7efbe241 aurel32
                (cpu_gregs[x + 16]) : (cpu_gregs[x]))
459 fdf9b3e8 bellard
460 fdf9b3e8 bellard
#define ALTREG(x) ((x) < 8 && (ctx->sr & (SR_MD | SR_RB)) != (SR_MD | SR_RB) \
461 7efbe241 aurel32
                ? (cpu_gregs[x + 16]) : (cpu_gregs[x]))
462 fdf9b3e8 bellard
463 eda9b09b bellard
#define FREG(x) (ctx->fpscr & FPSCR_FR ? (x) ^ 0x10 : (x))
464 f09111e0 ths
#define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe))
465 eda9b09b bellard
#define XREG(x) (ctx->fpscr & FPSCR_FR ? XHACK(x) ^ 0x10 : XHACK(x))
466 ea6cf6be ths
#define DREG(x) FREG(x) /* Assumes lsb of (x) is always 0 */
467 eda9b09b bellard
468 fdf9b3e8 bellard
#define CHECK_NOT_DELAY_SLOT \
469 d8299bcc aurel32
  if (ctx->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL))     \
470 d8299bcc aurel32
  {                                                           \
471 d8299bcc aurel32
      tcg_gen_movi_i32(cpu_pc, ctx->pc-2);                    \
472 d8299bcc aurel32
      gen_helper_raise_slot_illegal_instruction();            \
473 d8299bcc aurel32
      ctx->bstate = BS_EXCP;                                  \
474 d8299bcc aurel32
      return;                                                 \
475 d8299bcc aurel32
  }
476 fdf9b3e8 bellard
477 fe25591e aurel32
#define CHECK_PRIVILEGED                                      \
478 fe25591e aurel32
  if (IS_USER(ctx)) {                                         \
479 d8299bcc aurel32
      tcg_gen_movi_i32(cpu_pc, ctx->pc);                      \
480 a7812ae4 pbrook
      gen_helper_raise_illegal_instruction();                 \
481 fe25591e aurel32
      ctx->bstate = BS_EXCP;                                  \
482 fe25591e aurel32
      return;                                                 \
483 fe25591e aurel32
  }
484 fe25591e aurel32
485 d8299bcc aurel32
#define CHECK_FPU_ENABLED                                       \
486 d8299bcc aurel32
  if (ctx->flags & SR_FD) {                                     \
487 d8299bcc aurel32
      if (ctx->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \
488 d8299bcc aurel32
          tcg_gen_movi_i32(cpu_pc, ctx->pc-2);                  \
489 d8299bcc aurel32
          gen_helper_raise_slot_fpu_disable();                  \
490 d8299bcc aurel32
      } else {                                                  \
491 d8299bcc aurel32
          tcg_gen_movi_i32(cpu_pc, ctx->pc);                    \
492 d8299bcc aurel32
          gen_helper_raise_fpu_disable();                       \
493 d8299bcc aurel32
      }                                                         \
494 d8299bcc aurel32
      ctx->bstate = BS_EXCP;                                    \
495 d8299bcc aurel32
      return;                                                   \
496 d8299bcc aurel32
  }
497 d8299bcc aurel32
498 b1d8e52e blueswir1
static void _decode_opc(DisasContext * ctx)
499 fdf9b3e8 bellard
{
500 852d481f edgar_igl
    /* This code tries to make movcal emulation sufficiently
501 852d481f edgar_igl
       accurate for Linux purposes.  This instruction writes
502 852d481f edgar_igl
       memory, and prior to that, always allocates a cache line.
503 852d481f edgar_igl
       It is used in two contexts:
504 852d481f edgar_igl
       - in memcpy, where data is copied in blocks, the first write
505 852d481f edgar_igl
       of to a block uses movca.l for performance.
506 852d481f edgar_igl
       - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used
507 852d481f edgar_igl
       to flush the cache. Here, the data written by movcal.l is never
508 852d481f edgar_igl
       written to memory, and the data written is just bogus.
509 852d481f edgar_igl

510 852d481f edgar_igl
       To simulate this, we simulate movcal.l, we store the value to memory,
511 852d481f edgar_igl
       but we also remember the previous content. If we see ocbi, we check
512 852d481f edgar_igl
       if movcal.l for that address was done previously. If so, the write should
513 852d481f edgar_igl
       not have hit the memory, so we restore the previous content.
514 852d481f edgar_igl
       When we see an instruction that is neither movca.l
515 852d481f edgar_igl
       nor ocbi, the previous content is discarded.
516 852d481f edgar_igl

517 852d481f edgar_igl
       To optimize, we only try to flush stores when we're at the start of
518 852d481f edgar_igl
       TB, or if we already saw movca.l in this TB and did not flush stores
519 852d481f edgar_igl
       yet.  */
520 852d481f edgar_igl
    if (ctx->has_movcal)
521 852d481f edgar_igl
        {
522 852d481f edgar_igl
          int opcode = ctx->opcode & 0xf0ff;
523 852d481f edgar_igl
          if (opcode != 0x0093 /* ocbi */
524 852d481f edgar_igl
              && opcode != 0x00c3 /* movca.l */)
525 852d481f edgar_igl
              {
526 852d481f edgar_igl
                  gen_helper_discard_movcal_backup ();
527 852d481f edgar_igl
                  ctx->has_movcal = 0;
528 852d481f edgar_igl
              }
529 852d481f edgar_igl
        }
530 852d481f edgar_igl
531 fdf9b3e8 bellard
#if 0
532 fdf9b3e8 bellard
    fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode);
533 fdf9b3e8 bellard
#endif
534 f6198371 aurel32
535 fdf9b3e8 bellard
    switch (ctx->opcode) {
536 fdf9b3e8 bellard
    case 0x0019:                /* div0u */
537 3a8a44c4 aurel32
        tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(SR_M | SR_Q | SR_T));
538 fdf9b3e8 bellard
        return;
539 fdf9b3e8 bellard
    case 0x000b:                /* rts */
540 1000822b aurel32
        CHECK_NOT_DELAY_SLOT
541 1000822b aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr);
542 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
543 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
544 fdf9b3e8 bellard
        return;
545 fdf9b3e8 bellard
    case 0x0028:                /* clrmac */
546 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_mach, 0);
547 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_macl, 0);
548 fdf9b3e8 bellard
        return;
549 fdf9b3e8 bellard
    case 0x0048:                /* clrs */
550 3a8a44c4 aurel32
        tcg_gen_andi_i32(cpu_sr, cpu_sr, ~SR_S);
551 fdf9b3e8 bellard
        return;
552 fdf9b3e8 bellard
    case 0x0008:                /* clrt */
553 a4625612 aurel32
        gen_clr_t();
554 fdf9b3e8 bellard
        return;
555 fdf9b3e8 bellard
    case 0x0038:                /* ldtlb */
556 fe25591e aurel32
        CHECK_PRIVILEGED
557 a7812ae4 pbrook
        gen_helper_ldtlb();
558 fdf9b3e8 bellard
        return;
559 c5e814b2 ths
    case 0x002b:                /* rte */
560 fe25591e aurel32
        CHECK_PRIVILEGED
561 1000822b aurel32
        CHECK_NOT_DELAY_SLOT
562 1000822b aurel32
        tcg_gen_mov_i32(cpu_sr, cpu_ssr);
563 1000822b aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc);
564 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
565 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
566 fdf9b3e8 bellard
        return;
567 fdf9b3e8 bellard
    case 0x0058:                /* sets */
568 3a8a44c4 aurel32
        tcg_gen_ori_i32(cpu_sr, cpu_sr, SR_S);
569 fdf9b3e8 bellard
        return;
570 fdf9b3e8 bellard
    case 0x0018:                /* sett */
571 a4625612 aurel32
        gen_set_t();
572 fdf9b3e8 bellard
        return;
573 24988dc2 aurel32
    case 0xfbfd:                /* frchg */
574 6f06939b aurel32
        tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR);
575 823029f9 ths
        ctx->bstate = BS_STOP;
576 fdf9b3e8 bellard
        return;
577 24988dc2 aurel32
    case 0xf3fd:                /* fschg */
578 6f06939b aurel32
        tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ);
579 823029f9 ths
        ctx->bstate = BS_STOP;
580 fdf9b3e8 bellard
        return;
581 fdf9b3e8 bellard
    case 0x0009:                /* nop */
582 fdf9b3e8 bellard
        return;
583 fdf9b3e8 bellard
    case 0x001b:                /* sleep */
584 fe25591e aurel32
        CHECK_PRIVILEGED
585 a7812ae4 pbrook
        gen_helper_sleep(tcg_const_i32(ctx->pc + 2));
586 fdf9b3e8 bellard
        return;
587 fdf9b3e8 bellard
    }
588 fdf9b3e8 bellard
589 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf000) {
590 fdf9b3e8 bellard
    case 0x1000:                /* mov.l Rm,@(disp,Rn) */
591 c55497ec aurel32
        {
592 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
593 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4);
594 c55497ec aurel32
            tcg_gen_qemu_st32(REG(B7_4), addr, ctx->memidx);
595 c55497ec aurel32
            tcg_temp_free(addr);
596 c55497ec aurel32
        }
597 fdf9b3e8 bellard
        return;
598 fdf9b3e8 bellard
    case 0x5000:                /* mov.l @(disp,Rm),Rn */
599 c55497ec aurel32
        {
600 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
601 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4);
602 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(B11_8), addr, ctx->memidx);
603 c55497ec aurel32
            tcg_temp_free(addr);
604 c55497ec aurel32
        }
605 fdf9b3e8 bellard
        return;
606 24988dc2 aurel32
    case 0xe000:                /* mov #imm,Rn */
607 7efbe241 aurel32
        tcg_gen_movi_i32(REG(B11_8), B7_0s);
608 fdf9b3e8 bellard
        return;
609 fdf9b3e8 bellard
    case 0x9000:                /* mov.w @(disp,PC),Rn */
610 c55497ec aurel32
        {
611 c55497ec aurel32
            TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2);
612 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(B11_8), addr, ctx->memidx);
613 c55497ec aurel32
            tcg_temp_free(addr);
614 c55497ec aurel32
        }
615 fdf9b3e8 bellard
        return;
616 fdf9b3e8 bellard
    case 0xd000:                /* mov.l @(disp,PC),Rn */
617 c55497ec aurel32
        {
618 c55497ec aurel32
            TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3);
619 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(B11_8), addr, ctx->memidx);
620 c55497ec aurel32
            tcg_temp_free(addr);
621 c55497ec aurel32
        }
622 fdf9b3e8 bellard
        return;
623 24988dc2 aurel32
    case 0x7000:                /* add #imm,Rn */
624 7efbe241 aurel32
        tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s);
625 fdf9b3e8 bellard
        return;
626 fdf9b3e8 bellard
    case 0xa000:                /* bra disp */
627 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
628 1000822b aurel32
        ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2;
629 1000822b aurel32
        tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
630 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
631 fdf9b3e8 bellard
        return;
632 fdf9b3e8 bellard
    case 0xb000:                /* bsr disp */
633 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
634 1000822b aurel32
        tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
635 1000822b aurel32
        ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2;
636 1000822b aurel32
        tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
637 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
638 fdf9b3e8 bellard
        return;
639 fdf9b3e8 bellard
    }
640 fdf9b3e8 bellard
641 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf00f) {
642 fdf9b3e8 bellard
    case 0x6003:                /* mov Rm,Rn */
643 7efbe241 aurel32
        tcg_gen_mov_i32(REG(B11_8), REG(B7_4));
644 fdf9b3e8 bellard
        return;
645 fdf9b3e8 bellard
    case 0x2000:                /* mov.b Rm,@Rn */
646 7efbe241 aurel32
        tcg_gen_qemu_st8(REG(B7_4), REG(B11_8), ctx->memidx);
647 fdf9b3e8 bellard
        return;
648 fdf9b3e8 bellard
    case 0x2001:                /* mov.w Rm,@Rn */
649 7efbe241 aurel32
        tcg_gen_qemu_st16(REG(B7_4), REG(B11_8), ctx->memidx);
650 fdf9b3e8 bellard
        return;
651 fdf9b3e8 bellard
    case 0x2002:                /* mov.l Rm,@Rn */
652 7efbe241 aurel32
        tcg_gen_qemu_st32(REG(B7_4), REG(B11_8), ctx->memidx);
653 fdf9b3e8 bellard
        return;
654 fdf9b3e8 bellard
    case 0x6000:                /* mov.b @Rm,Rn */
655 7efbe241 aurel32
        tcg_gen_qemu_ld8s(REG(B11_8), REG(B7_4), ctx->memidx);
656 fdf9b3e8 bellard
        return;
657 fdf9b3e8 bellard
    case 0x6001:                /* mov.w @Rm,Rn */
658 7efbe241 aurel32
        tcg_gen_qemu_ld16s(REG(B11_8), REG(B7_4), ctx->memidx);
659 fdf9b3e8 bellard
        return;
660 fdf9b3e8 bellard
    case 0x6002:                /* mov.l @Rm,Rn */
661 7efbe241 aurel32
        tcg_gen_qemu_ld32s(REG(B11_8), REG(B7_4), ctx->memidx);
662 fdf9b3e8 bellard
        return;
663 fdf9b3e8 bellard
    case 0x2004:                /* mov.b Rm,@-Rn */
664 c55497ec aurel32
        {
665 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
666 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 1);
667 c55497ec aurel32
            tcg_gen_qemu_st8(REG(B7_4), addr, ctx->memidx);        /* might cause re-execution */
668 c55497ec aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);        /* modify register status */
669 c55497ec aurel32
            tcg_temp_free(addr);
670 c55497ec aurel32
        }
671 fdf9b3e8 bellard
        return;
672 fdf9b3e8 bellard
    case 0x2005:                /* mov.w Rm,@-Rn */
673 c55497ec aurel32
        {
674 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
675 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 2);
676 c55497ec aurel32
            tcg_gen_qemu_st16(REG(B7_4), addr, ctx->memidx);
677 c55497ec aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 2);
678 c55497ec aurel32
            tcg_temp_free(addr);
679 c55497ec aurel32
        }
680 fdf9b3e8 bellard
        return;
681 fdf9b3e8 bellard
    case 0x2006:                /* mov.l Rm,@-Rn */
682 c55497ec aurel32
        {
683 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
684 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
685 c55497ec aurel32
            tcg_gen_qemu_st32(REG(B7_4), addr, ctx->memidx);
686 c55497ec aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 4);
687 c55497ec aurel32
        }
688 fdf9b3e8 bellard
        return;
689 eda9b09b bellard
    case 0x6004:                /* mov.b @Rm+,Rn */
690 7efbe241 aurel32
        tcg_gen_qemu_ld8s(REG(B11_8), REG(B7_4), ctx->memidx);
691 24988dc2 aurel32
        if ( B11_8 != B7_4 )
692 7efbe241 aurel32
                tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1);
693 fdf9b3e8 bellard
        return;
694 fdf9b3e8 bellard
    case 0x6005:                /* mov.w @Rm+,Rn */
695 7efbe241 aurel32
        tcg_gen_qemu_ld16s(REG(B11_8), REG(B7_4), ctx->memidx);
696 24988dc2 aurel32
        if ( B11_8 != B7_4 )
697 7efbe241 aurel32
                tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
698 fdf9b3e8 bellard
        return;
699 fdf9b3e8 bellard
    case 0x6006:                /* mov.l @Rm+,Rn */
700 7efbe241 aurel32
        tcg_gen_qemu_ld32s(REG(B11_8), REG(B7_4), ctx->memidx);
701 24988dc2 aurel32
        if ( B11_8 != B7_4 )
702 7efbe241 aurel32
                tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
703 fdf9b3e8 bellard
        return;
704 fdf9b3e8 bellard
    case 0x0004:                /* mov.b Rm,@(R0,Rn) */
705 c55497ec aurel32
        {
706 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
707 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
708 c55497ec aurel32
            tcg_gen_qemu_st8(REG(B7_4), addr, ctx->memidx);
709 c55497ec aurel32
            tcg_temp_free(addr);
710 c55497ec aurel32
        }
711 fdf9b3e8 bellard
        return;
712 fdf9b3e8 bellard
    case 0x0005:                /* mov.w Rm,@(R0,Rn) */
713 c55497ec aurel32
        {
714 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
715 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
716 c55497ec aurel32
            tcg_gen_qemu_st16(REG(B7_4), addr, ctx->memidx);
717 c55497ec aurel32
            tcg_temp_free(addr);
718 c55497ec aurel32
        }
719 fdf9b3e8 bellard
        return;
720 fdf9b3e8 bellard
    case 0x0006:                /* mov.l Rm,@(R0,Rn) */
721 c55497ec aurel32
        {
722 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
723 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
724 c55497ec aurel32
            tcg_gen_qemu_st32(REG(B7_4), addr, ctx->memidx);
725 c55497ec aurel32
            tcg_temp_free(addr);
726 c55497ec aurel32
        }
727 fdf9b3e8 bellard
        return;
728 fdf9b3e8 bellard
    case 0x000c:                /* mov.b @(R0,Rm),Rn */
729 c55497ec aurel32
        {
730 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
731 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
732 c55497ec aurel32
            tcg_gen_qemu_ld8s(REG(B11_8), addr, ctx->memidx);
733 c55497ec aurel32
            tcg_temp_free(addr);
734 c55497ec aurel32
        }
735 fdf9b3e8 bellard
        return;
736 fdf9b3e8 bellard
    case 0x000d:                /* mov.w @(R0,Rm),Rn */
737 c55497ec aurel32
        {
738 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
739 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
740 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(B11_8), addr, ctx->memidx);
741 c55497ec aurel32
            tcg_temp_free(addr);
742 c55497ec aurel32
        }
743 fdf9b3e8 bellard
        return;
744 fdf9b3e8 bellard
    case 0x000e:                /* mov.l @(R0,Rm),Rn */
745 c55497ec aurel32
        {
746 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
747 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
748 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(B11_8), addr, ctx->memidx);
749 c55497ec aurel32
            tcg_temp_free(addr);
750 c55497ec aurel32
        }
751 fdf9b3e8 bellard
        return;
752 fdf9b3e8 bellard
    case 0x6008:                /* swap.b Rm,Rn */
753 c55497ec aurel32
        {
754 c69e3264 aurel32
            TCGv highw, high, low;
755 a7812ae4 pbrook
            highw = tcg_temp_new();
756 c69e3264 aurel32
            tcg_gen_andi_i32(highw, REG(B7_4), 0xffff0000);
757 a7812ae4 pbrook
            high = tcg_temp_new();
758 c55497ec aurel32
            tcg_gen_ext8u_i32(high, REG(B7_4));
759 c55497ec aurel32
            tcg_gen_shli_i32(high, high, 8);
760 a7812ae4 pbrook
            low = tcg_temp_new();
761 c55497ec aurel32
            tcg_gen_shri_i32(low, REG(B7_4), 8);
762 c55497ec aurel32
            tcg_gen_ext8u_i32(low, low);
763 c55497ec aurel32
            tcg_gen_or_i32(REG(B11_8), high, low);
764 c69e3264 aurel32
            tcg_gen_or_i32(REG(B11_8), REG(B11_8), highw);
765 c55497ec aurel32
            tcg_temp_free(low);
766 c55497ec aurel32
            tcg_temp_free(high);
767 c55497ec aurel32
        }
768 fdf9b3e8 bellard
        return;
769 fdf9b3e8 bellard
    case 0x6009:                /* swap.w Rm,Rn */
770 c55497ec aurel32
        {
771 c55497ec aurel32
            TCGv high, low;
772 a7812ae4 pbrook
            high = tcg_temp_new();
773 c55497ec aurel32
            tcg_gen_ext16u_i32(high, REG(B7_4));
774 c55497ec aurel32
            tcg_gen_shli_i32(high, high, 16);
775 a7812ae4 pbrook
            low = tcg_temp_new();
776 c55497ec aurel32
            tcg_gen_shri_i32(low, REG(B7_4), 16);
777 c55497ec aurel32
            tcg_gen_ext16u_i32(low, low);
778 c55497ec aurel32
            tcg_gen_or_i32(REG(B11_8), high, low);
779 c55497ec aurel32
            tcg_temp_free(low);
780 c55497ec aurel32
            tcg_temp_free(high);
781 c55497ec aurel32
        }
782 fdf9b3e8 bellard
        return;
783 fdf9b3e8 bellard
    case 0x200d:                /* xtrct Rm,Rn */
784 c55497ec aurel32
        {
785 c55497ec aurel32
            TCGv high, low;
786 a7812ae4 pbrook
            high = tcg_temp_new();
787 c55497ec aurel32
            tcg_gen_ext16u_i32(high, REG(B7_4));
788 c55497ec aurel32
            tcg_gen_shli_i32(high, high, 16);
789 a7812ae4 pbrook
            low = tcg_temp_new();
790 c55497ec aurel32
            tcg_gen_shri_i32(low, REG(B11_8), 16);
791 c55497ec aurel32
            tcg_gen_ext16u_i32(low, low);
792 c55497ec aurel32
            tcg_gen_or_i32(REG(B11_8), high, low);
793 c55497ec aurel32
            tcg_temp_free(low);
794 c55497ec aurel32
            tcg_temp_free(high);
795 c55497ec aurel32
        }
796 fdf9b3e8 bellard
        return;
797 fdf9b3e8 bellard
    case 0x300c:                /* add Rm,Rn */
798 7efbe241 aurel32
        tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4));
799 fdf9b3e8 bellard
        return;
800 fdf9b3e8 bellard
    case 0x300e:                /* addc Rm,Rn */
801 a7812ae4 pbrook
        gen_helper_addc(REG(B11_8), REG(B7_4), REG(B11_8));
802 fdf9b3e8 bellard
        return;
803 fdf9b3e8 bellard
    case 0x300f:                /* addv Rm,Rn */
804 a7812ae4 pbrook
        gen_helper_addv(REG(B11_8), REG(B7_4), REG(B11_8));
805 fdf9b3e8 bellard
        return;
806 fdf9b3e8 bellard
    case 0x2009:                /* and Rm,Rn */
807 7efbe241 aurel32
        tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4));
808 fdf9b3e8 bellard
        return;
809 fdf9b3e8 bellard
    case 0x3000:                /* cmp/eq Rm,Rn */
810 7efbe241 aurel32
        gen_cmp(TCG_COND_EQ, REG(B7_4), REG(B11_8));
811 fdf9b3e8 bellard
        return;
812 fdf9b3e8 bellard
    case 0x3003:                /* cmp/ge Rm,Rn */
813 7efbe241 aurel32
        gen_cmp(TCG_COND_GE, REG(B7_4), REG(B11_8));
814 fdf9b3e8 bellard
        return;
815 fdf9b3e8 bellard
    case 0x3007:                /* cmp/gt Rm,Rn */
816 7efbe241 aurel32
        gen_cmp(TCG_COND_GT, REG(B7_4), REG(B11_8));
817 fdf9b3e8 bellard
        return;
818 fdf9b3e8 bellard
    case 0x3006:                /* cmp/hi Rm,Rn */
819 7efbe241 aurel32
        gen_cmp(TCG_COND_GTU, REG(B7_4), REG(B11_8));
820 fdf9b3e8 bellard
        return;
821 fdf9b3e8 bellard
    case 0x3002:                /* cmp/hs Rm,Rn */
822 7efbe241 aurel32
        gen_cmp(TCG_COND_GEU, REG(B7_4), REG(B11_8));
823 fdf9b3e8 bellard
        return;
824 fdf9b3e8 bellard
    case 0x200c:                /* cmp/str Rm,Rn */
825 69d6275b aurel32
        {
826 69d6275b aurel32
            int label1 = gen_new_label();
827 69d6275b aurel32
            int label2 = gen_new_label();
828 df9247b2 aurel32
            TCGv cmp1 = tcg_temp_local_new();
829 df9247b2 aurel32
            TCGv cmp2 = tcg_temp_local_new();
830 c55497ec aurel32
            tcg_gen_xor_i32(cmp1, REG(B7_4), REG(B11_8));
831 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0xff000000);
832 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
833 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0x00ff0000);
834 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
835 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0x0000ff00);
836 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
837 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0x000000ff);
838 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
839 69d6275b aurel32
            tcg_gen_andi_i32(cpu_sr, cpu_sr, ~SR_T);
840 69d6275b aurel32
            tcg_gen_br(label2);
841 69d6275b aurel32
            gen_set_label(label1);
842 69d6275b aurel32
            tcg_gen_ori_i32(cpu_sr, cpu_sr, SR_T);
843 69d6275b aurel32
            gen_set_label(label2);
844 c55497ec aurel32
            tcg_temp_free(cmp2);
845 c55497ec aurel32
            tcg_temp_free(cmp1);
846 69d6275b aurel32
        }
847 fdf9b3e8 bellard
        return;
848 fdf9b3e8 bellard
    case 0x2007:                /* div0s Rm,Rn */
849 c55497ec aurel32
        {
850 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 8, REG(B11_8), 31);        /* SR_Q */
851 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 9, REG(B7_4), 31);                /* SR_M */
852 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
853 c55497ec aurel32
            tcg_gen_xor_i32(val, REG(B7_4), REG(B11_8));
854 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 0, val, 31);                /* SR_T */
855 c55497ec aurel32
            tcg_temp_free(val);
856 c55497ec aurel32
        }
857 fdf9b3e8 bellard
        return;
858 fdf9b3e8 bellard
    case 0x3004:                /* div1 Rm,Rn */
859 a7812ae4 pbrook
        gen_helper_div1(REG(B11_8), REG(B7_4), REG(B11_8));
860 fdf9b3e8 bellard
        return;
861 fdf9b3e8 bellard
    case 0x300d:                /* dmuls.l Rm,Rn */
862 6f06939b aurel32
        {
863 a7812ae4 pbrook
            TCGv_i64 tmp1 = tcg_temp_new_i64();
864 a7812ae4 pbrook
            TCGv_i64 tmp2 = tcg_temp_new_i64();
865 6f06939b aurel32
866 7efbe241 aurel32
            tcg_gen_ext_i32_i64(tmp1, REG(B7_4));
867 7efbe241 aurel32
            tcg_gen_ext_i32_i64(tmp2, REG(B11_8));
868 6f06939b aurel32
            tcg_gen_mul_i64(tmp1, tmp1, tmp2);
869 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_macl, tmp1);
870 6f06939b aurel32
            tcg_gen_shri_i64(tmp1, tmp1, 32);
871 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_mach, tmp1);
872 6f06939b aurel32
873 a7812ae4 pbrook
            tcg_temp_free_i64(tmp2);
874 a7812ae4 pbrook
            tcg_temp_free_i64(tmp1);
875 6f06939b aurel32
        }
876 fdf9b3e8 bellard
        return;
877 fdf9b3e8 bellard
    case 0x3005:                /* dmulu.l Rm,Rn */
878 6f06939b aurel32
        {
879 a7812ae4 pbrook
            TCGv_i64 tmp1 = tcg_temp_new_i64();
880 a7812ae4 pbrook
            TCGv_i64 tmp2 = tcg_temp_new_i64();
881 6f06939b aurel32
882 7efbe241 aurel32
            tcg_gen_extu_i32_i64(tmp1, REG(B7_4));
883 7efbe241 aurel32
            tcg_gen_extu_i32_i64(tmp2, REG(B11_8));
884 6f06939b aurel32
            tcg_gen_mul_i64(tmp1, tmp1, tmp2);
885 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_macl, tmp1);
886 6f06939b aurel32
            tcg_gen_shri_i64(tmp1, tmp1, 32);
887 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_mach, tmp1);
888 6f06939b aurel32
889 a7812ae4 pbrook
            tcg_temp_free_i64(tmp2);
890 a7812ae4 pbrook
            tcg_temp_free_i64(tmp1);
891 6f06939b aurel32
        }
892 fdf9b3e8 bellard
        return;
893 fdf9b3e8 bellard
    case 0x600e:                /* exts.b Rm,Rn */
894 7efbe241 aurel32
        tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4));
895 fdf9b3e8 bellard
        return;
896 fdf9b3e8 bellard
    case 0x600f:                /* exts.w Rm,Rn */
897 7efbe241 aurel32
        tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4));
898 fdf9b3e8 bellard
        return;
899 fdf9b3e8 bellard
    case 0x600c:                /* extu.b Rm,Rn */
900 7efbe241 aurel32
        tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4));
901 fdf9b3e8 bellard
        return;
902 fdf9b3e8 bellard
    case 0x600d:                /* extu.w Rm,Rn */
903 7efbe241 aurel32
        tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4));
904 fdf9b3e8 bellard
        return;
905 24988dc2 aurel32
    case 0x000f:                /* mac.l @Rm+,@Rn+ */
906 c55497ec aurel32
        {
907 c55497ec aurel32
            TCGv arg0, arg1;
908 a7812ae4 pbrook
            arg0 = tcg_temp_new();
909 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg0, REG(B7_4), ctx->memidx);
910 a7812ae4 pbrook
            arg1 = tcg_temp_new();
911 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg1, REG(B11_8), ctx->memidx);
912 a7812ae4 pbrook
            gen_helper_macl(arg0, arg1);
913 c55497ec aurel32
            tcg_temp_free(arg1);
914 c55497ec aurel32
            tcg_temp_free(arg0);
915 c55497ec aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
916 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
917 c55497ec aurel32
        }
918 fdf9b3e8 bellard
        return;
919 fdf9b3e8 bellard
    case 0x400f:                /* mac.w @Rm+,@Rn+ */
920 c55497ec aurel32
        {
921 c55497ec aurel32
            TCGv arg0, arg1;
922 a7812ae4 pbrook
            arg0 = tcg_temp_new();
923 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg0, REG(B7_4), ctx->memidx);
924 a7812ae4 pbrook
            arg1 = tcg_temp_new();
925 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg1, REG(B11_8), ctx->memidx);
926 a7812ae4 pbrook
            gen_helper_macw(arg0, arg1);
927 c55497ec aurel32
            tcg_temp_free(arg1);
928 c55497ec aurel32
            tcg_temp_free(arg0);
929 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2);
930 c55497ec aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
931 c55497ec aurel32
        }
932 fdf9b3e8 bellard
        return;
933 fdf9b3e8 bellard
    case 0x0007:                /* mul.l Rm,Rn */
934 7efbe241 aurel32
        tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8));
935 fdf9b3e8 bellard
        return;
936 fdf9b3e8 bellard
    case 0x200f:                /* muls.w Rm,Rn */
937 c55497ec aurel32
        {
938 c55497ec aurel32
            TCGv arg0, arg1;
939 a7812ae4 pbrook
            arg0 = tcg_temp_new();
940 c55497ec aurel32
            tcg_gen_ext16s_i32(arg0, REG(B7_4));
941 a7812ae4 pbrook
            arg1 = tcg_temp_new();
942 c55497ec aurel32
            tcg_gen_ext16s_i32(arg1, REG(B11_8));
943 c55497ec aurel32
            tcg_gen_mul_i32(cpu_macl, arg0, arg1);
944 c55497ec aurel32
            tcg_temp_free(arg1);
945 c55497ec aurel32
            tcg_temp_free(arg0);
946 c55497ec aurel32
        }
947 fdf9b3e8 bellard
        return;
948 fdf9b3e8 bellard
    case 0x200e:                /* mulu.w Rm,Rn */
949 c55497ec aurel32
        {
950 c55497ec aurel32
            TCGv arg0, arg1;
951 a7812ae4 pbrook
            arg0 = tcg_temp_new();
952 c55497ec aurel32
            tcg_gen_ext16u_i32(arg0, REG(B7_4));
953 a7812ae4 pbrook
            arg1 = tcg_temp_new();
954 c55497ec aurel32
            tcg_gen_ext16u_i32(arg1, REG(B11_8));
955 c55497ec aurel32
            tcg_gen_mul_i32(cpu_macl, arg0, arg1);
956 c55497ec aurel32
            tcg_temp_free(arg1);
957 c55497ec aurel32
            tcg_temp_free(arg0);
958 c55497ec aurel32
        }
959 fdf9b3e8 bellard
        return;
960 fdf9b3e8 bellard
    case 0x600b:                /* neg Rm,Rn */
961 7efbe241 aurel32
        tcg_gen_neg_i32(REG(B11_8), REG(B7_4));
962 fdf9b3e8 bellard
        return;
963 fdf9b3e8 bellard
    case 0x600a:                /* negc Rm,Rn */
964 a7812ae4 pbrook
        gen_helper_negc(REG(B11_8), REG(B7_4));
965 fdf9b3e8 bellard
        return;
966 fdf9b3e8 bellard
    case 0x6007:                /* not Rm,Rn */
967 7efbe241 aurel32
        tcg_gen_not_i32(REG(B11_8), REG(B7_4));
968 fdf9b3e8 bellard
        return;
969 fdf9b3e8 bellard
    case 0x200b:                /* or Rm,Rn */
970 7efbe241 aurel32
        tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4));
971 fdf9b3e8 bellard
        return;
972 fdf9b3e8 bellard
    case 0x400c:                /* shad Rm,Rn */
973 69d6275b aurel32
        {
974 69d6275b aurel32
            int label1 = gen_new_label();
975 69d6275b aurel32
            int label2 = gen_new_label();
976 69d6275b aurel32
            int label3 = gen_new_label();
977 69d6275b aurel32
            int label4 = gen_new_label();
978 df9247b2 aurel32
            TCGv shift = tcg_temp_local_new();
979 7efbe241 aurel32
            tcg_gen_brcondi_i32(TCG_COND_LT, REG(B7_4), 0, label1);
980 69d6275b aurel32
            /* Rm positive, shift to the left */
981 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
982 c55497ec aurel32
            tcg_gen_shl_i32(REG(B11_8), REG(B11_8), shift);
983 69d6275b aurel32
            tcg_gen_br(label4);
984 69d6275b aurel32
            /* Rm negative, shift to the right */
985 69d6275b aurel32
            gen_set_label(label1);
986 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
987 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, shift, 0, label2);
988 c55497ec aurel32
            tcg_gen_not_i32(shift, REG(B7_4));
989 c55497ec aurel32
            tcg_gen_andi_i32(shift, shift, 0x1f);
990 c55497ec aurel32
            tcg_gen_addi_i32(shift, shift, 1);
991 c55497ec aurel32
            tcg_gen_sar_i32(REG(B11_8), REG(B11_8), shift);
992 69d6275b aurel32
            tcg_gen_br(label4);
993 69d6275b aurel32
            /* Rm = -32 */
994 69d6275b aurel32
            gen_set_label(label2);
995 7efbe241 aurel32
            tcg_gen_brcondi_i32(TCG_COND_LT, REG(B11_8), 0, label3);
996 7efbe241 aurel32
            tcg_gen_movi_i32(REG(B11_8), 0);
997 69d6275b aurel32
            tcg_gen_br(label4);
998 69d6275b aurel32
            gen_set_label(label3);
999 7efbe241 aurel32
            tcg_gen_movi_i32(REG(B11_8), 0xffffffff);
1000 69d6275b aurel32
            gen_set_label(label4);
1001 c55497ec aurel32
            tcg_temp_free(shift);
1002 69d6275b aurel32
        }
1003 fdf9b3e8 bellard
        return;
1004 fdf9b3e8 bellard
    case 0x400d:                /* shld Rm,Rn */
1005 69d6275b aurel32
        {
1006 69d6275b aurel32
            int label1 = gen_new_label();
1007 69d6275b aurel32
            int label2 = gen_new_label();
1008 69d6275b aurel32
            int label3 = gen_new_label();
1009 df9247b2 aurel32
            TCGv shift = tcg_temp_local_new();
1010 7efbe241 aurel32
            tcg_gen_brcondi_i32(TCG_COND_LT, REG(B7_4), 0, label1);
1011 69d6275b aurel32
            /* Rm positive, shift to the left */
1012 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
1013 c55497ec aurel32
            tcg_gen_shl_i32(REG(B11_8), REG(B11_8), shift);
1014 69d6275b aurel32
            tcg_gen_br(label3);
1015 69d6275b aurel32
            /* Rm negative, shift to the right */
1016 69d6275b aurel32
            gen_set_label(label1);
1017 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
1018 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, shift, 0, label2);
1019 c55497ec aurel32
            tcg_gen_not_i32(shift, REG(B7_4));
1020 c55497ec aurel32
            tcg_gen_andi_i32(shift, shift, 0x1f);
1021 c55497ec aurel32
            tcg_gen_addi_i32(shift, shift, 1);
1022 c55497ec aurel32
            tcg_gen_shr_i32(REG(B11_8), REG(B11_8), shift);
1023 69d6275b aurel32
            tcg_gen_br(label3);
1024 69d6275b aurel32
            /* Rm = -32 */
1025 69d6275b aurel32
            gen_set_label(label2);
1026 7efbe241 aurel32
            tcg_gen_movi_i32(REG(B11_8), 0);
1027 69d6275b aurel32
            gen_set_label(label3);
1028 c55497ec aurel32
            tcg_temp_free(shift);
1029 69d6275b aurel32
        }
1030 fdf9b3e8 bellard
        return;
1031 fdf9b3e8 bellard
    case 0x3008:                /* sub Rm,Rn */
1032 7efbe241 aurel32
        tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4));
1033 fdf9b3e8 bellard
        return;
1034 fdf9b3e8 bellard
    case 0x300a:                /* subc Rm,Rn */
1035 a7812ae4 pbrook
        gen_helper_subc(REG(B11_8), REG(B7_4), REG(B11_8));
1036 fdf9b3e8 bellard
        return;
1037 fdf9b3e8 bellard
    case 0x300b:                /* subv Rm,Rn */
1038 a7812ae4 pbrook
        gen_helper_subv(REG(B11_8), REG(B7_4), REG(B11_8));
1039 fdf9b3e8 bellard
        return;
1040 fdf9b3e8 bellard
    case 0x2008:                /* tst Rm,Rn */
1041 c55497ec aurel32
        {
1042 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1043 c55497ec aurel32
            tcg_gen_and_i32(val, REG(B7_4), REG(B11_8));
1044 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1045 c55497ec aurel32
            tcg_temp_free(val);
1046 c55497ec aurel32
        }
1047 fdf9b3e8 bellard
        return;
1048 fdf9b3e8 bellard
    case 0x200a:                /* xor Rm,Rn */
1049 7efbe241 aurel32
        tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4));
1050 fdf9b3e8 bellard
        return;
1051 e67888a7 ths
    case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */
1052 f6198371 aurel32
        CHECK_FPU_ENABLED
1053 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1054 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1055 cc4ba6a9 aurel32
            gen_load_fpr64(fp, XREG(B7_4));
1056 cc4ba6a9 aurel32
            gen_store_fpr64(fp, XREG(B11_8));
1057 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1058 eda9b09b bellard
        } else {
1059 66ba317c aurel32
            tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1060 eda9b09b bellard
        }
1061 eda9b09b bellard
        return;
1062 e67888a7 ths
    case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */
1063 f6198371 aurel32
        CHECK_FPU_ENABLED
1064 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1065 11bb09f1 aurel32
            TCGv addr_hi = tcg_temp_new();
1066 11bb09f1 aurel32
            int fr = XREG(B7_4);
1067 11bb09f1 aurel32
            tcg_gen_addi_i32(addr_hi, REG(B11_8), 4);
1068 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr  ], REG(B11_8), ctx->memidx);
1069 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr+1], addr_hi,           ctx->memidx);
1070 11bb09f1 aurel32
            tcg_temp_free(addr_hi);
1071 eda9b09b bellard
        } else {
1072 66ba317c aurel32
            tcg_gen_qemu_st32(cpu_fregs[FREG(B7_4)], REG(B11_8), ctx->memidx);
1073 eda9b09b bellard
        }
1074 eda9b09b bellard
        return;
1075 e67888a7 ths
    case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */
1076 f6198371 aurel32
        CHECK_FPU_ENABLED
1077 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1078 11bb09f1 aurel32
            TCGv addr_hi = tcg_temp_new();
1079 11bb09f1 aurel32
            int fr = XREG(B11_8);
1080 11bb09f1 aurel32
            tcg_gen_addi_i32(addr_hi, REG(B7_4), 4);
1081 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr  ], REG(B7_4), ctx->memidx);
1082 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr_hi,   ctx->memidx);
1083 11bb09f1 aurel32
            tcg_temp_free(addr_hi);
1084 eda9b09b bellard
        } else {
1085 66ba317c aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[FREG(B11_8)], REG(B7_4), ctx->memidx);
1086 eda9b09b bellard
        }
1087 eda9b09b bellard
        return;
1088 e67888a7 ths
    case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */
1089 f6198371 aurel32
        CHECK_FPU_ENABLED
1090 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1091 11bb09f1 aurel32
            TCGv addr_hi = tcg_temp_new();
1092 11bb09f1 aurel32
            int fr = XREG(B11_8);
1093 11bb09f1 aurel32
            tcg_gen_addi_i32(addr_hi, REG(B7_4), 4);
1094 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr  ], REG(B7_4), ctx->memidx);
1095 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr_hi,   ctx->memidx);
1096 11bb09f1 aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8);
1097 11bb09f1 aurel32
            tcg_temp_free(addr_hi);
1098 eda9b09b bellard
        } else {
1099 66ba317c aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[FREG(B11_8)], REG(B7_4), ctx->memidx);
1100 cc4ba6a9 aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
1101 eda9b09b bellard
        }
1102 eda9b09b bellard
        return;
1103 e67888a7 ths
    case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */
1104 f6198371 aurel32
        CHECK_FPU_ENABLED
1105 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1106 11bb09f1 aurel32
            TCGv addr = tcg_temp_new_i32();
1107 11bb09f1 aurel32
            int fr = XREG(B7_4);
1108 11bb09f1 aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1109 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr+1], addr, ctx->memidx);
1110 cc4ba6a9 aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 8);
1111 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr  ], addr, ctx->memidx);
1112 11bb09f1 aurel32
            tcg_gen_mov_i32(REG(B11_8), addr);
1113 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1114 eda9b09b bellard
        } else {
1115 a7812ae4 pbrook
            TCGv addr;
1116 a7812ae4 pbrook
            addr = tcg_temp_new_i32();
1117 cc4ba6a9 aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1118 66ba317c aurel32
            tcg_gen_qemu_st32(cpu_fregs[FREG(B7_4)], addr, ctx->memidx);
1119 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1120 7efbe241 aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 4);
1121 eda9b09b bellard
        }
1122 eda9b09b bellard
        return;
1123 e67888a7 ths
    case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */
1124 f6198371 aurel32
        CHECK_FPU_ENABLED
1125 cc4ba6a9 aurel32
        {
1126 a7812ae4 pbrook
            TCGv addr = tcg_temp_new_i32();
1127 cc4ba6a9 aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
1128 cc4ba6a9 aurel32
            if (ctx->fpscr & FPSCR_SZ) {
1129 11bb09f1 aurel32
                int fr = XREG(B11_8);
1130 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr         ], addr, ctx->memidx);
1131 11bb09f1 aurel32
                tcg_gen_addi_i32(addr, addr, 4);
1132 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr, ctx->memidx);
1133 cc4ba6a9 aurel32
            } else {
1134 66ba317c aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[FREG(B11_8)], addr, ctx->memidx);
1135 cc4ba6a9 aurel32
            }
1136 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1137 eda9b09b bellard
        }
1138 eda9b09b bellard
        return;
1139 e67888a7 ths
    case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */
1140 f6198371 aurel32
        CHECK_FPU_ENABLED
1141 cc4ba6a9 aurel32
        {
1142 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1143 cc4ba6a9 aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
1144 cc4ba6a9 aurel32
            if (ctx->fpscr & FPSCR_SZ) {
1145 11bb09f1 aurel32
                int fr = XREG(B7_4);
1146 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr         ], addr, ctx->memidx);
1147 11bb09f1 aurel32
                tcg_gen_addi_i32(addr, addr, 4);
1148 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr, ctx->memidx);
1149 cc4ba6a9 aurel32
            } else {
1150 66ba317c aurel32
                tcg_gen_qemu_st32(cpu_fregs[FREG(B7_4)], addr, ctx->memidx);
1151 cc4ba6a9 aurel32
            }
1152 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1153 eda9b09b bellard
        }
1154 eda9b09b bellard
        return;
1155 e67888a7 ths
    case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1156 e67888a7 ths
    case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1157 e67888a7 ths
    case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1158 e67888a7 ths
    case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1159 e67888a7 ths
    case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1160 e67888a7 ths
    case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1161 cc4ba6a9 aurel32
        {
1162 f6198371 aurel32
            CHECK_FPU_ENABLED
1163 cc4ba6a9 aurel32
            if (ctx->fpscr & FPSCR_PR) {
1164 a7812ae4 pbrook
                TCGv_i64 fp0, fp1;
1165 a7812ae4 pbrook
1166 cc4ba6a9 aurel32
                if (ctx->opcode & 0x0110)
1167 cc4ba6a9 aurel32
                    break; /* illegal instruction */
1168 a7812ae4 pbrook
                fp0 = tcg_temp_new_i64();
1169 a7812ae4 pbrook
                fp1 = tcg_temp_new_i64();
1170 cc4ba6a9 aurel32
                gen_load_fpr64(fp0, DREG(B11_8));
1171 cc4ba6a9 aurel32
                gen_load_fpr64(fp1, DREG(B7_4));
1172 a7812ae4 pbrook
                switch (ctx->opcode & 0xf00f) {
1173 a7812ae4 pbrook
                case 0xf000:                /* fadd Rm,Rn */
1174 a7812ae4 pbrook
                    gen_helper_fadd_DT(fp0, fp0, fp1);
1175 a7812ae4 pbrook
                    break;
1176 a7812ae4 pbrook
                case 0xf001:                /* fsub Rm,Rn */
1177 a7812ae4 pbrook
                    gen_helper_fsub_DT(fp0, fp0, fp1);
1178 a7812ae4 pbrook
                    break;
1179 a7812ae4 pbrook
                case 0xf002:                /* fmul Rm,Rn */
1180 a7812ae4 pbrook
                    gen_helper_fmul_DT(fp0, fp0, fp1);
1181 a7812ae4 pbrook
                    break;
1182 a7812ae4 pbrook
                case 0xf003:                /* fdiv Rm,Rn */
1183 a7812ae4 pbrook
                    gen_helper_fdiv_DT(fp0, fp0, fp1);
1184 a7812ae4 pbrook
                    break;
1185 a7812ae4 pbrook
                case 0xf004:                /* fcmp/eq Rm,Rn */
1186 a7812ae4 pbrook
                    gen_helper_fcmp_eq_DT(fp0, fp1);
1187 a7812ae4 pbrook
                    return;
1188 a7812ae4 pbrook
                case 0xf005:                /* fcmp/gt Rm,Rn */
1189 a7812ae4 pbrook
                    gen_helper_fcmp_gt_DT(fp0, fp1);
1190 a7812ae4 pbrook
                    return;
1191 a7812ae4 pbrook
                }
1192 a7812ae4 pbrook
                gen_store_fpr64(fp0, DREG(B11_8));
1193 a7812ae4 pbrook
                tcg_temp_free_i64(fp0);
1194 a7812ae4 pbrook
                tcg_temp_free_i64(fp1);
1195 a7812ae4 pbrook
            } else {
1196 a7812ae4 pbrook
                switch (ctx->opcode & 0xf00f) {
1197 a7812ae4 pbrook
                case 0xf000:                /* fadd Rm,Rn */
1198 66ba317c aurel32
                    gen_helper_fadd_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1199 a7812ae4 pbrook
                    break;
1200 a7812ae4 pbrook
                case 0xf001:                /* fsub Rm,Rn */
1201 66ba317c aurel32
                    gen_helper_fsub_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1202 a7812ae4 pbrook
                    break;
1203 a7812ae4 pbrook
                case 0xf002:                /* fmul Rm,Rn */
1204 66ba317c aurel32
                    gen_helper_fmul_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1205 a7812ae4 pbrook
                    break;
1206 a7812ae4 pbrook
                case 0xf003:                /* fdiv Rm,Rn */
1207 66ba317c aurel32
                    gen_helper_fdiv_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1208 a7812ae4 pbrook
                    break;
1209 a7812ae4 pbrook
                case 0xf004:                /* fcmp/eq Rm,Rn */
1210 66ba317c aurel32
                    gen_helper_fcmp_eq_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1211 a7812ae4 pbrook
                    return;
1212 a7812ae4 pbrook
                case 0xf005:                /* fcmp/gt Rm,Rn */
1213 66ba317c aurel32
                    gen_helper_fcmp_gt_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1214 a7812ae4 pbrook
                    return;
1215 a7812ae4 pbrook
                }
1216 cc4ba6a9 aurel32
            }
1217 ea6cf6be ths
        }
1218 ea6cf6be ths
        return;
1219 5b7141a1 aurel32
    case 0xf00e: /* fmac FR0,RM,Rn */
1220 5b7141a1 aurel32
        {
1221 5b7141a1 aurel32
            CHECK_FPU_ENABLED
1222 5b7141a1 aurel32
            if (ctx->fpscr & FPSCR_PR) {
1223 5b7141a1 aurel32
                break; /* illegal instruction */
1224 5b7141a1 aurel32
            } else {
1225 5b7141a1 aurel32
                gen_helper_fmac_FT(cpu_fregs[FREG(B11_8)],
1226 5b7141a1 aurel32
                                   cpu_fregs[FREG(0)], cpu_fregs[FREG(B7_4)], cpu_fregs[FREG(B11_8)]);
1227 5b7141a1 aurel32
                return;
1228 5b7141a1 aurel32
            }
1229 5b7141a1 aurel32
        }
1230 fdf9b3e8 bellard
    }
1231 fdf9b3e8 bellard
1232 fdf9b3e8 bellard
    switch (ctx->opcode & 0xff00) {
1233 fdf9b3e8 bellard
    case 0xc900:                /* and #imm,R0 */
1234 7efbe241 aurel32
        tcg_gen_andi_i32(REG(0), REG(0), B7_0);
1235 fdf9b3e8 bellard
        return;
1236 24988dc2 aurel32
    case 0xcd00:                /* and.b #imm,@(R0,GBR) */
1237 c55497ec aurel32
        {
1238 c55497ec aurel32
            TCGv addr, val;
1239 a7812ae4 pbrook
            addr = tcg_temp_new();
1240 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1241 a7812ae4 pbrook
            val = tcg_temp_new();
1242 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1243 c55497ec aurel32
            tcg_gen_andi_i32(val, val, B7_0);
1244 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1245 c55497ec aurel32
            tcg_temp_free(val);
1246 c55497ec aurel32
            tcg_temp_free(addr);
1247 c55497ec aurel32
        }
1248 fdf9b3e8 bellard
        return;
1249 fdf9b3e8 bellard
    case 0x8b00:                /* bf label */
1250 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1251 fdf9b3e8 bellard
            gen_conditional_jump(ctx, ctx->pc + 2,
1252 fdf9b3e8 bellard
                                 ctx->pc + 4 + B7_0s * 2);
1253 823029f9 ths
        ctx->bstate = BS_BRANCH;
1254 fdf9b3e8 bellard
        return;
1255 fdf9b3e8 bellard
    case 0x8f00:                /* bf/s label */
1256 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1257 1000822b aurel32
        gen_branch_slot(ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2, 0);
1258 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT_CONDITIONAL;
1259 fdf9b3e8 bellard
        return;
1260 fdf9b3e8 bellard
    case 0x8900:                /* bt label */
1261 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1262 fdf9b3e8 bellard
            gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2,
1263 fdf9b3e8 bellard
                                 ctx->pc + 2);
1264 823029f9 ths
        ctx->bstate = BS_BRANCH;
1265 fdf9b3e8 bellard
        return;
1266 fdf9b3e8 bellard
    case 0x8d00:                /* bt/s label */
1267 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1268 1000822b aurel32
        gen_branch_slot(ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2, 1);
1269 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT_CONDITIONAL;
1270 fdf9b3e8 bellard
        return;
1271 fdf9b3e8 bellard
    case 0x8800:                /* cmp/eq #imm,R0 */
1272 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_EQ, REG(0), B7_0s);
1273 fdf9b3e8 bellard
        return;
1274 fdf9b3e8 bellard
    case 0xc400:                /* mov.b @(disp,GBR),R0 */
1275 c55497ec aurel32
        {
1276 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1277 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1278 c55497ec aurel32
            tcg_gen_qemu_ld8s(REG(0), addr, ctx->memidx);
1279 c55497ec aurel32
            tcg_temp_free(addr);
1280 c55497ec aurel32
        }
1281 fdf9b3e8 bellard
        return;
1282 fdf9b3e8 bellard
    case 0xc500:                /* mov.w @(disp,GBR),R0 */
1283 c55497ec aurel32
        {
1284 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1285 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1286 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(0), addr, ctx->memidx);
1287 c55497ec aurel32
            tcg_temp_free(addr);
1288 c55497ec aurel32
        }
1289 fdf9b3e8 bellard
        return;
1290 fdf9b3e8 bellard
    case 0xc600:                /* mov.l @(disp,GBR),R0 */
1291 c55497ec aurel32
        {
1292 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1293 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1294 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(0), addr, ctx->memidx);
1295 c55497ec aurel32
            tcg_temp_free(addr);
1296 c55497ec aurel32
        }
1297 fdf9b3e8 bellard
        return;
1298 fdf9b3e8 bellard
    case 0xc000:                /* mov.b R0,@(disp,GBR) */
1299 c55497ec aurel32
        {
1300 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1301 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1302 c55497ec aurel32
            tcg_gen_qemu_st8(REG(0), addr, ctx->memidx);
1303 c55497ec aurel32
            tcg_temp_free(addr);
1304 c55497ec aurel32
        }
1305 fdf9b3e8 bellard
        return;
1306 fdf9b3e8 bellard
    case 0xc100:                /* mov.w R0,@(disp,GBR) */
1307 c55497ec aurel32
        {
1308 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1309 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1310 c55497ec aurel32
            tcg_gen_qemu_st16(REG(0), addr, ctx->memidx);
1311 c55497ec aurel32
            tcg_temp_free(addr);
1312 c55497ec aurel32
        }
1313 fdf9b3e8 bellard
        return;
1314 fdf9b3e8 bellard
    case 0xc200:                /* mov.l R0,@(disp,GBR) */
1315 c55497ec aurel32
        {
1316 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1317 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1318 c55497ec aurel32
            tcg_gen_qemu_st32(REG(0), addr, ctx->memidx);
1319 c55497ec aurel32
            tcg_temp_free(addr);
1320 c55497ec aurel32
        }
1321 fdf9b3e8 bellard
        return;
1322 fdf9b3e8 bellard
    case 0x8000:                /* mov.b R0,@(disp,Rn) */
1323 c55497ec aurel32
        {
1324 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1325 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1326 c55497ec aurel32
            tcg_gen_qemu_st8(REG(0), addr, ctx->memidx);
1327 c55497ec aurel32
            tcg_temp_free(addr);
1328 c55497ec aurel32
        }
1329 fdf9b3e8 bellard
        return;
1330 fdf9b3e8 bellard
    case 0x8100:                /* mov.w R0,@(disp,Rn) */
1331 c55497ec aurel32
        {
1332 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1333 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1334 c55497ec aurel32
            tcg_gen_qemu_st16(REG(0), addr, ctx->memidx);
1335 c55497ec aurel32
            tcg_temp_free(addr);
1336 c55497ec aurel32
        }
1337 fdf9b3e8 bellard
        return;
1338 fdf9b3e8 bellard
    case 0x8400:                /* mov.b @(disp,Rn),R0 */
1339 c55497ec aurel32
        {
1340 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1341 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1342 c55497ec aurel32
            tcg_gen_qemu_ld8s(REG(0), addr, ctx->memidx);
1343 c55497ec aurel32
            tcg_temp_free(addr);
1344 c55497ec aurel32
        }
1345 fdf9b3e8 bellard
        return;
1346 fdf9b3e8 bellard
    case 0x8500:                /* mov.w @(disp,Rn),R0 */
1347 c55497ec aurel32
        {
1348 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1349 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1350 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(0), addr, ctx->memidx);
1351 c55497ec aurel32
            tcg_temp_free(addr);
1352 c55497ec aurel32
        }
1353 fdf9b3e8 bellard
        return;
1354 fdf9b3e8 bellard
    case 0xc700:                /* mova @(disp,PC),R0 */
1355 7efbe241 aurel32
        tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3);
1356 fdf9b3e8 bellard
        return;
1357 fdf9b3e8 bellard
    case 0xcb00:                /* or #imm,R0 */
1358 7efbe241 aurel32
        tcg_gen_ori_i32(REG(0), REG(0), B7_0);
1359 fdf9b3e8 bellard
        return;
1360 24988dc2 aurel32
    case 0xcf00:                /* or.b #imm,@(R0,GBR) */
1361 c55497ec aurel32
        {
1362 c55497ec aurel32
            TCGv addr, val;
1363 a7812ae4 pbrook
            addr = tcg_temp_new();
1364 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1365 a7812ae4 pbrook
            val = tcg_temp_new();
1366 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1367 c55497ec aurel32
            tcg_gen_ori_i32(val, val, B7_0);
1368 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1369 c55497ec aurel32
            tcg_temp_free(val);
1370 c55497ec aurel32
            tcg_temp_free(addr);
1371 c55497ec aurel32
        }
1372 fdf9b3e8 bellard
        return;
1373 fdf9b3e8 bellard
    case 0xc300:                /* trapa #imm */
1374 c55497ec aurel32
        {
1375 c55497ec aurel32
            TCGv imm;
1376 c55497ec aurel32
            CHECK_NOT_DELAY_SLOT
1377 c55497ec aurel32
            tcg_gen_movi_i32(cpu_pc, ctx->pc);
1378 c55497ec aurel32
            imm = tcg_const_i32(B7_0);
1379 a7812ae4 pbrook
            gen_helper_trapa(imm);
1380 c55497ec aurel32
            tcg_temp_free(imm);
1381 c55497ec aurel32
            ctx->bstate = BS_BRANCH;
1382 c55497ec aurel32
        }
1383 fdf9b3e8 bellard
        return;
1384 fdf9b3e8 bellard
    case 0xc800:                /* tst #imm,R0 */
1385 c55497ec aurel32
        {
1386 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1387 c55497ec aurel32
            tcg_gen_andi_i32(val, REG(0), B7_0);
1388 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1389 c55497ec aurel32
            tcg_temp_free(val);
1390 c55497ec aurel32
        }
1391 fdf9b3e8 bellard
        return;
1392 24988dc2 aurel32
    case 0xcc00:                /* tst.b #imm,@(R0,GBR) */
1393 c55497ec aurel32
        {
1394 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1395 c55497ec aurel32
            tcg_gen_add_i32(val, REG(0), cpu_gbr);
1396 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, val, ctx->memidx);
1397 c55497ec aurel32
            tcg_gen_andi_i32(val, val, B7_0);
1398 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1399 c55497ec aurel32
            tcg_temp_free(val);
1400 c55497ec aurel32
        }
1401 fdf9b3e8 bellard
        return;
1402 fdf9b3e8 bellard
    case 0xca00:                /* xor #imm,R0 */
1403 7efbe241 aurel32
        tcg_gen_xori_i32(REG(0), REG(0), B7_0);
1404 fdf9b3e8 bellard
        return;
1405 24988dc2 aurel32
    case 0xce00:                /* xor.b #imm,@(R0,GBR) */
1406 c55497ec aurel32
        {
1407 c55497ec aurel32
            TCGv addr, val;
1408 a7812ae4 pbrook
            addr = tcg_temp_new();
1409 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1410 a7812ae4 pbrook
            val = tcg_temp_new();
1411 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1412 c55497ec aurel32
            tcg_gen_xori_i32(val, val, B7_0);
1413 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1414 c55497ec aurel32
            tcg_temp_free(val);
1415 c55497ec aurel32
            tcg_temp_free(addr);
1416 c55497ec aurel32
        }
1417 fdf9b3e8 bellard
        return;
1418 fdf9b3e8 bellard
    }
1419 fdf9b3e8 bellard
1420 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf08f) {
1421 fdf9b3e8 bellard
    case 0x408e:                /* ldc Rm,Rn_BANK */
1422 fe25591e aurel32
        CHECK_PRIVILEGED
1423 7efbe241 aurel32
        tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8));
1424 fdf9b3e8 bellard
        return;
1425 fdf9b3e8 bellard
    case 0x4087:                /* ldc.l @Rm+,Rn_BANK */
1426 fe25591e aurel32
        CHECK_PRIVILEGED
1427 7efbe241 aurel32
        tcg_gen_qemu_ld32s(ALTREG(B6_4), REG(B11_8), ctx->memidx);
1428 7efbe241 aurel32
        tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1429 fdf9b3e8 bellard
        return;
1430 fdf9b3e8 bellard
    case 0x0082:                /* stc Rm_BANK,Rn */
1431 fe25591e aurel32
        CHECK_PRIVILEGED
1432 7efbe241 aurel32
        tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4));
1433 fdf9b3e8 bellard
        return;
1434 fdf9b3e8 bellard
    case 0x4083:                /* stc.l Rm_BANK,@-Rn */
1435 fe25591e aurel32
        CHECK_PRIVILEGED
1436 c55497ec aurel32
        {
1437 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1438 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1439 c55497ec aurel32
            tcg_gen_qemu_st32(ALTREG(B6_4), addr, ctx->memidx);
1440 c55497ec aurel32
            tcg_temp_free(addr);
1441 c55497ec aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 4);
1442 c55497ec aurel32
        }
1443 fdf9b3e8 bellard
        return;
1444 fdf9b3e8 bellard
    }
1445 fdf9b3e8 bellard
1446 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf0ff) {
1447 fdf9b3e8 bellard
    case 0x0023:                /* braf Rn */
1448 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1449 7efbe241 aurel32
        tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4);
1450 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1451 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1452 fdf9b3e8 bellard
        return;
1453 fdf9b3e8 bellard
    case 0x0003:                /* bsrf Rn */
1454 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1455 1000822b aurel32
        tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
1456 7efbe241 aurel32
        tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr);
1457 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1458 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1459 fdf9b3e8 bellard
        return;
1460 fdf9b3e8 bellard
    case 0x4015:                /* cmp/pl Rn */
1461 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_GT, REG(B11_8), 0);
1462 fdf9b3e8 bellard
        return;
1463 fdf9b3e8 bellard
    case 0x4011:                /* cmp/pz Rn */
1464 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_GE, REG(B11_8), 0);
1465 fdf9b3e8 bellard
        return;
1466 fdf9b3e8 bellard
    case 0x4010:                /* dt Rn */
1467 7efbe241 aurel32
        tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);
1468 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_EQ, REG(B11_8), 0);
1469 fdf9b3e8 bellard
        return;
1470 fdf9b3e8 bellard
    case 0x402b:                /* jmp @Rn */
1471 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1472 7efbe241 aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1473 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1474 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1475 fdf9b3e8 bellard
        return;
1476 fdf9b3e8 bellard
    case 0x400b:                /* jsr @Rn */
1477 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1478 1000822b aurel32
        tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
1479 7efbe241 aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1480 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1481 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1482 fdf9b3e8 bellard
        return;
1483 fe25591e aurel32
    case 0x400e:                /* ldc Rm,SR */
1484 fe25591e aurel32
        CHECK_PRIVILEGED
1485 7efbe241 aurel32
        tcg_gen_andi_i32(cpu_sr, REG(B11_8), 0x700083f3);
1486 390af821 aurel32
        ctx->bstate = BS_STOP;
1487 390af821 aurel32
        return;
1488 fe25591e aurel32
    case 0x4007:                /* ldc.l @Rm+,SR */
1489 fe25591e aurel32
        CHECK_PRIVILEGED
1490 c55497ec aurel32
        {
1491 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1492 c55497ec aurel32
            tcg_gen_qemu_ld32s(val, REG(B11_8), ctx->memidx);
1493 c55497ec aurel32
            tcg_gen_andi_i32(cpu_sr, val, 0x700083f3);
1494 c55497ec aurel32
            tcg_temp_free(val);
1495 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1496 c55497ec aurel32
            ctx->bstate = BS_STOP;
1497 c55497ec aurel32
        }
1498 390af821 aurel32
        return;
1499 fe25591e aurel32
    case 0x0002:                /* stc SR,Rn */
1500 fe25591e aurel32
        CHECK_PRIVILEGED
1501 7efbe241 aurel32
        tcg_gen_mov_i32(REG(B11_8), cpu_sr);
1502 390af821 aurel32
        return;
1503 fe25591e aurel32
    case 0x4003:                /* stc SR,@-Rn */
1504 fe25591e aurel32
        CHECK_PRIVILEGED
1505 c55497ec aurel32
        {
1506 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1507 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1508 c55497ec aurel32
            tcg_gen_qemu_st32(cpu_sr, addr, ctx->memidx);
1509 c55497ec aurel32
            tcg_temp_free(addr);
1510 c55497ec aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 4);
1511 c55497ec aurel32
        }
1512 390af821 aurel32
        return;
1513 fe25591e aurel32
#define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk)                \
1514 fdf9b3e8 bellard
  case ldnum:                                                        \
1515 fe25591e aurel32
    prechk                                                            \
1516 7efbe241 aurel32
    tcg_gen_mov_i32 (cpu_##reg, REG(B11_8));                        \
1517 fdf9b3e8 bellard
    return;                                                        \
1518 fdf9b3e8 bellard
  case ldpnum:                                                        \
1519 fe25591e aurel32
    prechk                                                            \
1520 7efbe241 aurel32
    tcg_gen_qemu_ld32s (cpu_##reg, REG(B11_8), ctx->memidx);        \
1521 7efbe241 aurel32
    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);                \
1522 fdf9b3e8 bellard
    return;                                                        \
1523 fdf9b3e8 bellard
  case stnum:                                                        \
1524 fe25591e aurel32
    prechk                                                            \
1525 7efbe241 aurel32
    tcg_gen_mov_i32 (REG(B11_8), cpu_##reg);                        \
1526 fdf9b3e8 bellard
    return;                                                        \
1527 fdf9b3e8 bellard
  case stpnum:                                                        \
1528 fe25591e aurel32
    prechk                                                            \
1529 c55497ec aurel32
    {                                                                \
1530 a7812ae4 pbrook
        TCGv addr = tcg_temp_new();                        \
1531 c55497ec aurel32
        tcg_gen_subi_i32(addr, REG(B11_8), 4);                        \
1532 c55497ec aurel32
        tcg_gen_qemu_st32 (cpu_##reg, addr, ctx->memidx);        \
1533 c55497ec aurel32
        tcg_temp_free(addr);                                        \
1534 c55497ec aurel32
        tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 4);                \
1535 86e0abc7 aurel32
    }                                                                \
1536 fdf9b3e8 bellard
    return;
1537 fe25591e aurel32
        LDST(gbr,  0x401e, 0x4017, 0x0012, 0x4013, {})
1538 fe25591e aurel32
        LDST(vbr,  0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED)
1539 fe25591e aurel32
        LDST(ssr,  0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED)
1540 fe25591e aurel32
        LDST(spc,  0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED)
1541 fe25591e aurel32
        LDST(dbr,  0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED)
1542 fe25591e aurel32
        LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {})
1543 fe25591e aurel32
        LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {})
1544 fe25591e aurel32
        LDST(pr,   0x402a, 0x4026, 0x002a, 0x4022, {})
1545 d8299bcc aurel32
        LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED})
1546 390af821 aurel32
    case 0x406a:                /* lds Rm,FPSCR */
1547 d8299bcc aurel32
        CHECK_FPU_ENABLED
1548 a7812ae4 pbrook
        gen_helper_ld_fpscr(REG(B11_8));
1549 390af821 aurel32
        ctx->bstate = BS_STOP;
1550 390af821 aurel32
        return;
1551 390af821 aurel32
    case 0x4066:                /* lds.l @Rm+,FPSCR */
1552 d8299bcc aurel32
        CHECK_FPU_ENABLED
1553 c55497ec aurel32
        {
1554 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1555 c55497ec aurel32
            tcg_gen_qemu_ld32s(addr, REG(B11_8), ctx->memidx);
1556 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1557 a7812ae4 pbrook
            gen_helper_ld_fpscr(addr);
1558 c55497ec aurel32
            tcg_temp_free(addr);
1559 c55497ec aurel32
            ctx->bstate = BS_STOP;
1560 c55497ec aurel32
        }
1561 390af821 aurel32
        return;
1562 390af821 aurel32
    case 0x006a:                /* sts FPSCR,Rn */
1563 d8299bcc aurel32
        CHECK_FPU_ENABLED
1564 c55497ec aurel32
        tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff);
1565 390af821 aurel32
        return;
1566 390af821 aurel32
    case 0x4062:                /* sts FPSCR,@-Rn */
1567 d8299bcc aurel32
        CHECK_FPU_ENABLED
1568 c55497ec aurel32
        {
1569 c55497ec aurel32
            TCGv addr, val;
1570 a7812ae4 pbrook
            val = tcg_temp_new();
1571 c55497ec aurel32
            tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff);
1572 a7812ae4 pbrook
            addr = tcg_temp_new();
1573 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1574 c55497ec aurel32
            tcg_gen_qemu_st32(val, addr, ctx->memidx);
1575 c55497ec aurel32
            tcg_temp_free(addr);
1576 c55497ec aurel32
            tcg_temp_free(val);
1577 c55497ec aurel32
            tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 4);
1578 c55497ec aurel32
        }
1579 390af821 aurel32
        return;
1580 fdf9b3e8 bellard
    case 0x00c3:                /* movca.l R0,@Rm */
1581 852d481f edgar_igl
        {
1582 852d481f edgar_igl
            TCGv val = tcg_temp_new();
1583 852d481f edgar_igl
            tcg_gen_qemu_ld32u(val, REG(B11_8), ctx->memidx);
1584 852d481f edgar_igl
            gen_helper_movcal (REG(B11_8), val);            
1585 852d481f edgar_igl
            tcg_gen_qemu_st32(REG(0), REG(B11_8), ctx->memidx);
1586 852d481f edgar_igl
        }
1587 852d481f edgar_igl
        ctx->has_movcal = 1;
1588 fdf9b3e8 bellard
        return;
1589 7526aa2d aurel32
    case 0x40a9:
1590 7526aa2d aurel32
        /* MOVUA.L @Rm,R0 (Rm) -> R0
1591 7526aa2d aurel32
           Load non-boundary-aligned data */
1592 7526aa2d aurel32
        tcg_gen_qemu_ld32u(REG(0), REG(B11_8), ctx->memidx);
1593 7526aa2d aurel32
        return;
1594 7526aa2d aurel32
    case 0x40e9:
1595 7526aa2d aurel32
        /* MOVUA.L @Rm+,R0   (Rm) -> R0, Rm + 4 -> Rm
1596 7526aa2d aurel32
           Load non-boundary-aligned data */
1597 7526aa2d aurel32
        tcg_gen_qemu_ld32u(REG(0), REG(B11_8), ctx->memidx);
1598 7526aa2d aurel32
        tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1599 7526aa2d aurel32
        return;
1600 fdf9b3e8 bellard
    case 0x0029:                /* movt Rn */
1601 7efbe241 aurel32
        tcg_gen_andi_i32(REG(B11_8), cpu_sr, SR_T);
1602 fdf9b3e8 bellard
        return;
1603 66c7c806 aurel32
    case 0x0073:
1604 66c7c806 aurel32
        /* MOVCO.L
1605 66c7c806 aurel32
               LDST -> T
1606 66c7c806 aurel32
               If (T == 1) R0 -> (Rn)
1607 66c7c806 aurel32
               0 -> LDST
1608 66c7c806 aurel32
        */
1609 66c7c806 aurel32
        if (ctx->features & SH_FEATURE_SH4A) {
1610 66c7c806 aurel32
            int label = gen_new_label();
1611 66c7c806 aurel32
            gen_clr_t();
1612 66c7c806 aurel32
            tcg_gen_or_i32(cpu_sr, cpu_sr, cpu_ldst);
1613 66c7c806 aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label);
1614 66c7c806 aurel32
            tcg_gen_qemu_st32(REG(0), REG(B11_8), ctx->memidx);
1615 66c7c806 aurel32
            gen_set_label(label);
1616 66c7c806 aurel32
            tcg_gen_movi_i32(cpu_ldst, 0);
1617 66c7c806 aurel32
            return;
1618 66c7c806 aurel32
        } else
1619 66c7c806 aurel32
            break;
1620 66c7c806 aurel32
    case 0x0063:
1621 66c7c806 aurel32
        /* MOVLI.L @Rm,R0
1622 66c7c806 aurel32
               1 -> LDST
1623 66c7c806 aurel32
               (Rm) -> R0
1624 66c7c806 aurel32
               When interrupt/exception
1625 66c7c806 aurel32
               occurred 0 -> LDST
1626 66c7c806 aurel32
        */
1627 66c7c806 aurel32
        if (ctx->features & SH_FEATURE_SH4A) {
1628 66c7c806 aurel32
            tcg_gen_movi_i32(cpu_ldst, 0);
1629 66c7c806 aurel32
            tcg_gen_qemu_ld32s(REG(0), REG(B11_8), ctx->memidx);
1630 66c7c806 aurel32
            tcg_gen_movi_i32(cpu_ldst, 1);
1631 66c7c806 aurel32
            return;
1632 66c7c806 aurel32
        } else
1633 66c7c806 aurel32
            break;
1634 fdf9b3e8 bellard
    case 0x0093:                /* ocbi @Rn */
1635 c55497ec aurel32
        {
1636 852d481f edgar_igl
            gen_helper_ocbi (REG(B11_8));
1637 c55497ec aurel32
        }
1638 fdf9b3e8 bellard
        return;
1639 24988dc2 aurel32
    case 0x00a3:                /* ocbp @Rn */
1640 c55497ec aurel32
        {
1641 a7812ae4 pbrook
            TCGv dummy = tcg_temp_new();
1642 c55497ec aurel32
            tcg_gen_qemu_ld32s(dummy, REG(B11_8), ctx->memidx);
1643 c55497ec aurel32
            tcg_temp_free(dummy);
1644 c55497ec aurel32
        }
1645 fdf9b3e8 bellard
        return;
1646 fdf9b3e8 bellard
    case 0x00b3:                /* ocbwb @Rn */
1647 c55497ec aurel32
        {
1648 a7812ae4 pbrook
            TCGv dummy = tcg_temp_new();
1649 c55497ec aurel32
            tcg_gen_qemu_ld32s(dummy, REG(B11_8), ctx->memidx);
1650 c55497ec aurel32
            tcg_temp_free(dummy);
1651 c55497ec aurel32
        }
1652 fdf9b3e8 bellard
        return;
1653 fdf9b3e8 bellard
    case 0x0083:                /* pref @Rn */
1654 fdf9b3e8 bellard
        return;
1655 71968fa6 aurel32
    case 0x00d3:                /* prefi @Rn */
1656 71968fa6 aurel32
        if (ctx->features & SH_FEATURE_SH4A)
1657 71968fa6 aurel32
            return;
1658 71968fa6 aurel32
        else
1659 71968fa6 aurel32
            break;
1660 71968fa6 aurel32
    case 0x00e3:                /* icbi @Rn */
1661 71968fa6 aurel32
        if (ctx->features & SH_FEATURE_SH4A)
1662 71968fa6 aurel32
            return;
1663 71968fa6 aurel32
        else
1664 71968fa6 aurel32
            break;
1665 71968fa6 aurel32
    case 0x00ab:                /* synco */
1666 71968fa6 aurel32
        if (ctx->features & SH_FEATURE_SH4A)
1667 71968fa6 aurel32
            return;
1668 71968fa6 aurel32
        else
1669 71968fa6 aurel32
            break;
1670 fdf9b3e8 bellard
    case 0x4024:                /* rotcl Rn */
1671 c55497ec aurel32
        {
1672 a7812ae4 pbrook
            TCGv tmp = tcg_temp_new();
1673 c55497ec aurel32
            tcg_gen_mov_i32(tmp, cpu_sr);
1674 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 31);
1675 c55497ec aurel32
            tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1676 c55497ec aurel32
            gen_copy_bit_i32(REG(B11_8), 0, tmp, 0);
1677 c55497ec aurel32
            tcg_temp_free(tmp);
1678 c55497ec aurel32
        }
1679 fdf9b3e8 bellard
        return;
1680 fdf9b3e8 bellard
    case 0x4025:                /* rotcr Rn */
1681 c55497ec aurel32
        {
1682 a7812ae4 pbrook
            TCGv tmp = tcg_temp_new();
1683 c55497ec aurel32
            tcg_gen_mov_i32(tmp, cpu_sr);
1684 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1685 c55497ec aurel32
            tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1686 c55497ec aurel32
            gen_copy_bit_i32(REG(B11_8), 31, tmp, 0);
1687 c55497ec aurel32
            tcg_temp_free(tmp);
1688 c55497ec aurel32
        }
1689 fdf9b3e8 bellard
        return;
1690 fdf9b3e8 bellard
    case 0x4004:                /* rotl Rn */
1691 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 31);
1692 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1693 7efbe241 aurel32
        gen_copy_bit_i32(REG(B11_8), 0, cpu_sr, 0);
1694 fdf9b3e8 bellard
        return;
1695 fdf9b3e8 bellard
    case 0x4005:                /* rotr Rn */
1696 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1697 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1698 7efbe241 aurel32
        gen_copy_bit_i32(REG(B11_8), 31, cpu_sr, 0);
1699 fdf9b3e8 bellard
        return;
1700 fdf9b3e8 bellard
    case 0x4000:                /* shll Rn */
1701 fdf9b3e8 bellard
    case 0x4020:                /* shal Rn */
1702 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 31);
1703 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1704 fdf9b3e8 bellard
        return;
1705 fdf9b3e8 bellard
    case 0x4021:                /* shar Rn */
1706 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1707 7efbe241 aurel32
        tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1);
1708 fdf9b3e8 bellard
        return;
1709 fdf9b3e8 bellard
    case 0x4001:                /* shlr Rn */
1710 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1711 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1712 fdf9b3e8 bellard
        return;
1713 fdf9b3e8 bellard
    case 0x4008:                /* shll2 Rn */
1714 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2);
1715 fdf9b3e8 bellard
        return;
1716 fdf9b3e8 bellard
    case 0x4018:                /* shll8 Rn */
1717 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8);
1718 fdf9b3e8 bellard
        return;
1719 fdf9b3e8 bellard
    case 0x4028:                /* shll16 Rn */
1720 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16);
1721 fdf9b3e8 bellard
        return;
1722 fdf9b3e8 bellard
    case 0x4009:                /* shlr2 Rn */
1723 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2);
1724 fdf9b3e8 bellard
        return;
1725 fdf9b3e8 bellard
    case 0x4019:                /* shlr8 Rn */
1726 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8);
1727 fdf9b3e8 bellard
        return;
1728 fdf9b3e8 bellard
    case 0x4029:                /* shlr16 Rn */
1729 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16);
1730 fdf9b3e8 bellard
        return;
1731 fdf9b3e8 bellard
    case 0x401b:                /* tas.b @Rn */
1732 c55497ec aurel32
        {
1733 c55497ec aurel32
            TCGv addr, val;
1734 df9247b2 aurel32
            addr = tcg_temp_local_new();
1735 c55497ec aurel32
            tcg_gen_mov_i32(addr, REG(B11_8));
1736 df9247b2 aurel32
            val = tcg_temp_local_new();
1737 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1738 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1739 c55497ec aurel32
            tcg_gen_ori_i32(val, val, 0x80);
1740 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1741 c55497ec aurel32
            tcg_temp_free(val);
1742 c55497ec aurel32
            tcg_temp_free(addr);
1743 c55497ec aurel32
        }
1744 fdf9b3e8 bellard
        return;
1745 e67888a7 ths
    case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */
1746 f6198371 aurel32
        CHECK_FPU_ENABLED
1747 f6198371 aurel32
        tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fpul);
1748 eda9b09b bellard
        return;
1749 e67888a7 ths
    case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */
1750 f6198371 aurel32
        CHECK_FPU_ENABLED
1751 f6198371 aurel32
        tcg_gen_mov_i32(cpu_fpul, cpu_fregs[FREG(B11_8)]);
1752 eda9b09b bellard
        return;
1753 e67888a7 ths
    case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */
1754 f6198371 aurel32
        CHECK_FPU_ENABLED
1755 ea6cf6be ths
        if (ctx->fpscr & FPSCR_PR) {
1756 a7812ae4 pbrook
            TCGv_i64 fp;
1757 ea6cf6be ths
            if (ctx->opcode & 0x0100)
1758 ea6cf6be ths
                break; /* illegal instruction */
1759 a7812ae4 pbrook
            fp = tcg_temp_new_i64();
1760 a7812ae4 pbrook
            gen_helper_float_DT(fp, cpu_fpul);
1761 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1762 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1763 ea6cf6be ths
        }
1764 ea6cf6be ths
        else {
1765 66ba317c aurel32
            gen_helper_float_FT(cpu_fregs[FREG(B11_8)], cpu_fpul);
1766 ea6cf6be ths
        }
1767 ea6cf6be ths
        return;
1768 e67888a7 ths
    case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1769 f6198371 aurel32
        CHECK_FPU_ENABLED
1770 ea6cf6be ths
        if (ctx->fpscr & FPSCR_PR) {
1771 a7812ae4 pbrook
            TCGv_i64 fp;
1772 ea6cf6be ths
            if (ctx->opcode & 0x0100)
1773 ea6cf6be ths
                break; /* illegal instruction */
1774 a7812ae4 pbrook
            fp = tcg_temp_new_i64();
1775 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1776 a7812ae4 pbrook
            gen_helper_ftrc_DT(cpu_fpul, fp);
1777 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1778 ea6cf6be ths
        }
1779 ea6cf6be ths
        else {
1780 66ba317c aurel32
            gen_helper_ftrc_FT(cpu_fpul, cpu_fregs[FREG(B11_8)]);
1781 ea6cf6be ths
        }
1782 ea6cf6be ths
        return;
1783 24988dc2 aurel32
    case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */
1784 f6198371 aurel32
        CHECK_FPU_ENABLED
1785 7fdf924f aurel32
        {
1786 66ba317c aurel32
            gen_helper_fneg_T(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]);
1787 7fdf924f aurel32
        }
1788 24988dc2 aurel32
        return;
1789 24988dc2 aurel32
    case 0xf05d: /* fabs FRn/DRn */
1790 f6198371 aurel32
        CHECK_FPU_ENABLED
1791 24988dc2 aurel32
        if (ctx->fpscr & FPSCR_PR) {
1792 24988dc2 aurel32
            if (ctx->opcode & 0x0100)
1793 24988dc2 aurel32
                break; /* illegal instruction */
1794 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1795 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1796 a7812ae4 pbrook
            gen_helper_fabs_DT(fp, fp);
1797 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1798 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1799 24988dc2 aurel32
        } else {
1800 66ba317c aurel32
            gen_helper_fabs_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]);
1801 24988dc2 aurel32
        }
1802 24988dc2 aurel32
        return;
1803 24988dc2 aurel32
    case 0xf06d: /* fsqrt FRn */
1804 f6198371 aurel32
        CHECK_FPU_ENABLED
1805 24988dc2 aurel32
        if (ctx->fpscr & FPSCR_PR) {
1806 24988dc2 aurel32
            if (ctx->opcode & 0x0100)
1807 24988dc2 aurel32
                break; /* illegal instruction */
1808 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1809 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1810 a7812ae4 pbrook
            gen_helper_fsqrt_DT(fp, fp);
1811 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1812 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1813 24988dc2 aurel32
        } else {
1814 66ba317c aurel32
            gen_helper_fsqrt_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]);
1815 24988dc2 aurel32
        }
1816 24988dc2 aurel32
        return;
1817 24988dc2 aurel32
    case 0xf07d: /* fsrra FRn */
1818 f6198371 aurel32
        CHECK_FPU_ENABLED
1819 24988dc2 aurel32
        break;
1820 e67888a7 ths
    case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */
1821 f6198371 aurel32
        CHECK_FPU_ENABLED
1822 ea6cf6be ths
        if (!(ctx->fpscr & FPSCR_PR)) {
1823 66ba317c aurel32
            tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0);
1824 ea6cf6be ths
        }
1825 12d96138 aurel32
        return;
1826 e67888a7 ths
    case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */
1827 f6198371 aurel32
        CHECK_FPU_ENABLED
1828 ea6cf6be ths
        if (!(ctx->fpscr & FPSCR_PR)) {
1829 66ba317c aurel32
            tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0x3f800000);
1830 ea6cf6be ths
        }
1831 12d96138 aurel32
        return;
1832 24988dc2 aurel32
    case 0xf0ad: /* fcnvsd FPUL,DRn */
1833 f6198371 aurel32
        CHECK_FPU_ENABLED
1834 cc4ba6a9 aurel32
        {
1835 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1836 a7812ae4 pbrook
            gen_helper_fcnvsd_FT_DT(fp, cpu_fpul);
1837 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1838 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1839 cc4ba6a9 aurel32
        }
1840 24988dc2 aurel32
        return;
1841 24988dc2 aurel32
    case 0xf0bd: /* fcnvds DRn,FPUL */
1842 f6198371 aurel32
        CHECK_FPU_ENABLED
1843 cc4ba6a9 aurel32
        {
1844 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1845 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1846 a7812ae4 pbrook
            gen_helper_fcnvds_DT_FT(cpu_fpul, fp);
1847 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1848 cc4ba6a9 aurel32
        }
1849 24988dc2 aurel32
        return;
1850 fdf9b3e8 bellard
    }
1851 bacc637a aurel32
#if 0
1852 fdf9b3e8 bellard
    fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n",
1853 fdf9b3e8 bellard
            ctx->opcode, ctx->pc);
1854 bacc637a aurel32
    fflush(stderr);
1855 bacc637a aurel32
#endif
1856 a7812ae4 pbrook
    gen_helper_raise_illegal_instruction();
1857 823029f9 ths
    ctx->bstate = BS_EXCP;
1858 823029f9 ths
}
1859 823029f9 ths
1860 b1d8e52e blueswir1
static void decode_opc(DisasContext * ctx)
1861 823029f9 ths
{
1862 823029f9 ths
    uint32_t old_flags = ctx->flags;
1863 823029f9 ths
1864 823029f9 ths
    _decode_opc(ctx);
1865 823029f9 ths
1866 823029f9 ths
    if (old_flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) {
1867 823029f9 ths
        if (ctx->flags & DELAY_SLOT_CLEARME) {
1868 1000822b aurel32
            gen_store_flags(0);
1869 274a9e70 aurel32
        } else {
1870 274a9e70 aurel32
            /* go out of the delay slot */
1871 274a9e70 aurel32
            uint32_t new_flags = ctx->flags;
1872 274a9e70 aurel32
            new_flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
1873 1000822b aurel32
            gen_store_flags(new_flags);
1874 823029f9 ths
        }
1875 823029f9 ths
        ctx->flags = 0;
1876 823029f9 ths
        ctx->bstate = BS_BRANCH;
1877 823029f9 ths
        if (old_flags & DELAY_SLOT_CONDITIONAL) {
1878 823029f9 ths
            gen_delayed_conditional_jump(ctx);
1879 823029f9 ths
        } else if (old_flags & DELAY_SLOT) {
1880 823029f9 ths
            gen_jump(ctx);
1881 823029f9 ths
        }
1882 823029f9 ths
1883 823029f9 ths
    }
1884 274a9e70 aurel32
1885 274a9e70 aurel32
    /* go into a delay slot */
1886 274a9e70 aurel32
    if (ctx->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL))
1887 1000822b aurel32
        gen_store_flags(ctx->flags);
1888 fdf9b3e8 bellard
}
1889 fdf9b3e8 bellard
1890 2cfc5f17 ths
static inline void
1891 820e00f2 ths
gen_intermediate_code_internal(CPUState * env, TranslationBlock * tb,
1892 820e00f2 ths
                               int search_pc)
1893 fdf9b3e8 bellard
{
1894 fdf9b3e8 bellard
    DisasContext ctx;
1895 fdf9b3e8 bellard
    target_ulong pc_start;
1896 fdf9b3e8 bellard
    static uint16_t *gen_opc_end;
1897 a1d1bb31 aliguori
    CPUBreakpoint *bp;
1898 355fb23d pbrook
    int i, ii;
1899 2e70f6ef pbrook
    int num_insns;
1900 2e70f6ef pbrook
    int max_insns;
1901 fdf9b3e8 bellard
1902 fdf9b3e8 bellard
    pc_start = tb->pc;
1903 fdf9b3e8 bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
1904 fdf9b3e8 bellard
    ctx.pc = pc_start;
1905 823029f9 ths
    ctx.flags = (uint32_t)tb->flags;
1906 823029f9 ths
    ctx.bstate = BS_NONE;
1907 fdf9b3e8 bellard
    ctx.sr = env->sr;
1908 eda9b09b bellard
    ctx.fpscr = env->fpscr;
1909 fdf9b3e8 bellard
    ctx.memidx = (env->sr & SR_MD) ? 1 : 0;
1910 9854bc46 pbrook
    /* We don't know if the delayed pc came from a dynamic or static branch,
1911 9854bc46 pbrook
       so assume it is a dynamic branch.  */
1912 823029f9 ths
    ctx.delayed_pc = -1; /* use delayed pc from env pointer */
1913 fdf9b3e8 bellard
    ctx.tb = tb;
1914 fdf9b3e8 bellard
    ctx.singlestep_enabled = env->singlestep_enabled;
1915 71968fa6 aurel32
    ctx.features = env->features;
1916 852d481f edgar_igl
    ctx.has_movcal = (tb->flags & TB_FLAG_PENDING_MOVCA);
1917 fdf9b3e8 bellard
1918 fdf9b3e8 bellard
#ifdef DEBUG_DISAS
1919 93fcfe39 aliguori
    qemu_log_mask(CPU_LOG_TB_CPU,
1920 93fcfe39 aliguori
                 "------------------------------------------------\n");
1921 93fcfe39 aliguori
    log_cpu_state_mask(CPU_LOG_TB_CPU, env, 0);
1922 fdf9b3e8 bellard
#endif
1923 fdf9b3e8 bellard
1924 355fb23d pbrook
    ii = -1;
1925 2e70f6ef pbrook
    num_insns = 0;
1926 2e70f6ef pbrook
    max_insns = tb->cflags & CF_COUNT_MASK;
1927 2e70f6ef pbrook
    if (max_insns == 0)
1928 2e70f6ef pbrook
        max_insns = CF_COUNT_MASK;
1929 2e70f6ef pbrook
    gen_icount_start();
1930 823029f9 ths
    while (ctx.bstate == BS_NONE && gen_opc_ptr < gen_opc_end) {
1931 c0ce998e aliguori
        if (unlikely(!TAILQ_EMPTY(&env->breakpoints))) {
1932 c0ce998e aliguori
            TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1933 a1d1bb31 aliguori
                if (ctx.pc == bp->pc) {
1934 fdf9b3e8 bellard
                    /* We have hit a breakpoint - make sure PC is up-to-date */
1935 3a8a44c4 aurel32
                    tcg_gen_movi_i32(cpu_pc, ctx.pc);
1936 a7812ae4 pbrook
                    gen_helper_debug();
1937 823029f9 ths
                    ctx.bstate = BS_EXCP;
1938 fdf9b3e8 bellard
                    break;
1939 fdf9b3e8 bellard
                }
1940 fdf9b3e8 bellard
            }
1941 fdf9b3e8 bellard
        }
1942 355fb23d pbrook
        if (search_pc) {
1943 355fb23d pbrook
            i = gen_opc_ptr - gen_opc_buf;
1944 355fb23d pbrook
            if (ii < i) {
1945 355fb23d pbrook
                ii++;
1946 355fb23d pbrook
                while (ii < i)
1947 355fb23d pbrook
                    gen_opc_instr_start[ii++] = 0;
1948 355fb23d pbrook
            }
1949 355fb23d pbrook
            gen_opc_pc[ii] = ctx.pc;
1950 823029f9 ths
            gen_opc_hflags[ii] = ctx.flags;
1951 355fb23d pbrook
            gen_opc_instr_start[ii] = 1;
1952 2e70f6ef pbrook
            gen_opc_icount[ii] = num_insns;
1953 355fb23d pbrook
        }
1954 2e70f6ef pbrook
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
1955 2e70f6ef pbrook
            gen_io_start();
1956 fdf9b3e8 bellard
#if 0
1957 fdf9b3e8 bellard
        fprintf(stderr, "Loading opcode at address 0x%08x\n", ctx.pc);
1958 fdf9b3e8 bellard
        fflush(stderr);
1959 fdf9b3e8 bellard
#endif
1960 fdf9b3e8 bellard
        ctx.opcode = lduw_code(ctx.pc);
1961 fdf9b3e8 bellard
        decode_opc(&ctx);
1962 2e70f6ef pbrook
        num_insns++;
1963 fdf9b3e8 bellard
        ctx.pc += 2;
1964 fdf9b3e8 bellard
        if ((ctx.pc & (TARGET_PAGE_SIZE - 1)) == 0)
1965 fdf9b3e8 bellard
            break;
1966 fdf9b3e8 bellard
        if (env->singlestep_enabled)
1967 fdf9b3e8 bellard
            break;
1968 2e70f6ef pbrook
        if (num_insns >= max_insns)
1969 2e70f6ef pbrook
            break;
1970 fdf9b3e8 bellard
#ifdef SH4_SINGLE_STEP
1971 fdf9b3e8 bellard
        break;
1972 fdf9b3e8 bellard
#endif
1973 fdf9b3e8 bellard
    }
1974 2e70f6ef pbrook
    if (tb->cflags & CF_LAST_IO)
1975 2e70f6ef pbrook
        gen_io_end();
1976 fdf9b3e8 bellard
    if (env->singlestep_enabled) {
1977 bdbf22e6 aurel32
        tcg_gen_movi_i32(cpu_pc, ctx.pc);
1978 a7812ae4 pbrook
        gen_helper_debug();
1979 823029f9 ths
    } else {
1980 823029f9 ths
        switch (ctx.bstate) {
1981 823029f9 ths
        case BS_STOP:
1982 823029f9 ths
            /* gen_op_interrupt_restart(); */
1983 823029f9 ths
            /* fall through */
1984 823029f9 ths
        case BS_NONE:
1985 823029f9 ths
            if (ctx.flags) {
1986 1000822b aurel32
                gen_store_flags(ctx.flags | DELAY_SLOT_CLEARME);
1987 823029f9 ths
            }
1988 823029f9 ths
            gen_goto_tb(&ctx, 0, ctx.pc);
1989 823029f9 ths
            break;
1990 823029f9 ths
        case BS_EXCP:
1991 823029f9 ths
            /* gen_op_interrupt_restart(); */
1992 57fec1fe bellard
            tcg_gen_exit_tb(0);
1993 823029f9 ths
            break;
1994 823029f9 ths
        case BS_BRANCH:
1995 823029f9 ths
        default:
1996 823029f9 ths
            break;
1997 823029f9 ths
        }
1998 fdf9b3e8 bellard
    }
1999 823029f9 ths
2000 2e70f6ef pbrook
    gen_icount_end(tb, num_insns);
2001 fdf9b3e8 bellard
    *gen_opc_ptr = INDEX_op_end;
2002 355fb23d pbrook
    if (search_pc) {
2003 355fb23d pbrook
        i = gen_opc_ptr - gen_opc_buf;
2004 355fb23d pbrook
        ii++;
2005 355fb23d pbrook
        while (ii <= i)
2006 355fb23d pbrook
            gen_opc_instr_start[ii++] = 0;
2007 355fb23d pbrook
    } else {
2008 355fb23d pbrook
        tb->size = ctx.pc - pc_start;
2009 2e70f6ef pbrook
        tb->icount = num_insns;
2010 355fb23d pbrook
    }
2011 fdf9b3e8 bellard
2012 fdf9b3e8 bellard
#ifdef DEBUG_DISAS
2013 fdf9b3e8 bellard
#ifdef SH4_DEBUG_DISAS
2014 93fcfe39 aliguori
    qemu_log_mask(CPU_LOG_TB_IN_ASM, "\n");
2015 fdf9b3e8 bellard
#endif
2016 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
2017 93fcfe39 aliguori
        qemu_log("IN:\n");        /* , lookup_symbol(pc_start)); */
2018 93fcfe39 aliguori
        log_target_disas(pc_start, ctx.pc - pc_start, 0);
2019 93fcfe39 aliguori
        qemu_log("\n");
2020 fdf9b3e8 bellard
    }
2021 fdf9b3e8 bellard
#endif
2022 fdf9b3e8 bellard
}
2023 fdf9b3e8 bellard
2024 2cfc5f17 ths
void gen_intermediate_code(CPUState * env, struct TranslationBlock *tb)
2025 fdf9b3e8 bellard
{
2026 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 0);
2027 fdf9b3e8 bellard
}
2028 fdf9b3e8 bellard
2029 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState * env, struct TranslationBlock *tb)
2030 fdf9b3e8 bellard
{
2031 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 1);
2032 fdf9b3e8 bellard
}
2033 d2856f1a aurel32
2034 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
2035 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
2036 d2856f1a aurel32
{
2037 d2856f1a aurel32
    env->pc = gen_opc_pc[pc_pos];
2038 d2856f1a aurel32
    env->flags = gen_opc_hflags[pc_pos];
2039 d2856f1a aurel32
}