Statistics
| Branch: | Revision:

root / target-ppc / translate.c @ 7c417963

History | View | Annotate | Download (228.1 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation for qemu: main translation routines.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 c6a1c22b bellard
#include <stdarg.h>
21 c6a1c22b bellard
#include <stdlib.h>
22 c6a1c22b bellard
#include <stdio.h>
23 c6a1c22b bellard
#include <string.h>
24 c6a1c22b bellard
#include <inttypes.h>
25 c6a1c22b bellard
26 79aceca5 bellard
#include "cpu.h"
27 c6a1c22b bellard
#include "exec-all.h"
28 79aceca5 bellard
#include "disas.h"
29 f10dc08e aurel32
#include "helper.h"
30 57fec1fe bellard
#include "tcg-op.h"
31 ca10f867 aurel32
#include "qemu-common.h"
32 79aceca5 bellard
33 8cbcb4fa aurel32
#define CPU_SINGLE_STEP 0x1
34 8cbcb4fa aurel32
#define CPU_BRANCH_STEP 0x2
35 8cbcb4fa aurel32
#define GDBSTUB_SINGLE_STEP 0x4
36 8cbcb4fa aurel32
37 a750fc0b j_mayer
/* Include definitions for instructions classes and implementations flags */
38 79aceca5 bellard
//#define DO_SINGLE_STEP
39 9fddaa0c bellard
//#define PPC_DEBUG_DISAS
40 a496775f j_mayer
//#define DEBUG_MEMORY_ACCESSES
41 76a66253 j_mayer
//#define DO_PPC_STATISTICS
42 7c58044c j_mayer
//#define OPTIMIZE_FPRF_UPDATE
43 79aceca5 bellard
44 a750fc0b j_mayer
/*****************************************************************************/
45 a750fc0b j_mayer
/* Code translation helpers                                                  */
46 c53be334 bellard
47 f78fb44e aurel32
/* global register indexes */
48 f78fb44e aurel32
static TCGv cpu_env;
49 1d542695 aurel32
static char cpu_reg_names[10*3 + 22*4 /* GPR */
50 f78fb44e aurel32
#if !defined(TARGET_PPC64)
51 1d542695 aurel32
    + 10*4 + 22*5 /* SPE GPRh */
52 f78fb44e aurel32
#endif
53 a5e26afa aurel32
    + 10*4 + 22*5 /* FPR */
54 47e4661c aurel32
    + 2*(10*6 + 22*7) /* AVRh, AVRl */
55 47e4661c aurel32
    + 8*5 /* CRF */];
56 f78fb44e aurel32
static TCGv cpu_gpr[32];
57 f78fb44e aurel32
#if !defined(TARGET_PPC64)
58 f78fb44e aurel32
static TCGv cpu_gprh[32];
59 f78fb44e aurel32
#endif
60 a5e26afa aurel32
static TCGv cpu_fpr[32];
61 1d542695 aurel32
static TCGv cpu_avrh[32], cpu_avrl[32];
62 47e4661c aurel32
static TCGv cpu_crf[8];
63 bd568f18 aurel32
static TCGv cpu_nip;
64 f78fb44e aurel32
65 f78fb44e aurel32
/* dyngen register indexes */
66 f78fb44e aurel32
static TCGv cpu_T[3];
67 f78fb44e aurel32
#if defined(TARGET_PPC64)
68 f78fb44e aurel32
#define cpu_T64 cpu_T
69 f78fb44e aurel32
#else
70 f78fb44e aurel32
static TCGv cpu_T64[3];
71 f78fb44e aurel32
#endif
72 a5e26afa aurel32
static TCGv cpu_FT[3];
73 1d542695 aurel32
static TCGv cpu_AVRh[3], cpu_AVRl[3];
74 2e70f6ef pbrook
75 2e70f6ef pbrook
#include "gen-icount.h"
76 2e70f6ef pbrook
77 2e70f6ef pbrook
void ppc_translate_init(void)
78 2e70f6ef pbrook
{
79 f78fb44e aurel32
    int i;
80 f78fb44e aurel32
    char* p;
81 b2437bf2 pbrook
    static int done_init = 0;
82 f78fb44e aurel32
83 2e70f6ef pbrook
    if (done_init)
84 2e70f6ef pbrook
        return;
85 f78fb44e aurel32
86 2e70f6ef pbrook
    cpu_env = tcg_global_reg_new(TCG_TYPE_PTR, TCG_AREG0, "env");
87 1c73fe5b aurel32
#if TARGET_LONG_BITS > HOST_LONG_BITS
88 1c73fe5b aurel32
    cpu_T[0] = tcg_global_mem_new(TCG_TYPE_TL,
89 1c73fe5b aurel32
                                  TCG_AREG0, offsetof(CPUState, t0), "T0");
90 1c73fe5b aurel32
    cpu_T[1] = tcg_global_mem_new(TCG_TYPE_TL,
91 1c73fe5b aurel32
                                  TCG_AREG0, offsetof(CPUState, t1), "T1");
92 1c73fe5b aurel32
    cpu_T[2] = tcg_global_mem_new(TCG_TYPE_TL,
93 1c73fe5b aurel32
                                  TCG_AREG0, offsetof(CPUState, t2), "T2");
94 1c73fe5b aurel32
#else
95 1c73fe5b aurel32
    cpu_T[0] = tcg_global_reg_new(TCG_TYPE_TL, TCG_AREG1, "T0");
96 1c73fe5b aurel32
    cpu_T[1] = tcg_global_reg_new(TCG_TYPE_TL, TCG_AREG2, "T1");
97 1c73fe5b aurel32
    cpu_T[2] = tcg_global_reg_new(TCG_TYPE_TL, TCG_AREG3, "T2");
98 1c73fe5b aurel32
#endif
99 f78fb44e aurel32
#if !defined(TARGET_PPC64)
100 f78fb44e aurel32
    cpu_T64[0] = tcg_global_mem_new(TCG_TYPE_I64,
101 bd7d9a6d aurel32
                                    TCG_AREG0, offsetof(CPUState, t0_64),
102 f78fb44e aurel32
                                    "T0_64");
103 f78fb44e aurel32
    cpu_T64[1] = tcg_global_mem_new(TCG_TYPE_I64,
104 bd7d9a6d aurel32
                                    TCG_AREG0, offsetof(CPUState, t1_64),
105 f78fb44e aurel32
                                    "T1_64");
106 f78fb44e aurel32
    cpu_T64[2] = tcg_global_mem_new(TCG_TYPE_I64,
107 bd7d9a6d aurel32
                                    TCG_AREG0, offsetof(CPUState, t2_64),
108 f78fb44e aurel32
                                    "T2_64");
109 f78fb44e aurel32
#endif
110 a5e26afa aurel32
111 a5e26afa aurel32
    cpu_FT[0] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
112 a5e26afa aurel32
                                   offsetof(CPUState, ft0), "FT0");
113 a5e26afa aurel32
    cpu_FT[1] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
114 a5e26afa aurel32
                                   offsetof(CPUState, ft1), "FT1");
115 a5e26afa aurel32
    cpu_FT[2] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
116 a5e26afa aurel32
                                   offsetof(CPUState, ft2), "FT2");
117 a5e26afa aurel32
118 1d542695 aurel32
    cpu_AVRh[0] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
119 1d542695 aurel32
                                     offsetof(CPUState, avr0.u64[0]), "AVR0H");
120 1d542695 aurel32
    cpu_AVRl[0] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
121 1d542695 aurel32
                                     offsetof(CPUState, avr0.u64[1]), "AVR0L");
122 1d542695 aurel32
    cpu_AVRh[1] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
123 1d542695 aurel32
                                     offsetof(CPUState, avr1.u64[0]), "AVR1H");
124 1d542695 aurel32
    cpu_AVRl[1] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
125 1d542695 aurel32
                                     offsetof(CPUState, avr1.u64[1]), "AVR1L");
126 1d542695 aurel32
    cpu_AVRh[2] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
127 1d542695 aurel32
                                     offsetof(CPUState, avr2.u64[0]), "AVR2H");
128 1d542695 aurel32
    cpu_AVRl[2] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
129 1d542695 aurel32
                                     offsetof(CPUState, avr2.u64[1]), "AVR2L");
130 1d542695 aurel32
131 f78fb44e aurel32
    p = cpu_reg_names;
132 47e4661c aurel32
133 47e4661c aurel32
    for (i = 0; i < 8; i++) {
134 47e4661c aurel32
        sprintf(p, "crf%d", i);
135 47e4661c aurel32
        cpu_crf[i] = tcg_global_mem_new(TCG_TYPE_I32, TCG_AREG0,
136 47e4661c aurel32
                                        offsetof(CPUState, crf[i]), p);
137 47e4661c aurel32
        p += 5;
138 47e4661c aurel32
    }
139 47e4661c aurel32
140 f78fb44e aurel32
    for (i = 0; i < 32; i++) {
141 f78fb44e aurel32
        sprintf(p, "r%d", i);
142 f78fb44e aurel32
        cpu_gpr[i] = tcg_global_mem_new(TCG_TYPE_TL, TCG_AREG0,
143 f78fb44e aurel32
                                        offsetof(CPUState, gpr[i]), p);
144 f78fb44e aurel32
        p += (i < 10) ? 3 : 4;
145 f78fb44e aurel32
#if !defined(TARGET_PPC64)
146 f78fb44e aurel32
        sprintf(p, "r%dH", i);
147 f78fb44e aurel32
        cpu_gprh[i] = tcg_global_mem_new(TCG_TYPE_I32, TCG_AREG0,
148 f78fb44e aurel32
                                         offsetof(CPUState, gprh[i]), p);
149 f78fb44e aurel32
        p += (i < 10) ? 4 : 5;
150 f78fb44e aurel32
#endif
151 1d542695 aurel32
152 a5e26afa aurel32
        sprintf(p, "fp%d", i);
153 a5e26afa aurel32
        cpu_fpr[i] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
154 a5e26afa aurel32
                                        offsetof(CPUState, fpr[i]), p);
155 ec1ac72d aurel32
        p += (i < 10) ? 4 : 5;
156 a5e26afa aurel32
157 1d542695 aurel32
        sprintf(p, "avr%dH", i);
158 1d542695 aurel32
        cpu_avrh[i] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
159 1d542695 aurel32
                                         offsetof(CPUState, avr[i].u64[0]), p);
160 1d542695 aurel32
        p += (i < 10) ? 6 : 7;
161 ec1ac72d aurel32
162 1d542695 aurel32
        sprintf(p, "avr%dL", i);
163 1d542695 aurel32
        cpu_avrl[i] = tcg_global_mem_new(TCG_TYPE_I64, TCG_AREG0,
164 1d542695 aurel32
                                         offsetof(CPUState, avr[i].u64[1]), p);
165 1d542695 aurel32
        p += (i < 10) ? 6 : 7;
166 f78fb44e aurel32
    }
167 f10dc08e aurel32
168 bd568f18 aurel32
    cpu_nip = tcg_global_mem_new(TCG_TYPE_TL, TCG_AREG0,
169 bd568f18 aurel32
                                 offsetof(CPUState, nip), "nip");
170 bd568f18 aurel32
171 f10dc08e aurel32
    /* register helpers */
172 f10dc08e aurel32
#undef DEF_HELPER
173 f10dc08e aurel32
#define DEF_HELPER(ret, name, params) tcg_register_helper(name, #name);
174 f10dc08e aurel32
#include "helper.h"
175 f10dc08e aurel32
176 2e70f6ef pbrook
    done_init = 1;
177 2e70f6ef pbrook
}
178 2e70f6ef pbrook
179 7c58044c j_mayer
#if defined(OPTIMIZE_FPRF_UPDATE)
180 7c58044c j_mayer
static uint16_t *gen_fprf_buf[OPC_BUF_SIZE];
181 7c58044c j_mayer
static uint16_t **gen_fprf_ptr;
182 7c58044c j_mayer
#endif
183 79aceca5 bellard
184 79aceca5 bellard
/* internal defines */
185 79aceca5 bellard
typedef struct DisasContext {
186 79aceca5 bellard
    struct TranslationBlock *tb;
187 0fa85d43 bellard
    target_ulong nip;
188 79aceca5 bellard
    uint32_t opcode;
189 9a64fbe4 bellard
    uint32_t exception;
190 3cc62370 bellard
    /* Routine used to access memory */
191 3cc62370 bellard
    int mem_idx;
192 3cc62370 bellard
    /* Translation flags */
193 9a64fbe4 bellard
#if !defined(CONFIG_USER_ONLY)
194 79aceca5 bellard
    int supervisor;
195 9a64fbe4 bellard
#endif
196 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
197 d9bce9d9 j_mayer
    int sf_mode;
198 d9bce9d9 j_mayer
#endif
199 3cc62370 bellard
    int fpu_enabled;
200 a9d9eb8f j_mayer
    int altivec_enabled;
201 0487d6a8 j_mayer
    int spe_enabled;
202 3fc6c082 bellard
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
203 ea4e754f bellard
    int singlestep_enabled;
204 d63001d1 j_mayer
    int dcache_line_size;
205 79aceca5 bellard
} DisasContext;
206 79aceca5 bellard
207 3fc6c082 bellard
struct opc_handler_t {
208 79aceca5 bellard
    /* invalid bits */
209 79aceca5 bellard
    uint32_t inval;
210 9a64fbe4 bellard
    /* instruction type */
211 0487d6a8 j_mayer
    uint64_t type;
212 79aceca5 bellard
    /* handler */
213 79aceca5 bellard
    void (*handler)(DisasContext *ctx);
214 a750fc0b j_mayer
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
215 76a66253 j_mayer
    const unsigned char *oname;
216 a750fc0b j_mayer
#endif
217 a750fc0b j_mayer
#if defined(DO_PPC_STATISTICS)
218 76a66253 j_mayer
    uint64_t count;
219 76a66253 j_mayer
#endif
220 3fc6c082 bellard
};
221 79aceca5 bellard
222 b068d6a7 j_mayer
static always_inline void gen_set_Rc0 (DisasContext *ctx)
223 76a66253 j_mayer
{
224 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
225 d9bce9d9 j_mayer
    if (ctx->sf_mode)
226 d9bce9d9 j_mayer
        gen_op_cmpi_64(0);
227 d9bce9d9 j_mayer
    else
228 d9bce9d9 j_mayer
#endif
229 d9bce9d9 j_mayer
        gen_op_cmpi(0);
230 76a66253 j_mayer
    gen_op_set_Rc0();
231 76a66253 j_mayer
}
232 76a66253 j_mayer
233 7c58044c j_mayer
static always_inline void gen_reset_fpstatus (void)
234 7c58044c j_mayer
{
235 7c58044c j_mayer
#ifdef CONFIG_SOFTFLOAT
236 7c58044c j_mayer
    gen_op_reset_fpstatus();
237 7c58044c j_mayer
#endif
238 7c58044c j_mayer
}
239 7c58044c j_mayer
240 7c58044c j_mayer
static always_inline void gen_compute_fprf (int set_fprf, int set_rc)
241 7c58044c j_mayer
{
242 7c58044c j_mayer
    if (set_fprf != 0) {
243 7c58044c j_mayer
        /* This case might be optimized later */
244 7c58044c j_mayer
#if defined(OPTIMIZE_FPRF_UPDATE)
245 7c58044c j_mayer
        *gen_fprf_ptr++ = gen_opc_ptr;
246 7c58044c j_mayer
#endif
247 7c58044c j_mayer
        gen_op_compute_fprf(1);
248 7c58044c j_mayer
        if (unlikely(set_rc))
249 47e4661c aurel32
            tcg_gen_andi_i32(cpu_crf[1], cpu_T[0], 0xf);
250 7c58044c j_mayer
        gen_op_float_check_status();
251 7c58044c j_mayer
    } else if (unlikely(set_rc)) {
252 7c58044c j_mayer
        /* We always need to compute fpcc */
253 7c58044c j_mayer
        gen_op_compute_fprf(0);
254 47e4661c aurel32
        tcg_gen_andi_i32(cpu_crf[1], cpu_T[0], 0xf);
255 7c58044c j_mayer
        if (set_fprf)
256 7c58044c j_mayer
            gen_op_float_check_status();
257 7c58044c j_mayer
    }
258 7c58044c j_mayer
}
259 7c58044c j_mayer
260 7c58044c j_mayer
static always_inline void gen_optimize_fprf (void)
261 7c58044c j_mayer
{
262 7c58044c j_mayer
#if defined(OPTIMIZE_FPRF_UPDATE)
263 7c58044c j_mayer
    uint16_t **ptr;
264 7c58044c j_mayer
265 7c58044c j_mayer
    for (ptr = gen_fprf_buf; ptr != (gen_fprf_ptr - 1); ptr++)
266 7c58044c j_mayer
        *ptr = INDEX_op_nop1;
267 7c58044c j_mayer
    gen_fprf_ptr = gen_fprf_buf;
268 7c58044c j_mayer
#endif
269 7c58044c j_mayer
}
270 7c58044c j_mayer
271 b068d6a7 j_mayer
static always_inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
272 d9bce9d9 j_mayer
{
273 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
274 d9bce9d9 j_mayer
    if (ctx->sf_mode)
275 bd568f18 aurel32
        tcg_gen_movi_tl(cpu_nip, nip);
276 d9bce9d9 j_mayer
    else
277 d9bce9d9 j_mayer
#endif
278 bd568f18 aurel32
        tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
279 d9bce9d9 j_mayer
}
280 d9bce9d9 j_mayer
281 e1833e1f j_mayer
#define GEN_EXCP(ctx, excp, error)                                            \
282 79aceca5 bellard
do {                                                                          \
283 e1833e1f j_mayer
    if ((ctx)->exception == POWERPC_EXCP_NONE) {                              \
284 d9bce9d9 j_mayer
        gen_update_nip(ctx, (ctx)->nip);                                      \
285 9fddaa0c bellard
    }                                                                         \
286 9fddaa0c bellard
    gen_op_raise_exception_err((excp), (error));                              \
287 9fddaa0c bellard
    ctx->exception = (excp);                                                  \
288 79aceca5 bellard
} while (0)
289 79aceca5 bellard
290 e1833e1f j_mayer
#define GEN_EXCP_INVAL(ctx)                                                   \
291 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
292 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL)
293 9fddaa0c bellard
294 e1833e1f j_mayer
#define GEN_EXCP_PRIVOPC(ctx)                                                 \
295 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
296 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_OPC)
297 9a64fbe4 bellard
298 e1833e1f j_mayer
#define GEN_EXCP_PRIVREG(ctx)                                                 \
299 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
300 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_REG)
301 e1833e1f j_mayer
302 e1833e1f j_mayer
#define GEN_EXCP_NO_FP(ctx)                                                   \
303 e1833e1f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_FPU, 0)
304 e1833e1f j_mayer
305 e1833e1f j_mayer
#define GEN_EXCP_NO_AP(ctx)                                                   \
306 e1833e1f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_APU, 0)
307 9a64fbe4 bellard
308 a9d9eb8f j_mayer
#define GEN_EXCP_NO_VR(ctx)                                                   \
309 a9d9eb8f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_VPU, 0)
310 a9d9eb8f j_mayer
311 f24e5695 bellard
/* Stop translation */
312 b068d6a7 j_mayer
static always_inline void GEN_STOP (DisasContext *ctx)
313 3fc6c082 bellard
{
314 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
315 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_STOP;
316 3fc6c082 bellard
}
317 3fc6c082 bellard
318 f24e5695 bellard
/* No need to update nip here, as execution flow will change */
319 b068d6a7 j_mayer
static always_inline void GEN_SYNC (DisasContext *ctx)
320 2be0071f bellard
{
321 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_SYNC;
322 2be0071f bellard
}
323 2be0071f bellard
324 79aceca5 bellard
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
325 79aceca5 bellard
static void gen_##name (DisasContext *ctx);                                   \
326 79aceca5 bellard
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
327 79aceca5 bellard
static void gen_##name (DisasContext *ctx)
328 79aceca5 bellard
329 c7697e1f j_mayer
#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
330 c7697e1f j_mayer
static void gen_##name (DisasContext *ctx);                                   \
331 c7697e1f j_mayer
GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type);                       \
332 c7697e1f j_mayer
static void gen_##name (DisasContext *ctx)
333 c7697e1f j_mayer
334 79aceca5 bellard
typedef struct opcode_t {
335 79aceca5 bellard
    unsigned char opc1, opc2, opc3;
336 1235fc06 ths
#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
337 18fba28c bellard
    unsigned char pad[5];
338 18fba28c bellard
#else
339 18fba28c bellard
    unsigned char pad[1];
340 18fba28c bellard
#endif
341 79aceca5 bellard
    opc_handler_t handler;
342 3fc6c082 bellard
    const unsigned char *oname;
343 79aceca5 bellard
} opcode_t;
344 79aceca5 bellard
345 a750fc0b j_mayer
/*****************************************************************************/
346 79aceca5 bellard
/***                           Instruction decoding                        ***/
347 79aceca5 bellard
#define EXTRACT_HELPER(name, shift, nb)                                       \
348 b068d6a7 j_mayer
static always_inline uint32_t name (uint32_t opcode)                          \
349 79aceca5 bellard
{                                                                             \
350 79aceca5 bellard
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
351 79aceca5 bellard
}
352 79aceca5 bellard
353 79aceca5 bellard
#define EXTRACT_SHELPER(name, shift, nb)                                      \
354 b068d6a7 j_mayer
static always_inline int32_t name (uint32_t opcode)                           \
355 79aceca5 bellard
{                                                                             \
356 18fba28c bellard
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
357 79aceca5 bellard
}
358 79aceca5 bellard
359 79aceca5 bellard
/* Opcode part 1 */
360 79aceca5 bellard
EXTRACT_HELPER(opc1, 26, 6);
361 79aceca5 bellard
/* Opcode part 2 */
362 79aceca5 bellard
EXTRACT_HELPER(opc2, 1, 5);
363 79aceca5 bellard
/* Opcode part 3 */
364 79aceca5 bellard
EXTRACT_HELPER(opc3, 6, 5);
365 79aceca5 bellard
/* Update Cr0 flags */
366 79aceca5 bellard
EXTRACT_HELPER(Rc, 0, 1);
367 79aceca5 bellard
/* Destination */
368 79aceca5 bellard
EXTRACT_HELPER(rD, 21, 5);
369 79aceca5 bellard
/* Source */
370 79aceca5 bellard
EXTRACT_HELPER(rS, 21, 5);
371 79aceca5 bellard
/* First operand */
372 79aceca5 bellard
EXTRACT_HELPER(rA, 16, 5);
373 79aceca5 bellard
/* Second operand */
374 79aceca5 bellard
EXTRACT_HELPER(rB, 11, 5);
375 79aceca5 bellard
/* Third operand */
376 79aceca5 bellard
EXTRACT_HELPER(rC, 6, 5);
377 79aceca5 bellard
/***                               Get CRn                                 ***/
378 79aceca5 bellard
EXTRACT_HELPER(crfD, 23, 3);
379 79aceca5 bellard
EXTRACT_HELPER(crfS, 18, 3);
380 79aceca5 bellard
EXTRACT_HELPER(crbD, 21, 5);
381 79aceca5 bellard
EXTRACT_HELPER(crbA, 16, 5);
382 79aceca5 bellard
EXTRACT_HELPER(crbB, 11, 5);
383 79aceca5 bellard
/* SPR / TBL */
384 3fc6c082 bellard
EXTRACT_HELPER(_SPR, 11, 10);
385 b068d6a7 j_mayer
static always_inline uint32_t SPR (uint32_t opcode)
386 3fc6c082 bellard
{
387 3fc6c082 bellard
    uint32_t sprn = _SPR(opcode);
388 3fc6c082 bellard
389 3fc6c082 bellard
    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
390 3fc6c082 bellard
}
391 79aceca5 bellard
/***                              Get constants                            ***/
392 79aceca5 bellard
EXTRACT_HELPER(IMM, 12, 8);
393 79aceca5 bellard
/* 16 bits signed immediate value */
394 79aceca5 bellard
EXTRACT_SHELPER(SIMM, 0, 16);
395 79aceca5 bellard
/* 16 bits unsigned immediate value */
396 79aceca5 bellard
EXTRACT_HELPER(UIMM, 0, 16);
397 79aceca5 bellard
/* Bit count */
398 79aceca5 bellard
EXTRACT_HELPER(NB, 11, 5);
399 79aceca5 bellard
/* Shift count */
400 79aceca5 bellard
EXTRACT_HELPER(SH, 11, 5);
401 79aceca5 bellard
/* Mask start */
402 79aceca5 bellard
EXTRACT_HELPER(MB, 6, 5);
403 79aceca5 bellard
/* Mask end */
404 79aceca5 bellard
EXTRACT_HELPER(ME, 1, 5);
405 fb0eaffc bellard
/* Trap operand */
406 fb0eaffc bellard
EXTRACT_HELPER(TO, 21, 5);
407 79aceca5 bellard
408 79aceca5 bellard
EXTRACT_HELPER(CRM, 12, 8);
409 79aceca5 bellard
EXTRACT_HELPER(FM, 17, 8);
410 79aceca5 bellard
EXTRACT_HELPER(SR, 16, 4);
411 e4bb997e aurel32
EXTRACT_HELPER(FPIMM, 12, 4);
412 fb0eaffc bellard
413 79aceca5 bellard
/***                            Jump target decoding                       ***/
414 79aceca5 bellard
/* Displacement */
415 79aceca5 bellard
EXTRACT_SHELPER(d, 0, 16);
416 79aceca5 bellard
/* Immediate address */
417 b068d6a7 j_mayer
static always_inline target_ulong LI (uint32_t opcode)
418 79aceca5 bellard
{
419 79aceca5 bellard
    return (opcode >> 0) & 0x03FFFFFC;
420 79aceca5 bellard
}
421 79aceca5 bellard
422 b068d6a7 j_mayer
static always_inline uint32_t BD (uint32_t opcode)
423 79aceca5 bellard
{
424 79aceca5 bellard
    return (opcode >> 0) & 0xFFFC;
425 79aceca5 bellard
}
426 79aceca5 bellard
427 79aceca5 bellard
EXTRACT_HELPER(BO, 21, 5);
428 79aceca5 bellard
EXTRACT_HELPER(BI, 16, 5);
429 79aceca5 bellard
/* Absolute/relative address */
430 79aceca5 bellard
EXTRACT_HELPER(AA, 1, 1);
431 79aceca5 bellard
/* Link */
432 79aceca5 bellard
EXTRACT_HELPER(LK, 0, 1);
433 79aceca5 bellard
434 79aceca5 bellard
/* Create a mask between <start> and <end> bits */
435 b068d6a7 j_mayer
static always_inline target_ulong MASK (uint32_t start, uint32_t end)
436 79aceca5 bellard
{
437 76a66253 j_mayer
    target_ulong ret;
438 79aceca5 bellard
439 76a66253 j_mayer
#if defined(TARGET_PPC64)
440 76a66253 j_mayer
    if (likely(start == 0)) {
441 6f2d8978 j_mayer
        ret = UINT64_MAX << (63 - end);
442 76a66253 j_mayer
    } else if (likely(end == 63)) {
443 6f2d8978 j_mayer
        ret = UINT64_MAX >> start;
444 76a66253 j_mayer
    }
445 76a66253 j_mayer
#else
446 76a66253 j_mayer
    if (likely(start == 0)) {
447 6f2d8978 j_mayer
        ret = UINT32_MAX << (31  - end);
448 76a66253 j_mayer
    } else if (likely(end == 31)) {
449 6f2d8978 j_mayer
        ret = UINT32_MAX >> start;
450 76a66253 j_mayer
    }
451 76a66253 j_mayer
#endif
452 76a66253 j_mayer
    else {
453 76a66253 j_mayer
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
454 76a66253 j_mayer
            (((target_ulong)(-1ULL) >> (end)) >> 1);
455 76a66253 j_mayer
        if (unlikely(start > end))
456 76a66253 j_mayer
            return ~ret;
457 76a66253 j_mayer
    }
458 79aceca5 bellard
459 79aceca5 bellard
    return ret;
460 79aceca5 bellard
}
461 79aceca5 bellard
462 a750fc0b j_mayer
/*****************************************************************************/
463 a750fc0b j_mayer
/* PowerPC Instructions types definitions                                    */
464 a750fc0b j_mayer
enum {
465 1b413d55 j_mayer
    PPC_NONE           = 0x0000000000000000ULL,
466 12de9a39 j_mayer
    /* PowerPC base instructions set                                         */
467 1b413d55 j_mayer
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
468 1b413d55 j_mayer
    /*   integer operations instructions                                     */
469 a750fc0b j_mayer
#define PPC_INTEGER PPC_INSNS_BASE
470 1b413d55 j_mayer
    /*   flow control instructions                                           */
471 a750fc0b j_mayer
#define PPC_FLOW    PPC_INSNS_BASE
472 1b413d55 j_mayer
    /*   virtual memory instructions                                         */
473 a750fc0b j_mayer
#define PPC_MEM     PPC_INSNS_BASE
474 1b413d55 j_mayer
    /*   ld/st with reservation instructions                                 */
475 a750fc0b j_mayer
#define PPC_RES     PPC_INSNS_BASE
476 1b413d55 j_mayer
    /*   spr/msr access instructions                                         */
477 a750fc0b j_mayer
#define PPC_MISC    PPC_INSNS_BASE
478 1b413d55 j_mayer
    /* Deprecated instruction sets                                           */
479 1b413d55 j_mayer
    /*   Original POWER instruction set                                      */
480 f610349f j_mayer
    PPC_POWER          = 0x0000000000000002ULL,
481 1b413d55 j_mayer
    /*   POWER2 instruction set extension                                    */
482 f610349f j_mayer
    PPC_POWER2         = 0x0000000000000004ULL,
483 1b413d55 j_mayer
    /*   Power RTC support                                                   */
484 f610349f j_mayer
    PPC_POWER_RTC      = 0x0000000000000008ULL,
485 1b413d55 j_mayer
    /*   Power-to-PowerPC bridge (601)                                       */
486 f610349f j_mayer
    PPC_POWER_BR       = 0x0000000000000010ULL,
487 1b413d55 j_mayer
    /* 64 bits PowerPC instruction set                                       */
488 f610349f j_mayer
    PPC_64B            = 0x0000000000000020ULL,
489 1b413d55 j_mayer
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
490 f610349f j_mayer
    PPC_64BX           = 0x0000000000000040ULL,
491 1b413d55 j_mayer
    /*   64 bits hypervisor extensions                                       */
492 f610349f j_mayer
    PPC_64H            = 0x0000000000000080ULL,
493 1b413d55 j_mayer
    /*   New wait instruction (PowerPC 2.0x)                                 */
494 f610349f j_mayer
    PPC_WAIT           = 0x0000000000000100ULL,
495 1b413d55 j_mayer
    /*   Time base mftb instruction                                          */
496 f610349f j_mayer
    PPC_MFTB           = 0x0000000000000200ULL,
497 1b413d55 j_mayer
498 1b413d55 j_mayer
    /* Fixed-point unit extensions                                           */
499 1b413d55 j_mayer
    /*   PowerPC 602 specific                                                */
500 f610349f j_mayer
    PPC_602_SPEC       = 0x0000000000000400ULL,
501 05332d70 j_mayer
    /*   isel instruction                                                    */
502 05332d70 j_mayer
    PPC_ISEL           = 0x0000000000000800ULL,
503 05332d70 j_mayer
    /*   popcntb instruction                                                 */
504 05332d70 j_mayer
    PPC_POPCNTB        = 0x0000000000001000ULL,
505 05332d70 j_mayer
    /*   string load / store                                                 */
506 05332d70 j_mayer
    PPC_STRING         = 0x0000000000002000ULL,
507 1b413d55 j_mayer
508 1b413d55 j_mayer
    /* Floating-point unit extensions                                        */
509 1b413d55 j_mayer
    /*   Optional floating point instructions                                */
510 1b413d55 j_mayer
    PPC_FLOAT          = 0x0000000000010000ULL,
511 1b413d55 j_mayer
    /* New floating-point extensions (PowerPC 2.0x)                          */
512 1b413d55 j_mayer
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
513 1b413d55 j_mayer
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
514 1b413d55 j_mayer
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
515 1b413d55 j_mayer
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
516 1b413d55 j_mayer
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
517 1b413d55 j_mayer
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
518 1b413d55 j_mayer
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,
519 1b413d55 j_mayer
520 1b413d55 j_mayer
    /* Vector/SIMD extensions                                                */
521 1b413d55 j_mayer
    /*   Altivec support                                                     */
522 1b413d55 j_mayer
    PPC_ALTIVEC        = 0x0000000001000000ULL,
523 1b413d55 j_mayer
    /*   PowerPC 2.03 SPE extension                                          */
524 05332d70 j_mayer
    PPC_SPE            = 0x0000000002000000ULL,
525 1b413d55 j_mayer
    /*   PowerPC 2.03 SPE floating-point extension                           */
526 05332d70 j_mayer
    PPC_SPEFPU         = 0x0000000004000000ULL,
527 1b413d55 j_mayer
528 12de9a39 j_mayer
    /* Optional memory control instructions                                  */
529 1b413d55 j_mayer
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
530 1b413d55 j_mayer
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
531 1b413d55 j_mayer
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
532 1b413d55 j_mayer
    /*   sync instruction                                                    */
533 1b413d55 j_mayer
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
534 1b413d55 j_mayer
    /*   eieio instruction                                                   */
535 1b413d55 j_mayer
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,
536 1b413d55 j_mayer
537 1b413d55 j_mayer
    /* Cache control instructions                                            */
538 c8623f2e j_mayer
    PPC_CACHE          = 0x0000000200000000ULL,
539 1b413d55 j_mayer
    /*   icbi instruction                                                    */
540 05332d70 j_mayer
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
541 1b413d55 j_mayer
    /*   dcbz instruction with fixed cache line size                         */
542 05332d70 j_mayer
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
543 1b413d55 j_mayer
    /*   dcbz instruction with tunable cache line size                       */
544 05332d70 j_mayer
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
545 1b413d55 j_mayer
    /*   dcba instruction                                                    */
546 05332d70 j_mayer
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
547 05332d70 j_mayer
    /*   Freescale cache locking instructions                                */
548 05332d70 j_mayer
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
549 1b413d55 j_mayer
550 1b413d55 j_mayer
    /* MMU related extensions                                                */
551 1b413d55 j_mayer
    /*   external control instructions                                       */
552 05332d70 j_mayer
    PPC_EXTERN         = 0x0000010000000000ULL,
553 1b413d55 j_mayer
    /*   segment register access instructions                                */
554 05332d70 j_mayer
    PPC_SEGMENT        = 0x0000020000000000ULL,
555 1b413d55 j_mayer
    /*   PowerPC 6xx TLB management instructions                             */
556 05332d70 j_mayer
    PPC_6xx_TLB        = 0x0000040000000000ULL,
557 1b413d55 j_mayer
    /* PowerPC 74xx TLB management instructions                              */
558 05332d70 j_mayer
    PPC_74xx_TLB       = 0x0000080000000000ULL,
559 1b413d55 j_mayer
    /*   PowerPC 40x TLB management instructions                             */
560 05332d70 j_mayer
    PPC_40x_TLB        = 0x0000100000000000ULL,
561 1b413d55 j_mayer
    /*   segment register access instructions for PowerPC 64 "bridge"        */
562 05332d70 j_mayer
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
563 1b413d55 j_mayer
    /*   SLB management                                                      */
564 05332d70 j_mayer
    PPC_SLBI           = 0x0000400000000000ULL,
565 1b413d55 j_mayer
566 12de9a39 j_mayer
    /* Embedded PowerPC dedicated instructions                               */
567 05332d70 j_mayer
    PPC_WRTEE          = 0x0001000000000000ULL,
568 12de9a39 j_mayer
    /* PowerPC 40x exception model                                           */
569 05332d70 j_mayer
    PPC_40x_EXCP       = 0x0002000000000000ULL,
570 12de9a39 j_mayer
    /* PowerPC 405 Mac instructions                                          */
571 05332d70 j_mayer
    PPC_405_MAC        = 0x0004000000000000ULL,
572 12de9a39 j_mayer
    /* PowerPC 440 specific instructions                                     */
573 05332d70 j_mayer
    PPC_440_SPEC       = 0x0008000000000000ULL,
574 12de9a39 j_mayer
    /* BookE (embedded) PowerPC specification                                */
575 05332d70 j_mayer
    PPC_BOOKE          = 0x0010000000000000ULL,
576 05332d70 j_mayer
    /* mfapidi instruction                                                   */
577 05332d70 j_mayer
    PPC_MFAPIDI        = 0x0020000000000000ULL,
578 05332d70 j_mayer
    /* tlbiva instruction                                                    */
579 05332d70 j_mayer
    PPC_TLBIVA         = 0x0040000000000000ULL,
580 05332d70 j_mayer
    /* tlbivax instruction                                                   */
581 05332d70 j_mayer
    PPC_TLBIVAX        = 0x0080000000000000ULL,
582 12de9a39 j_mayer
    /* PowerPC 4xx dedicated instructions                                    */
583 05332d70 j_mayer
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
584 12de9a39 j_mayer
    /* PowerPC 40x ibct instructions                                         */
585 05332d70 j_mayer
    PPC_40x_ICBT       = 0x0200000000000000ULL,
586 12de9a39 j_mayer
    /* rfmci is not implemented in all BookE PowerPC                         */
587 05332d70 j_mayer
    PPC_RFMCI          = 0x0400000000000000ULL,
588 05332d70 j_mayer
    /* rfdi instruction                                                      */
589 05332d70 j_mayer
    PPC_RFDI           = 0x0800000000000000ULL,
590 05332d70 j_mayer
    /* DCR accesses                                                          */
591 05332d70 j_mayer
    PPC_DCR            = 0x1000000000000000ULL,
592 05332d70 j_mayer
    /* DCR extended accesse                                                  */
593 05332d70 j_mayer
    PPC_DCRX           = 0x2000000000000000ULL,
594 12de9a39 j_mayer
    /* user-mode DCR access, implemented in PowerPC 460                      */
595 05332d70 j_mayer
    PPC_DCRUX          = 0x4000000000000000ULL,
596 a750fc0b j_mayer
};
597 a750fc0b j_mayer
598 a750fc0b j_mayer
/*****************************************************************************/
599 a750fc0b j_mayer
/* PowerPC instructions table                                                */
600 3fc6c082 bellard
#if HOST_LONG_BITS == 64
601 3fc6c082 bellard
#define OPC_ALIGN 8
602 3fc6c082 bellard
#else
603 3fc6c082 bellard
#define OPC_ALIGN 4
604 3fc6c082 bellard
#endif
605 1b039c09 bellard
#if defined(__APPLE__)
606 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
607 3fc6c082 bellard
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
608 933dc6eb bellard
#else
609 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
610 3fc6c082 bellard
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
611 933dc6eb bellard
#endif
612 933dc6eb bellard
613 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
614 79aceca5 bellard
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
615 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
616 79aceca5 bellard
    .opc1 = op1,                                                              \
617 79aceca5 bellard
    .opc2 = op2,                                                              \
618 79aceca5 bellard
    .opc3 = op3,                                                              \
619 18fba28c bellard
    .pad  = { 0, },                                                           \
620 79aceca5 bellard
    .handler = {                                                              \
621 79aceca5 bellard
        .inval   = invl,                                                      \
622 9a64fbe4 bellard
        .type = _typ,                                                         \
623 79aceca5 bellard
        .handler = &gen_##name,                                               \
624 76a66253 j_mayer
        .oname = stringify(name),                                             \
625 79aceca5 bellard
    },                                                                        \
626 3fc6c082 bellard
    .oname = stringify(name),                                                 \
627 79aceca5 bellard
}
628 c7697e1f j_mayer
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
629 c7697e1f j_mayer
OPCODES_SECTION opcode_t opc_##name = {                                       \
630 c7697e1f j_mayer
    .opc1 = op1,                                                              \
631 c7697e1f j_mayer
    .opc2 = op2,                                                              \
632 c7697e1f j_mayer
    .opc3 = op3,                                                              \
633 c7697e1f j_mayer
    .pad  = { 0, },                                                           \
634 c7697e1f j_mayer
    .handler = {                                                              \
635 c7697e1f j_mayer
        .inval   = invl,                                                      \
636 c7697e1f j_mayer
        .type = _typ,                                                         \
637 c7697e1f j_mayer
        .handler = &gen_##name,                                               \
638 c7697e1f j_mayer
        .oname = onam,                                                        \
639 c7697e1f j_mayer
    },                                                                        \
640 c7697e1f j_mayer
    .oname = onam,                                                            \
641 c7697e1f j_mayer
}
642 76a66253 j_mayer
#else
643 76a66253 j_mayer
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
644 76a66253 j_mayer
OPCODES_SECTION opcode_t opc_##name = {                                       \
645 76a66253 j_mayer
    .opc1 = op1,                                                              \
646 76a66253 j_mayer
    .opc2 = op2,                                                              \
647 76a66253 j_mayer
    .opc3 = op3,                                                              \
648 76a66253 j_mayer
    .pad  = { 0, },                                                           \
649 76a66253 j_mayer
    .handler = {                                                              \
650 76a66253 j_mayer
        .inval   = invl,                                                      \
651 76a66253 j_mayer
        .type = _typ,                                                         \
652 76a66253 j_mayer
        .handler = &gen_##name,                                               \
653 76a66253 j_mayer
    },                                                                        \
654 76a66253 j_mayer
    .oname = stringify(name),                                                 \
655 76a66253 j_mayer
}
656 c7697e1f j_mayer
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
657 c7697e1f j_mayer
OPCODES_SECTION opcode_t opc_##name = {                                       \
658 c7697e1f j_mayer
    .opc1 = op1,                                                              \
659 c7697e1f j_mayer
    .opc2 = op2,                                                              \
660 c7697e1f j_mayer
    .opc3 = op3,                                                              \
661 c7697e1f j_mayer
    .pad  = { 0, },                                                           \
662 c7697e1f j_mayer
    .handler = {                                                              \
663 c7697e1f j_mayer
        .inval   = invl,                                                      \
664 c7697e1f j_mayer
        .type = _typ,                                                         \
665 c7697e1f j_mayer
        .handler = &gen_##name,                                               \
666 c7697e1f j_mayer
    },                                                                        \
667 c7697e1f j_mayer
    .oname = onam,                                                            \
668 c7697e1f j_mayer
}
669 76a66253 j_mayer
#endif
670 79aceca5 bellard
671 79aceca5 bellard
#define GEN_OPCODE_MARK(name)                                                 \
672 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
673 79aceca5 bellard
    .opc1 = 0xFF,                                                             \
674 79aceca5 bellard
    .opc2 = 0xFF,                                                             \
675 79aceca5 bellard
    .opc3 = 0xFF,                                                             \
676 18fba28c bellard
    .pad  = { 0, },                                                           \
677 79aceca5 bellard
    .handler = {                                                              \
678 79aceca5 bellard
        .inval   = 0x00000000,                                                \
679 9a64fbe4 bellard
        .type = 0x00,                                                         \
680 79aceca5 bellard
        .handler = NULL,                                                      \
681 79aceca5 bellard
    },                                                                        \
682 3fc6c082 bellard
    .oname = stringify(name),                                                 \
683 79aceca5 bellard
}
684 79aceca5 bellard
685 79aceca5 bellard
/* Start opcode list */
686 79aceca5 bellard
GEN_OPCODE_MARK(start);
687 79aceca5 bellard
688 79aceca5 bellard
/* Invalid instruction */
689 9a64fbe4 bellard
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
690 9a64fbe4 bellard
{
691 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
692 9a64fbe4 bellard
}
693 9a64fbe4 bellard
694 79aceca5 bellard
static opc_handler_t invalid_handler = {
695 79aceca5 bellard
    .inval   = 0xFFFFFFFF,
696 9a64fbe4 bellard
    .type    = PPC_NONE,
697 79aceca5 bellard
    .handler = gen_invalid,
698 79aceca5 bellard
};
699 79aceca5 bellard
700 79aceca5 bellard
/***                           Integer arithmetic                          ***/
701 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2(name, opc1, opc2, opc3, inval, type)                 \
702 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
703 79aceca5 bellard
{                                                                             \
704 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
705 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
706 79aceca5 bellard
    gen_op_##name();                                                          \
707 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
708 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
709 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
710 79aceca5 bellard
}
711 79aceca5 bellard
712 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O(name, opc1, opc2, opc3, inval, type)               \
713 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
714 79aceca5 bellard
{                                                                             \
715 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
716 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
717 79aceca5 bellard
    gen_op_##name();                                                          \
718 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
719 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
720 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
721 79aceca5 bellard
}
722 79aceca5 bellard
723 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                        \
724 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
725 79aceca5 bellard
{                                                                             \
726 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
727 79aceca5 bellard
    gen_op_##name();                                                          \
728 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
729 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
730 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
731 79aceca5 bellard
}
732 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O(name, opc1, opc2, opc3, type)                      \
733 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
734 79aceca5 bellard
{                                                                             \
735 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
736 79aceca5 bellard
    gen_op_##name();                                                          \
737 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
738 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
739 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
740 79aceca5 bellard
}
741 79aceca5 bellard
742 79aceca5 bellard
/* Two operands arithmetic functions */
743 d9bce9d9 j_mayer
#define GEN_INT_ARITH2(name, opc1, opc2, opc3, type)                          \
744 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000000, type)                    \
745 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
746 d9bce9d9 j_mayer
747 d9bce9d9 j_mayer
/* Two operands arithmetic functions with no overflow allowed */
748 d9bce9d9 j_mayer
#define GEN_INT_ARITHN(name, opc1, opc2, opc3, type)                          \
749 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000400, type)
750 d9bce9d9 j_mayer
751 d9bce9d9 j_mayer
/* One operand arithmetic functions */
752 d9bce9d9 j_mayer
#define GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                          \
753 d9bce9d9 j_mayer
__GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                                \
754 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O(name##o, opc1, opc2, opc3 | 0x10, type)
755 d9bce9d9 j_mayer
756 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
757 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_64(name, opc1, opc2, opc3, inval, type)              \
758 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
759 d9bce9d9 j_mayer
{                                                                             \
760 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
761 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
762 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
763 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
764 d9bce9d9 j_mayer
    else                                                                      \
765 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
766 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
767 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
768 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
769 d9bce9d9 j_mayer
}
770 d9bce9d9 j_mayer
771 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O_64(name, opc1, opc2, opc3, inval, type)            \
772 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
773 d9bce9d9 j_mayer
{                                                                             \
774 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
775 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
776 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
777 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
778 d9bce9d9 j_mayer
    else                                                                      \
779 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
780 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
781 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
782 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
783 d9bce9d9 j_mayer
}
784 d9bce9d9 j_mayer
785 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                     \
786 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
787 d9bce9d9 j_mayer
{                                                                             \
788 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
789 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
790 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
791 d9bce9d9 j_mayer
    else                                                                      \
792 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
793 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
794 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
795 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
796 d9bce9d9 j_mayer
}
797 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O_64(name, opc1, opc2, opc3, type)                   \
798 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
799 d9bce9d9 j_mayer
{                                                                             \
800 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
801 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
802 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
803 d9bce9d9 j_mayer
    else                                                                      \
804 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
805 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);                       \
806 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
807 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
808 d9bce9d9 j_mayer
}
809 d9bce9d9 j_mayer
810 d9bce9d9 j_mayer
/* Two operands arithmetic functions */
811 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64(name, opc1, opc2, opc3, type)                       \
812 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000000, type)                 \
813 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O_64(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
814 79aceca5 bellard
815 79aceca5 bellard
/* Two operands arithmetic functions with no overflow allowed */
816 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64(name, opc1, opc2, opc3, type)                       \
817 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000400, type)
818 79aceca5 bellard
819 79aceca5 bellard
/* One operand arithmetic functions */
820 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                       \
821 d9bce9d9 j_mayer
__GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                             \
822 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O_64(name##o, opc1, opc2, opc3 | 0x10, type)
823 d9bce9d9 j_mayer
#else
824 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64 GEN_INT_ARITH2
825 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64 GEN_INT_ARITHN
826 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64 GEN_INT_ARITH1
827 d9bce9d9 j_mayer
#endif
828 79aceca5 bellard
829 79aceca5 bellard
/* add    add.    addo    addo.    */
830 39dd32ee aurel32
static always_inline void gen_op_add (void)
831 39dd32ee aurel32
{
832 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
833 39dd32ee aurel32
}
834 b068d6a7 j_mayer
static always_inline void gen_op_addo (void)
835 d9bce9d9 j_mayer
{
836 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
837 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
838 d9bce9d9 j_mayer
    gen_op_check_addo();
839 d9bce9d9 j_mayer
}
840 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
841 d9bce9d9 j_mayer
#define gen_op_add_64 gen_op_add
842 b068d6a7 j_mayer
static always_inline void gen_op_addo_64 (void)
843 d9bce9d9 j_mayer
{
844 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
845 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
846 d9bce9d9 j_mayer
    gen_op_check_addo_64();
847 d9bce9d9 j_mayer
}
848 d9bce9d9 j_mayer
#endif
849 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (add,    0x1F, 0x0A, 0x08, PPC_INTEGER);
850 79aceca5 bellard
/* addc   addc.   addco   addco.   */
851 b068d6a7 j_mayer
static always_inline void gen_op_addc (void)
852 d9bce9d9 j_mayer
{
853 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
854 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
855 d9bce9d9 j_mayer
    gen_op_check_addc();
856 d9bce9d9 j_mayer
}
857 b068d6a7 j_mayer
static always_inline void gen_op_addco (void)
858 d9bce9d9 j_mayer
{
859 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
860 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
861 d9bce9d9 j_mayer
    gen_op_check_addc();
862 d9bce9d9 j_mayer
    gen_op_check_addo();
863 d9bce9d9 j_mayer
}
864 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
865 b068d6a7 j_mayer
static always_inline void gen_op_addc_64 (void)
866 d9bce9d9 j_mayer
{
867 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
868 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
869 d9bce9d9 j_mayer
    gen_op_check_addc_64();
870 d9bce9d9 j_mayer
}
871 b068d6a7 j_mayer
static always_inline void gen_op_addco_64 (void)
872 d9bce9d9 j_mayer
{
873 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
874 39dd32ee aurel32
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
875 d9bce9d9 j_mayer
    gen_op_check_addc_64();
876 d9bce9d9 j_mayer
    gen_op_check_addo_64();
877 d9bce9d9 j_mayer
}
878 d9bce9d9 j_mayer
#endif
879 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (addc,   0x1F, 0x0A, 0x00, PPC_INTEGER);
880 79aceca5 bellard
/* adde   adde.   addeo   addeo.   */
881 b068d6a7 j_mayer
static always_inline void gen_op_addeo (void)
882 d9bce9d9 j_mayer
{
883 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
884 d9bce9d9 j_mayer
    gen_op_adde();
885 d9bce9d9 j_mayer
    gen_op_check_addo();
886 d9bce9d9 j_mayer
}
887 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
888 b068d6a7 j_mayer
static always_inline void gen_op_addeo_64 (void)
889 d9bce9d9 j_mayer
{
890 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
891 d9bce9d9 j_mayer
    gen_op_adde_64();
892 d9bce9d9 j_mayer
    gen_op_check_addo_64();
893 d9bce9d9 j_mayer
}
894 d9bce9d9 j_mayer
#endif
895 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (adde,   0x1F, 0x0A, 0x04, PPC_INTEGER);
896 79aceca5 bellard
/* addme  addme.  addmeo  addmeo.  */
897 b068d6a7 j_mayer
static always_inline void gen_op_addme (void)
898 d9bce9d9 j_mayer
{
899 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
900 d9bce9d9 j_mayer
    gen_op_add_me();
901 d9bce9d9 j_mayer
}
902 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
903 b068d6a7 j_mayer
static always_inline void gen_op_addme_64 (void)
904 d9bce9d9 j_mayer
{
905 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
906 d9bce9d9 j_mayer
    gen_op_add_me_64();
907 d9bce9d9 j_mayer
}
908 d9bce9d9 j_mayer
#endif
909 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addme,  0x1F, 0x0A, 0x07, PPC_INTEGER);
910 79aceca5 bellard
/* addze  addze.  addzeo  addzeo.  */
911 b068d6a7 j_mayer
static always_inline void gen_op_addze (void)
912 d9bce9d9 j_mayer
{
913 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
914 d9bce9d9 j_mayer
    gen_op_add_ze();
915 d9bce9d9 j_mayer
    gen_op_check_addc();
916 d9bce9d9 j_mayer
}
917 b068d6a7 j_mayer
static always_inline void gen_op_addzeo (void)
918 d9bce9d9 j_mayer
{
919 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
920 d9bce9d9 j_mayer
    gen_op_add_ze();
921 d9bce9d9 j_mayer
    gen_op_check_addc();
922 d9bce9d9 j_mayer
    gen_op_check_addo();
923 d9bce9d9 j_mayer
}
924 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
925 b068d6a7 j_mayer
static always_inline void gen_op_addze_64 (void)
926 d9bce9d9 j_mayer
{
927 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
928 d9bce9d9 j_mayer
    gen_op_add_ze();
929 d9bce9d9 j_mayer
    gen_op_check_addc_64();
930 d9bce9d9 j_mayer
}
931 b068d6a7 j_mayer
static always_inline void gen_op_addzeo_64 (void)
932 d9bce9d9 j_mayer
{
933 e55fd934 aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
934 d9bce9d9 j_mayer
    gen_op_add_ze();
935 d9bce9d9 j_mayer
    gen_op_check_addc_64();
936 d9bce9d9 j_mayer
    gen_op_check_addo_64();
937 d9bce9d9 j_mayer
}
938 d9bce9d9 j_mayer
#endif
939 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addze,  0x1F, 0x0A, 0x06, PPC_INTEGER);
940 79aceca5 bellard
/* divw   divw.   divwo   divwo.   */
941 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divw,   0x1F, 0x0B, 0x0F, PPC_INTEGER);
942 79aceca5 bellard
/* divwu  divwu.  divwuo  divwuo.  */
943 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divwu,  0x1F, 0x0B, 0x0E, PPC_INTEGER);
944 79aceca5 bellard
/* mulhw  mulhw.                   */
945 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhw,  0x1F, 0x0B, 0x02, PPC_INTEGER);
946 79aceca5 bellard
/* mulhwu mulhwu.                  */
947 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhwu, 0x1F, 0x0B, 0x00, PPC_INTEGER);
948 79aceca5 bellard
/* mullw  mullw.  mullwo  mullwo.  */
949 d9bce9d9 j_mayer
GEN_INT_ARITH2 (mullw,  0x1F, 0x0B, 0x07, PPC_INTEGER);
950 79aceca5 bellard
/* neg    neg.    nego    nego.    */
951 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (neg,    0x1F, 0x08, 0x03, PPC_INTEGER);
952 79aceca5 bellard
/* subf   subf.   subfo   subfo.   */
953 7c417963 aurel32
static always_inline void gen_op_subf (void)
954 7c417963 aurel32
{
955 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
956 7c417963 aurel32
}
957 b068d6a7 j_mayer
static always_inline void gen_op_subfo (void)
958 d9bce9d9 j_mayer
{
959 f0413473 aurel32
    tcg_gen_not_tl(cpu_T[2], cpu_T[0]);
960 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
961 c3e10c7b j_mayer
    gen_op_check_addo();
962 d9bce9d9 j_mayer
}
963 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
964 d9bce9d9 j_mayer
#define gen_op_subf_64 gen_op_subf
965 b068d6a7 j_mayer
static always_inline void gen_op_subfo_64 (void)
966 d9bce9d9 j_mayer
{
967 f0413473 aurel32
    tcg_gen_not_i64(cpu_T[2], cpu_T[0]);
968 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
969 c3e10c7b j_mayer
    gen_op_check_addo_64();
970 d9bce9d9 j_mayer
}
971 d9bce9d9 j_mayer
#endif
972 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subf,   0x1F, 0x08, 0x01, PPC_INTEGER);
973 79aceca5 bellard
/* subfc  subfc.  subfco  subfco.  */
974 b068d6a7 j_mayer
static always_inline void gen_op_subfc (void)
975 d9bce9d9 j_mayer
{
976 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
977 d9bce9d9 j_mayer
    gen_op_check_subfc();
978 d9bce9d9 j_mayer
}
979 b068d6a7 j_mayer
static always_inline void gen_op_subfco (void)
980 d9bce9d9 j_mayer
{
981 f0413473 aurel32
    tcg_gen_not_tl(cpu_T[2], cpu_T[0]);
982 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
983 d9bce9d9 j_mayer
    gen_op_check_subfc();
984 c3e10c7b j_mayer
    gen_op_check_addo();
985 d9bce9d9 j_mayer
}
986 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
987 b068d6a7 j_mayer
static always_inline void gen_op_subfc_64 (void)
988 d9bce9d9 j_mayer
{
989 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
990 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
991 d9bce9d9 j_mayer
}
992 b068d6a7 j_mayer
static always_inline void gen_op_subfco_64 (void)
993 d9bce9d9 j_mayer
{
994 f0413473 aurel32
    tcg_gen_not_i64(cpu_T[2], cpu_T[0]);
995 7c417963 aurel32
    tcg_gen_sub_tl(cpu_T[0], cpu_T[1], cpu_T[0]);
996 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
997 c3e10c7b j_mayer
    gen_op_check_addo_64();
998 d9bce9d9 j_mayer
}
999 d9bce9d9 j_mayer
#endif
1000 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfc,  0x1F, 0x08, 0x00, PPC_INTEGER);
1001 79aceca5 bellard
/* subfe  subfe.  subfeo  subfeo.  */
1002 b068d6a7 j_mayer
static always_inline void gen_op_subfeo (void)
1003 d9bce9d9 j_mayer
{
1004 f0413473 aurel32
    tcg_gen_not_tl(cpu_T[2], cpu_T[0]);
1005 d9bce9d9 j_mayer
    gen_op_subfe();
1006 c3e10c7b j_mayer
    gen_op_check_addo();
1007 d9bce9d9 j_mayer
}
1008 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1009 d9bce9d9 j_mayer
#define gen_op_subfe_64 gen_op_subfe
1010 b068d6a7 j_mayer
static always_inline void gen_op_subfeo_64 (void)
1011 d9bce9d9 j_mayer
{
1012 f0413473 aurel32
    tcg_gen_not_i64(cpu_T[2], cpu_T[0]);
1013 d9bce9d9 j_mayer
    gen_op_subfe_64();
1014 c3e10c7b j_mayer
    gen_op_check_addo_64();
1015 d9bce9d9 j_mayer
}
1016 d9bce9d9 j_mayer
#endif
1017 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfe,  0x1F, 0x08, 0x04, PPC_INTEGER);
1018 79aceca5 bellard
/* subfme subfme. subfmeo subfmeo. */
1019 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfme, 0x1F, 0x08, 0x07, PPC_INTEGER);
1020 79aceca5 bellard
/* subfze subfze. subfzeo subfzeo. */
1021 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfze, 0x1F, 0x08, 0x06, PPC_INTEGER);
1022 79aceca5 bellard
/* addi */
1023 79aceca5 bellard
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1024 79aceca5 bellard
{
1025 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1026 79aceca5 bellard
1027 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
1028 76a66253 j_mayer
        /* li case */
1029 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[0], simm);
1030 79aceca5 bellard
    } else {
1031 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1032 76a66253 j_mayer
        if (likely(simm != 0))
1033 39dd32ee aurel32
            tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm);
1034 79aceca5 bellard
    }
1035 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1036 79aceca5 bellard
}
1037 79aceca5 bellard
/* addic */
1038 79aceca5 bellard
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1039 79aceca5 bellard
{
1040 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1041 76a66253 j_mayer
1042 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1043 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
1044 e55fd934 aurel32
        tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
1045 39dd32ee aurel32
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm);
1046 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1047 d9bce9d9 j_mayer
        if (ctx->sf_mode)
1048 d9bce9d9 j_mayer
            gen_op_check_addc_64();
1049 d9bce9d9 j_mayer
        else
1050 d9bce9d9 j_mayer
#endif
1051 d9bce9d9 j_mayer
            gen_op_check_addc();
1052 e864cabd j_mayer
    } else {
1053 e864cabd j_mayer
        gen_op_clear_xer_ca();
1054 d9bce9d9 j_mayer
    }
1055 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1056 79aceca5 bellard
}
1057 79aceca5 bellard
/* addic. */
1058 c7697e1f j_mayer
GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1059 79aceca5 bellard
{
1060 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1061 76a66253 j_mayer
1062 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1063 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
1064 e55fd934 aurel32
        tcg_gen_mov_tl(cpu_T[2], cpu_T[0]);
1065 39dd32ee aurel32
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm);
1066 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1067 d9bce9d9 j_mayer
        if (ctx->sf_mode)
1068 d9bce9d9 j_mayer
            gen_op_check_addc_64();
1069 d9bce9d9 j_mayer
        else
1070 d9bce9d9 j_mayer
#endif
1071 d9bce9d9 j_mayer
            gen_op_check_addc();
1072 966439a6 j_mayer
    } else {
1073 966439a6 j_mayer
        gen_op_clear_xer_ca();
1074 d9bce9d9 j_mayer
    }
1075 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1076 76a66253 j_mayer
    gen_set_Rc0(ctx);
1077 79aceca5 bellard
}
1078 79aceca5 bellard
/* addis */
1079 79aceca5 bellard
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1080 79aceca5 bellard
{
1081 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1082 79aceca5 bellard
1083 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
1084 76a66253 j_mayer
        /* lis case */
1085 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[0], simm << 16);
1086 79aceca5 bellard
    } else {
1087 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1088 76a66253 j_mayer
        if (likely(simm != 0))
1089 39dd32ee aurel32
            tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm << 16);
1090 79aceca5 bellard
    }
1091 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1092 79aceca5 bellard
}
1093 79aceca5 bellard
/* mulli */
1094 79aceca5 bellard
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1095 79aceca5 bellard
{
1096 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1097 79aceca5 bellard
    gen_op_mulli(SIMM(ctx->opcode));
1098 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1099 79aceca5 bellard
}
1100 79aceca5 bellard
/* subfic */
1101 79aceca5 bellard
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1102 79aceca5 bellard
{
1103 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1104 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1105 d9bce9d9 j_mayer
    if (ctx->sf_mode)
1106 d9bce9d9 j_mayer
        gen_op_subfic_64(SIMM(ctx->opcode));
1107 d9bce9d9 j_mayer
    else
1108 d9bce9d9 j_mayer
#endif
1109 d9bce9d9 j_mayer
        gen_op_subfic(SIMM(ctx->opcode));
1110 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1111 79aceca5 bellard
}
1112 79aceca5 bellard
1113 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1114 d9bce9d9 j_mayer
/* mulhd  mulhd.                   */
1115 a750fc0b j_mayer
GEN_INT_ARITHN (mulhd,  0x1F, 0x09, 0x02, PPC_64B);
1116 d9bce9d9 j_mayer
/* mulhdu mulhdu.                  */
1117 a750fc0b j_mayer
GEN_INT_ARITHN (mulhdu, 0x1F, 0x09, 0x00, PPC_64B);
1118 d9bce9d9 j_mayer
/* mulld  mulld.  mulldo  mulldo.  */
1119 a750fc0b j_mayer
GEN_INT_ARITH2 (mulld,  0x1F, 0x09, 0x07, PPC_64B);
1120 d9bce9d9 j_mayer
/* divd   divd.   divdo   divdo.   */
1121 a750fc0b j_mayer
GEN_INT_ARITH2 (divd,   0x1F, 0x09, 0x0F, PPC_64B);
1122 d9bce9d9 j_mayer
/* divdu  divdu.  divduo  divduo.  */
1123 a750fc0b j_mayer
GEN_INT_ARITH2 (divdu,  0x1F, 0x09, 0x0E, PPC_64B);
1124 d9bce9d9 j_mayer
#endif
1125 d9bce9d9 j_mayer
1126 79aceca5 bellard
/***                           Integer comparison                          ***/
1127 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1128 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
1129 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
1130 d9bce9d9 j_mayer
{                                                                             \
1131 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
1132 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
1133 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))                           \
1134 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
1135 d9bce9d9 j_mayer
    else                                                                      \
1136 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
1137 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);              \
1138 d9bce9d9 j_mayer
}
1139 d9bce9d9 j_mayer
#else
1140 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
1141 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
1142 79aceca5 bellard
{                                                                             \
1143 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);                       \
1144 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
1145 79aceca5 bellard
    gen_op_##name();                                                          \
1146 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);              \
1147 79aceca5 bellard
}
1148 d9bce9d9 j_mayer
#endif
1149 79aceca5 bellard
1150 79aceca5 bellard
/* cmp */
1151 d9bce9d9 j_mayer
GEN_CMP(cmp, 0x00, PPC_INTEGER);
1152 79aceca5 bellard
/* cmpi */
1153 79aceca5 bellard
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
1154 79aceca5 bellard
{
1155 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1156 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1157 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))
1158 d9bce9d9 j_mayer
        gen_op_cmpi_64(SIMM(ctx->opcode));
1159 d9bce9d9 j_mayer
    else
1160 d9bce9d9 j_mayer
#endif
1161 d9bce9d9 j_mayer
        gen_op_cmpi(SIMM(ctx->opcode));
1162 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);
1163 79aceca5 bellard
}
1164 79aceca5 bellard
/* cmpl */
1165 d9bce9d9 j_mayer
GEN_CMP(cmpl, 0x01, PPC_INTEGER);
1166 79aceca5 bellard
/* cmpli */
1167 79aceca5 bellard
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
1168 79aceca5 bellard
{
1169 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1170 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1171 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))
1172 d9bce9d9 j_mayer
        gen_op_cmpli_64(UIMM(ctx->opcode));
1173 d9bce9d9 j_mayer
    else
1174 d9bce9d9 j_mayer
#endif
1175 d9bce9d9 j_mayer
        gen_op_cmpli(UIMM(ctx->opcode));
1176 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);
1177 79aceca5 bellard
}
1178 79aceca5 bellard
1179 d9bce9d9 j_mayer
/* isel (PowerPC 2.03 specification) */
1180 fd501a05 aurel32
GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL)
1181 d9bce9d9 j_mayer
{
1182 d9bce9d9 j_mayer
    uint32_t bi = rC(ctx->opcode);
1183 d9bce9d9 j_mayer
    uint32_t mask;
1184 d9bce9d9 j_mayer
1185 d9bce9d9 j_mayer
    if (rA(ctx->opcode) == 0) {
1186 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[0], 0);
1187 d9bce9d9 j_mayer
    } else {
1188 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
1189 d9bce9d9 j_mayer
    }
1190 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
1191 d9bce9d9 j_mayer
    mask = 1 << (3 - (bi & 0x03));
1192 47e4661c aurel32
    tcg_gen_mov_i32(cpu_T[0], cpu_crf[bi >> 2]);
1193 d9bce9d9 j_mayer
    gen_op_test_true(mask);
1194 d9bce9d9 j_mayer
    gen_op_isel();
1195 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
1196 d9bce9d9 j_mayer
}
1197 d9bce9d9 j_mayer
1198 79aceca5 bellard
/***                            Integer logical                            ***/
1199 d9bce9d9 j_mayer
#define __GEN_LOGICAL2(name, opc2, opc3, type)                                \
1200 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000000, type)                         \
1201 79aceca5 bellard
{                                                                             \
1202 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);                       \
1203 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);                       \
1204 79aceca5 bellard
    gen_op_##name();                                                          \
1205 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
1206 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1207 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
1208 79aceca5 bellard
}
1209 d9bce9d9 j_mayer
#define GEN_LOGICAL2(name, opc, type)                                         \
1210 d9bce9d9 j_mayer
__GEN_LOGICAL2(name, 0x1C, opc, type)
1211 79aceca5 bellard
1212 d9bce9d9 j_mayer
#define GEN_LOGICAL1(name, opc, type)                                         \
1213 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
1214 79aceca5 bellard
{                                                                             \
1215 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);                       \
1216 79aceca5 bellard
    gen_op_##name();                                                          \
1217 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
1218 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1219 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
1220 79aceca5 bellard
}
1221 79aceca5 bellard
1222 79aceca5 bellard
/* and & and. */
1223 d9bce9d9 j_mayer
GEN_LOGICAL2(and, 0x00, PPC_INTEGER);
1224 79aceca5 bellard
/* andc & andc. */
1225 d9bce9d9 j_mayer
GEN_LOGICAL2(andc, 0x01, PPC_INTEGER);
1226 79aceca5 bellard
/* andi. */
1227 c7697e1f j_mayer
GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1228 79aceca5 bellard
{
1229 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1230 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode));
1231 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1232 76a66253 j_mayer
    gen_set_Rc0(ctx);
1233 79aceca5 bellard
}
1234 79aceca5 bellard
/* andis. */
1235 c7697e1f j_mayer
GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1236 79aceca5 bellard
{
1237 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1238 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode) << 16);
1239 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1240 76a66253 j_mayer
    gen_set_Rc0(ctx);
1241 79aceca5 bellard
}
1242 79aceca5 bellard
1243 79aceca5 bellard
/* cntlzw */
1244 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzw, 0x00, PPC_INTEGER);
1245 79aceca5 bellard
/* eqv & eqv. */
1246 d9bce9d9 j_mayer
GEN_LOGICAL2(eqv, 0x08, PPC_INTEGER);
1247 79aceca5 bellard
/* extsb & extsb. */
1248 d9bce9d9 j_mayer
GEN_LOGICAL1(extsb, 0x1D, PPC_INTEGER);
1249 79aceca5 bellard
/* extsh & extsh. */
1250 d9bce9d9 j_mayer
GEN_LOGICAL1(extsh, 0x1C, PPC_INTEGER);
1251 79aceca5 bellard
/* nand & nand. */
1252 d9bce9d9 j_mayer
GEN_LOGICAL2(nand, 0x0E, PPC_INTEGER);
1253 79aceca5 bellard
/* nor & nor. */
1254 d9bce9d9 j_mayer
GEN_LOGICAL2(nor, 0x03, PPC_INTEGER);
1255 9a64fbe4 bellard
1256 79aceca5 bellard
/* or & or. */
1257 9a64fbe4 bellard
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
1258 9a64fbe4 bellard
{
1259 76a66253 j_mayer
    int rs, ra, rb;
1260 76a66253 j_mayer
1261 76a66253 j_mayer
    rs = rS(ctx->opcode);
1262 76a66253 j_mayer
    ra = rA(ctx->opcode);
1263 76a66253 j_mayer
    rb = rB(ctx->opcode);
1264 76a66253 j_mayer
    /* Optimisation for mr. ri case */
1265 76a66253 j_mayer
    if (rs != ra || rs != rb) {
1266 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rs]);
1267 76a66253 j_mayer
        if (rs != rb) {
1268 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rb]);
1269 76a66253 j_mayer
            gen_op_or();
1270 76a66253 j_mayer
        }
1271 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
1272 76a66253 j_mayer
        if (unlikely(Rc(ctx->opcode) != 0))
1273 76a66253 j_mayer
            gen_set_Rc0(ctx);
1274 76a66253 j_mayer
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1275 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rs]);
1276 76a66253 j_mayer
        gen_set_Rc0(ctx);
1277 c80f84e3 j_mayer
#if defined(TARGET_PPC64)
1278 c80f84e3 j_mayer
    } else {
1279 c80f84e3 j_mayer
        switch (rs) {
1280 c80f84e3 j_mayer
        case 1:
1281 c80f84e3 j_mayer
            /* Set process priority to low */
1282 c80f84e3 j_mayer
            gen_op_store_pri(2);
1283 c80f84e3 j_mayer
            break;
1284 c80f84e3 j_mayer
        case 6:
1285 c80f84e3 j_mayer
            /* Set process priority to medium-low */
1286 c80f84e3 j_mayer
            gen_op_store_pri(3);
1287 c80f84e3 j_mayer
            break;
1288 c80f84e3 j_mayer
        case 2:
1289 c80f84e3 j_mayer
            /* Set process priority to normal */
1290 c80f84e3 j_mayer
            gen_op_store_pri(4);
1291 c80f84e3 j_mayer
            break;
1292 be147d08 j_mayer
#if !defined(CONFIG_USER_ONLY)
1293 be147d08 j_mayer
        case 31:
1294 be147d08 j_mayer
            if (ctx->supervisor > 0) {
1295 be147d08 j_mayer
                /* Set process priority to very low */
1296 be147d08 j_mayer
                gen_op_store_pri(1);
1297 be147d08 j_mayer
            }
1298 be147d08 j_mayer
            break;
1299 be147d08 j_mayer
        case 5:
1300 be147d08 j_mayer
            if (ctx->supervisor > 0) {
1301 be147d08 j_mayer
                /* Set process priority to medium-hight */
1302 be147d08 j_mayer
                gen_op_store_pri(5);
1303 be147d08 j_mayer
            }
1304 be147d08 j_mayer
            break;
1305 be147d08 j_mayer
        case 3:
1306 be147d08 j_mayer
            if (ctx->supervisor > 0) {
1307 be147d08 j_mayer
                /* Set process priority to high */
1308 be147d08 j_mayer
                gen_op_store_pri(6);
1309 be147d08 j_mayer
            }
1310 be147d08 j_mayer
            break;
1311 be147d08 j_mayer
        case 7:
1312 be147d08 j_mayer
            if (ctx->supervisor > 1) {
1313 be147d08 j_mayer
                /* Set process priority to very high */
1314 be147d08 j_mayer
                gen_op_store_pri(7);
1315 be147d08 j_mayer
            }
1316 be147d08 j_mayer
            break;
1317 be147d08 j_mayer
#endif
1318 c80f84e3 j_mayer
        default:
1319 c80f84e3 j_mayer
            /* nop */
1320 c80f84e3 j_mayer
            break;
1321 c80f84e3 j_mayer
        }
1322 c80f84e3 j_mayer
#endif
1323 9a64fbe4 bellard
    }
1324 9a64fbe4 bellard
}
1325 9a64fbe4 bellard
1326 79aceca5 bellard
/* orc & orc. */
1327 d9bce9d9 j_mayer
GEN_LOGICAL2(orc, 0x0C, PPC_INTEGER);
1328 79aceca5 bellard
/* xor & xor. */
1329 9a64fbe4 bellard
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
1330 9a64fbe4 bellard
{
1331 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1332 9a64fbe4 bellard
    /* Optimisation for "set to zero" case */
1333 9a64fbe4 bellard
    if (rS(ctx->opcode) != rB(ctx->opcode)) {
1334 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
1335 9a64fbe4 bellard
        gen_op_xor();
1336 9a64fbe4 bellard
    } else {
1337 86c581dc aurel32
        tcg_gen_movi_tl(cpu_T[0], 0);
1338 9a64fbe4 bellard
    }
1339 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1340 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1341 76a66253 j_mayer
        gen_set_Rc0(ctx);
1342 9a64fbe4 bellard
}
1343 79aceca5 bellard
/* ori */
1344 79aceca5 bellard
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1345 79aceca5 bellard
{
1346 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1347 79aceca5 bellard
1348 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1349 9a64fbe4 bellard
        /* NOP */
1350 76a66253 j_mayer
        /* XXX: should handle special NOPs for POWER series */
1351 9a64fbe4 bellard
        return;
1352 76a66253 j_mayer
    }
1353 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1354 76a66253 j_mayer
    if (likely(uimm != 0))
1355 79aceca5 bellard
        gen_op_ori(uimm);
1356 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1357 79aceca5 bellard
}
1358 79aceca5 bellard
/* oris */
1359 79aceca5 bellard
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1360 79aceca5 bellard
{
1361 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1362 79aceca5 bellard
1363 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1364 9a64fbe4 bellard
        /* NOP */
1365 9a64fbe4 bellard
        return;
1366 76a66253 j_mayer
    }
1367 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1368 76a66253 j_mayer
    if (likely(uimm != 0))
1369 79aceca5 bellard
        gen_op_ori(uimm << 16);
1370 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1371 79aceca5 bellard
}
1372 79aceca5 bellard
/* xori */
1373 79aceca5 bellard
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1374 79aceca5 bellard
{
1375 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1376 9a64fbe4 bellard
1377 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1378 9a64fbe4 bellard
        /* NOP */
1379 9a64fbe4 bellard
        return;
1380 9a64fbe4 bellard
    }
1381 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1382 76a66253 j_mayer
    if (likely(uimm != 0))
1383 76a66253 j_mayer
        gen_op_xori(uimm);
1384 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1385 79aceca5 bellard
}
1386 79aceca5 bellard
1387 79aceca5 bellard
/* xoris */
1388 79aceca5 bellard
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1389 79aceca5 bellard
{
1390 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1391 9a64fbe4 bellard
1392 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1393 9a64fbe4 bellard
        /* NOP */
1394 9a64fbe4 bellard
        return;
1395 9a64fbe4 bellard
    }
1396 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1397 76a66253 j_mayer
    if (likely(uimm != 0))
1398 76a66253 j_mayer
        gen_op_xori(uimm << 16);
1399 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1400 79aceca5 bellard
}
1401 79aceca5 bellard
1402 d9bce9d9 j_mayer
/* popcntb : PowerPC 2.03 specification */
1403 05332d70 j_mayer
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB)
1404 d9bce9d9 j_mayer
{
1405 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1406 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1407 d9bce9d9 j_mayer
    if (ctx->sf_mode)
1408 6676f424 aurel32
        gen_op_popcntb_64();
1409 d9bce9d9 j_mayer
    else
1410 d9bce9d9 j_mayer
#endif
1411 6676f424 aurel32
        gen_op_popcntb();
1412 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1413 d9bce9d9 j_mayer
}
1414 d9bce9d9 j_mayer
1415 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1416 d9bce9d9 j_mayer
/* extsw & extsw. */
1417 d9bce9d9 j_mayer
GEN_LOGICAL1(extsw, 0x1E, PPC_64B);
1418 d9bce9d9 j_mayer
/* cntlzd */
1419 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzd, 0x01, PPC_64B);
1420 d9bce9d9 j_mayer
#endif
1421 d9bce9d9 j_mayer
1422 79aceca5 bellard
/***                             Integer rotate                            ***/
1423 79aceca5 bellard
/* rlwimi & rlwimi. */
1424 79aceca5 bellard
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1425 79aceca5 bellard
{
1426 76a66253 j_mayer
    target_ulong mask;
1427 76a66253 j_mayer
    uint32_t mb, me, sh;
1428 79aceca5 bellard
1429 79aceca5 bellard
    mb = MB(ctx->opcode);
1430 79aceca5 bellard
    me = ME(ctx->opcode);
1431 76a66253 j_mayer
    sh = SH(ctx->opcode);
1432 76a66253 j_mayer
    if (likely(sh == 0)) {
1433 76a66253 j_mayer
        if (likely(mb == 0 && me == 31)) {
1434 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1435 76a66253 j_mayer
            goto do_store;
1436 76a66253 j_mayer
        } else if (likely(mb == 31 && me == 0)) {
1437 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
1438 76a66253 j_mayer
            goto do_store;
1439 76a66253 j_mayer
        }
1440 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1441 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
1442 76a66253 j_mayer
        goto do_mask;
1443 76a66253 j_mayer
    }
1444 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1445 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
1446 76a66253 j_mayer
    gen_op_rotli32_T0(SH(ctx->opcode));
1447 76a66253 j_mayer
 do_mask:
1448 76a66253 j_mayer
#if defined(TARGET_PPC64)
1449 76a66253 j_mayer
    mb += 32;
1450 76a66253 j_mayer
    me += 32;
1451 76a66253 j_mayer
#endif
1452 76a66253 j_mayer
    mask = MASK(mb, me);
1453 76a66253 j_mayer
    gen_op_andi_T0(mask);
1454 76a66253 j_mayer
    gen_op_andi_T1(~mask);
1455 76a66253 j_mayer
    gen_op_or();
1456 76a66253 j_mayer
 do_store:
1457 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1458 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1459 76a66253 j_mayer
        gen_set_Rc0(ctx);
1460 79aceca5 bellard
}
1461 79aceca5 bellard
/* rlwinm & rlwinm. */
1462 79aceca5 bellard
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1463 79aceca5 bellard
{
1464 79aceca5 bellard
    uint32_t mb, me, sh;
1465 3b46e624 ths
1466 79aceca5 bellard
    sh = SH(ctx->opcode);
1467 79aceca5 bellard
    mb = MB(ctx->opcode);
1468 79aceca5 bellard
    me = ME(ctx->opcode);
1469 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1470 76a66253 j_mayer
    if (likely(sh == 0)) {
1471 76a66253 j_mayer
        goto do_mask;
1472 76a66253 j_mayer
    }
1473 76a66253 j_mayer
    if (likely(mb == 0)) {
1474 76a66253 j_mayer
        if (likely(me == 31)) {
1475 76a66253 j_mayer
            gen_op_rotli32_T0(sh);
1476 76a66253 j_mayer
            goto do_store;
1477 76a66253 j_mayer
        } else if (likely(me == (31 - sh))) {
1478 76a66253 j_mayer
            gen_op_sli_T0(sh);
1479 76a66253 j_mayer
            goto do_store;
1480 79aceca5 bellard
        }
1481 76a66253 j_mayer
    } else if (likely(me == 31)) {
1482 76a66253 j_mayer
        if (likely(sh == (32 - mb))) {
1483 76a66253 j_mayer
            gen_op_srli_T0(mb);
1484 76a66253 j_mayer
            goto do_store;
1485 79aceca5 bellard
        }
1486 79aceca5 bellard
    }
1487 76a66253 j_mayer
    gen_op_rotli32_T0(sh);
1488 76a66253 j_mayer
 do_mask:
1489 76a66253 j_mayer
#if defined(TARGET_PPC64)
1490 76a66253 j_mayer
    mb += 32;
1491 76a66253 j_mayer
    me += 32;
1492 76a66253 j_mayer
#endif
1493 76a66253 j_mayer
    gen_op_andi_T0(MASK(mb, me));
1494 76a66253 j_mayer
 do_store:
1495 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1496 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1497 76a66253 j_mayer
        gen_set_Rc0(ctx);
1498 79aceca5 bellard
}
1499 79aceca5 bellard
/* rlwnm & rlwnm. */
1500 79aceca5 bellard
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1501 79aceca5 bellard
{
1502 79aceca5 bellard
    uint32_t mb, me;
1503 79aceca5 bellard
1504 79aceca5 bellard
    mb = MB(ctx->opcode);
1505 79aceca5 bellard
    me = ME(ctx->opcode);
1506 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1507 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
1508 76a66253 j_mayer
    gen_op_rotl32_T0_T1();
1509 76a66253 j_mayer
    if (unlikely(mb != 0 || me != 31)) {
1510 76a66253 j_mayer
#if defined(TARGET_PPC64)
1511 76a66253 j_mayer
        mb += 32;
1512 76a66253 j_mayer
        me += 32;
1513 76a66253 j_mayer
#endif
1514 76a66253 j_mayer
        gen_op_andi_T0(MASK(mb, me));
1515 79aceca5 bellard
    }
1516 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1517 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1518 76a66253 j_mayer
        gen_set_Rc0(ctx);
1519 79aceca5 bellard
}
1520 79aceca5 bellard
1521 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1522 d9bce9d9 j_mayer
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1523 c7697e1f j_mayer
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1524 d9bce9d9 j_mayer
{                                                                             \
1525 d9bce9d9 j_mayer
    gen_##name(ctx, 0);                                                       \
1526 d9bce9d9 j_mayer
}                                                                             \
1527 c7697e1f j_mayer
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
1528 c7697e1f j_mayer
             PPC_64B)                                                         \
1529 d9bce9d9 j_mayer
{                                                                             \
1530 d9bce9d9 j_mayer
    gen_##name(ctx, 1);                                                       \
1531 d9bce9d9 j_mayer
}
1532 d9bce9d9 j_mayer
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1533 c7697e1f j_mayer
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1534 d9bce9d9 j_mayer
{                                                                             \
1535 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 0);                                                    \
1536 d9bce9d9 j_mayer
}                                                                             \
1537 c7697e1f j_mayer
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
1538 c7697e1f j_mayer
             PPC_64B)                                                         \
1539 d9bce9d9 j_mayer
{                                                                             \
1540 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 1);                                                    \
1541 d9bce9d9 j_mayer
}                                                                             \
1542 c7697e1f j_mayer
GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
1543 c7697e1f j_mayer
             PPC_64B)                                                         \
1544 d9bce9d9 j_mayer
{                                                                             \
1545 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 0);                                                    \
1546 d9bce9d9 j_mayer
}                                                                             \
1547 c7697e1f j_mayer
GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
1548 c7697e1f j_mayer
             PPC_64B)                                                         \
1549 d9bce9d9 j_mayer
{                                                                             \
1550 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 1);                                                    \
1551 d9bce9d9 j_mayer
}
1552 51789c41 j_mayer
1553 b068d6a7 j_mayer
static always_inline void gen_andi_T0_64 (DisasContext *ctx, uint64_t mask)
1554 40d0591e j_mayer
{
1555 40d0591e j_mayer
    if (mask >> 32)
1556 40d0591e j_mayer
        gen_op_andi_T0_64(mask >> 32, mask & 0xFFFFFFFF);
1557 40d0591e j_mayer
    else
1558 40d0591e j_mayer
        gen_op_andi_T0(mask);
1559 40d0591e j_mayer
}
1560 40d0591e j_mayer
1561 b068d6a7 j_mayer
static always_inline void gen_andi_T1_64 (DisasContext *ctx, uint64_t mask)
1562 40d0591e j_mayer
{
1563 40d0591e j_mayer
    if (mask >> 32)
1564 40d0591e j_mayer
        gen_op_andi_T1_64(mask >> 32, mask & 0xFFFFFFFF);
1565 40d0591e j_mayer
    else
1566 40d0591e j_mayer
        gen_op_andi_T1(mask);
1567 40d0591e j_mayer
}
1568 40d0591e j_mayer
1569 b068d6a7 j_mayer
static always_inline void gen_rldinm (DisasContext *ctx, uint32_t mb,
1570 b068d6a7 j_mayer
                                      uint32_t me, uint32_t sh)
1571 51789c41 j_mayer
{
1572 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1573 51789c41 j_mayer
    if (likely(sh == 0)) {
1574 51789c41 j_mayer
        goto do_mask;
1575 51789c41 j_mayer
    }
1576 51789c41 j_mayer
    if (likely(mb == 0)) {
1577 51789c41 j_mayer
        if (likely(me == 63)) {
1578 40d0591e j_mayer
            gen_op_rotli64_T0(sh);
1579 51789c41 j_mayer
            goto do_store;
1580 51789c41 j_mayer
        } else if (likely(me == (63 - sh))) {
1581 51789c41 j_mayer
            gen_op_sli_T0(sh);
1582 51789c41 j_mayer
            goto do_store;
1583 51789c41 j_mayer
        }
1584 51789c41 j_mayer
    } else if (likely(me == 63)) {
1585 51789c41 j_mayer
        if (likely(sh == (64 - mb))) {
1586 40d0591e j_mayer
            gen_op_srli_T0_64(mb);
1587 51789c41 j_mayer
            goto do_store;
1588 51789c41 j_mayer
        }
1589 51789c41 j_mayer
    }
1590 51789c41 j_mayer
    gen_op_rotli64_T0(sh);
1591 51789c41 j_mayer
 do_mask:
1592 40d0591e j_mayer
    gen_andi_T0_64(ctx, MASK(mb, me));
1593 51789c41 j_mayer
 do_store:
1594 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1595 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1596 51789c41 j_mayer
        gen_set_Rc0(ctx);
1597 51789c41 j_mayer
}
1598 d9bce9d9 j_mayer
/* rldicl - rldicl. */
1599 b068d6a7 j_mayer
static always_inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1600 d9bce9d9 j_mayer
{
1601 51789c41 j_mayer
    uint32_t sh, mb;
1602 d9bce9d9 j_mayer
1603 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1604 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1605 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63, sh);
1606 d9bce9d9 j_mayer
}
1607 51789c41 j_mayer
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1608 d9bce9d9 j_mayer
/* rldicr - rldicr. */
1609 b068d6a7 j_mayer
static always_inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1610 d9bce9d9 j_mayer
{
1611 51789c41 j_mayer
    uint32_t sh, me;
1612 d9bce9d9 j_mayer
1613 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1614 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1615 51789c41 j_mayer
    gen_rldinm(ctx, 0, me, sh);
1616 d9bce9d9 j_mayer
}
1617 51789c41 j_mayer
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1618 d9bce9d9 j_mayer
/* rldic - rldic. */
1619 b068d6a7 j_mayer
static always_inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1620 d9bce9d9 j_mayer
{
1621 51789c41 j_mayer
    uint32_t sh, mb;
1622 d9bce9d9 j_mayer
1623 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1624 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1625 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63 - sh, sh);
1626 51789c41 j_mayer
}
1627 51789c41 j_mayer
GEN_PPC64_R4(rldic, 0x1E, 0x04);
1628 51789c41 j_mayer
1629 b068d6a7 j_mayer
static always_inline void gen_rldnm (DisasContext *ctx, uint32_t mb,
1630 b068d6a7 j_mayer
                                     uint32_t me)
1631 51789c41 j_mayer
{
1632 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1633 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
1634 51789c41 j_mayer
    gen_op_rotl64_T0_T1();
1635 51789c41 j_mayer
    if (unlikely(mb != 0 || me != 63)) {
1636 40d0591e j_mayer
        gen_andi_T0_64(ctx, MASK(mb, me));
1637 51789c41 j_mayer
    }
1638 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1639 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1640 51789c41 j_mayer
        gen_set_Rc0(ctx);
1641 d9bce9d9 j_mayer
}
1642 51789c41 j_mayer
1643 d9bce9d9 j_mayer
/* rldcl - rldcl. */
1644 b068d6a7 j_mayer
static always_inline void gen_rldcl (DisasContext *ctx, int mbn)
1645 d9bce9d9 j_mayer
{
1646 51789c41 j_mayer
    uint32_t mb;
1647 d9bce9d9 j_mayer
1648 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1649 51789c41 j_mayer
    gen_rldnm(ctx, mb, 63);
1650 d9bce9d9 j_mayer
}
1651 36081602 j_mayer
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1652 d9bce9d9 j_mayer
/* rldcr - rldcr. */
1653 b068d6a7 j_mayer
static always_inline void gen_rldcr (DisasContext *ctx, int men)
1654 d9bce9d9 j_mayer
{
1655 51789c41 j_mayer
    uint32_t me;
1656 d9bce9d9 j_mayer
1657 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1658 51789c41 j_mayer
    gen_rldnm(ctx, 0, me);
1659 d9bce9d9 j_mayer
}
1660 36081602 j_mayer
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1661 d9bce9d9 j_mayer
/* rldimi - rldimi. */
1662 b068d6a7 j_mayer
static always_inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1663 d9bce9d9 j_mayer
{
1664 51789c41 j_mayer
    uint64_t mask;
1665 271a916e j_mayer
    uint32_t sh, mb, me;
1666 d9bce9d9 j_mayer
1667 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1668 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1669 271a916e j_mayer
    me = 63 - sh;
1670 51789c41 j_mayer
    if (likely(sh == 0)) {
1671 51789c41 j_mayer
        if (likely(mb == 0)) {
1672 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1673 51789c41 j_mayer
            goto do_store;
1674 51789c41 j_mayer
        }
1675 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1676 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
1677 51789c41 j_mayer
        goto do_mask;
1678 51789c41 j_mayer
    }
1679 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1680 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
1681 40d0591e j_mayer
    gen_op_rotli64_T0(sh);
1682 51789c41 j_mayer
 do_mask:
1683 271a916e j_mayer
    mask = MASK(mb, me);
1684 40d0591e j_mayer
    gen_andi_T0_64(ctx, mask);
1685 40d0591e j_mayer
    gen_andi_T1_64(ctx, ~mask);
1686 51789c41 j_mayer
    gen_op_or();
1687 51789c41 j_mayer
 do_store:
1688 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1689 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1690 51789c41 j_mayer
        gen_set_Rc0(ctx);
1691 d9bce9d9 j_mayer
}
1692 36081602 j_mayer
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1693 d9bce9d9 j_mayer
#endif
1694 d9bce9d9 j_mayer
1695 79aceca5 bellard
/***                             Integer shift                             ***/
1696 79aceca5 bellard
/* slw & slw. */
1697 d9bce9d9 j_mayer
__GEN_LOGICAL2(slw, 0x18, 0x00, PPC_INTEGER);
1698 79aceca5 bellard
/* sraw & sraw. */
1699 d9bce9d9 j_mayer
__GEN_LOGICAL2(sraw, 0x18, 0x18, PPC_INTEGER);
1700 79aceca5 bellard
/* srawi & srawi. */
1701 79aceca5 bellard
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
1702 79aceca5 bellard
{
1703 d9bce9d9 j_mayer
    int mb, me;
1704 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1705 d9bce9d9 j_mayer
    if (SH(ctx->opcode) != 0) {
1706 e55fd934 aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
1707 d9bce9d9 j_mayer
        mb = 32 - SH(ctx->opcode);
1708 d9bce9d9 j_mayer
        me = 31;
1709 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1710 d9bce9d9 j_mayer
        mb += 32;
1711 d9bce9d9 j_mayer
        me += 32;
1712 d9bce9d9 j_mayer
#endif
1713 d9bce9d9 j_mayer
        gen_op_srawi(SH(ctx->opcode), MASK(mb, me));
1714 d9bce9d9 j_mayer
    }
1715 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1716 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1717 76a66253 j_mayer
        gen_set_Rc0(ctx);
1718 79aceca5 bellard
}
1719 79aceca5 bellard
/* srw & srw. */
1720 d9bce9d9 j_mayer
__GEN_LOGICAL2(srw, 0x18, 0x10, PPC_INTEGER);
1721 d9bce9d9 j_mayer
1722 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1723 d9bce9d9 j_mayer
/* sld & sld. */
1724 d9bce9d9 j_mayer
__GEN_LOGICAL2(sld, 0x1B, 0x00, PPC_64B);
1725 d9bce9d9 j_mayer
/* srad & srad. */
1726 d9bce9d9 j_mayer
__GEN_LOGICAL2(srad, 0x1A, 0x18, PPC_64B);
1727 d9bce9d9 j_mayer
/* sradi & sradi. */
1728 b068d6a7 j_mayer
static always_inline void gen_sradi (DisasContext *ctx, int n)
1729 d9bce9d9 j_mayer
{
1730 d9bce9d9 j_mayer
    uint64_t mask;
1731 d9bce9d9 j_mayer
    int sh, mb, me;
1732 d9bce9d9 j_mayer
1733 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
1734 d9bce9d9 j_mayer
    sh = SH(ctx->opcode) + (n << 5);
1735 d9bce9d9 j_mayer
    if (sh != 0) {
1736 e55fd934 aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
1737 d9bce9d9 j_mayer
        mb = 64 - SH(ctx->opcode);
1738 d9bce9d9 j_mayer
        me = 63;
1739 d9bce9d9 j_mayer
        mask = MASK(mb, me);
1740 d9bce9d9 j_mayer
        gen_op_sradi(sh, mask >> 32, mask);
1741 d9bce9d9 j_mayer
    }
1742 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
1743 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1744 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);
1745 d9bce9d9 j_mayer
}
1746 c7697e1f j_mayer
GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
1747 d9bce9d9 j_mayer
{
1748 d9bce9d9 j_mayer
    gen_sradi(ctx, 0);
1749 d9bce9d9 j_mayer
}
1750 c7697e1f j_mayer
GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
1751 d9bce9d9 j_mayer
{
1752 d9bce9d9 j_mayer
    gen_sradi(ctx, 1);
1753 d9bce9d9 j_mayer
}
1754 d9bce9d9 j_mayer
/* srd & srd. */
1755 d9bce9d9 j_mayer
__GEN_LOGICAL2(srd, 0x1B, 0x10, PPC_64B);
1756 d9bce9d9 j_mayer
#endif
1757 79aceca5 bellard
1758 79aceca5 bellard
/***                       Floating-Point arithmetic                       ***/
1759 7c58044c j_mayer
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type)           \
1760 a750fc0b j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
1761 9a64fbe4 bellard
{                                                                             \
1762 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1763 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1764 3cc62370 bellard
        return;                                                               \
1765 3cc62370 bellard
    }                                                                         \
1766 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);                     \
1767 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rC(ctx->opcode)]);                     \
1768 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[2], cpu_fpr[rB(ctx->opcode)]);                     \
1769 7c58044c j_mayer
    gen_reset_fpstatus();                                                     \
1770 4ecc3190 bellard
    gen_op_f##op();                                                           \
1771 4ecc3190 bellard
    if (isfloat) {                                                            \
1772 4ecc3190 bellard
        gen_op_frsp();                                                        \
1773 4ecc3190 bellard
    }                                                                         \
1774 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
1775 7c58044c j_mayer
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
1776 9a64fbe4 bellard
}
1777 9a64fbe4 bellard
1778 7c58044c j_mayer
#define GEN_FLOAT_ACB(name, op2, set_fprf, type)                              \
1779 7c58044c j_mayer
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type);                     \
1780 7c58044c j_mayer
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
1781 9a64fbe4 bellard
1782 7c58044c j_mayer
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
1783 7c58044c j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
1784 9a64fbe4 bellard
{                                                                             \
1785 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1786 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1787 3cc62370 bellard
        return;                                                               \
1788 3cc62370 bellard
    }                                                                         \
1789 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);                     \
1790 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rB(ctx->opcode)]);                     \
1791 7c58044c j_mayer
    gen_reset_fpstatus();                                                     \
1792 4ecc3190 bellard
    gen_op_f##op();                                                           \
1793 4ecc3190 bellard
    if (isfloat) {                                                            \
1794 4ecc3190 bellard
        gen_op_frsp();                                                        \
1795 4ecc3190 bellard
    }                                                                         \
1796 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
1797 7c58044c j_mayer
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
1798 9a64fbe4 bellard
}
1799 7c58044c j_mayer
#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type)                        \
1800 7c58044c j_mayer
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
1801 7c58044c j_mayer
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
1802 9a64fbe4 bellard
1803 7c58044c j_mayer
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
1804 7c58044c j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
1805 9a64fbe4 bellard
{                                                                             \
1806 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1807 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1808 3cc62370 bellard
        return;                                                               \
1809 3cc62370 bellard
    }                                                                         \
1810 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);                     \
1811 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rC(ctx->opcode)]);                     \
1812 7c58044c j_mayer
    gen_reset_fpstatus();                                                     \
1813 4ecc3190 bellard
    gen_op_f##op();                                                           \
1814 4ecc3190 bellard
    if (isfloat) {                                                            \
1815 4ecc3190 bellard
        gen_op_frsp();                                                        \
1816 4ecc3190 bellard
    }                                                                         \
1817 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
1818 7c58044c j_mayer
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
1819 9a64fbe4 bellard
}
1820 7c58044c j_mayer
#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type)                        \
1821 7c58044c j_mayer
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
1822 7c58044c j_mayer
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
1823 9a64fbe4 bellard
1824 7c58044c j_mayer
#define GEN_FLOAT_B(name, op2, op3, set_fprf, type)                           \
1825 a750fc0b j_mayer
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
1826 9a64fbe4 bellard
{                                                                             \
1827 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1828 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1829 3cc62370 bellard
        return;                                                               \
1830 3cc62370 bellard
    }                                                                         \
1831 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);                     \
1832 7c58044c j_mayer
    gen_reset_fpstatus();                                                     \
1833 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1834 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
1835 7c58044c j_mayer
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
1836 79aceca5 bellard
}
1837 79aceca5 bellard
1838 7c58044c j_mayer
#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type)                          \
1839 a750fc0b j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
1840 9a64fbe4 bellard
{                                                                             \
1841 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1842 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1843 3cc62370 bellard
        return;                                                               \
1844 3cc62370 bellard
    }                                                                         \
1845 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);                     \
1846 7c58044c j_mayer
    gen_reset_fpstatus();                                                     \
1847 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1848 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
1849 7c58044c j_mayer
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
1850 79aceca5 bellard
}
1851 79aceca5 bellard
1852 9a64fbe4 bellard
/* fadd - fadds */
1853 7c58044c j_mayer
GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
1854 4ecc3190 bellard
/* fdiv - fdivs */
1855 7c58044c j_mayer
GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
1856 4ecc3190 bellard
/* fmul - fmuls */
1857 7c58044c j_mayer
GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
1858 79aceca5 bellard
1859 d7e4b87e j_mayer
/* fre */
1860 7c58044c j_mayer
GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
1861 d7e4b87e j_mayer
1862 a750fc0b j_mayer
/* fres */
1863 7c58044c j_mayer
GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
1864 79aceca5 bellard
1865 a750fc0b j_mayer
/* frsqrte */
1866 7c58044c j_mayer
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);
1867 7c58044c j_mayer
1868 7c58044c j_mayer
/* frsqrtes */
1869 7c58044c j_mayer
static always_inline void gen_op_frsqrtes (void)
1870 7c58044c j_mayer
{
1871 7c58044c j_mayer
    gen_op_frsqrte();
1872 7c58044c j_mayer
    gen_op_frsp();
1873 7c58044c j_mayer
}
1874 1b413d55 j_mayer
GEN_FLOAT_BS(rsqrtes, 0x3B, 0x1A, 1, PPC_FLOAT_FRSQRTES);
1875 79aceca5 bellard
1876 a750fc0b j_mayer
/* fsel */
1877 7c58044c j_mayer
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
1878 4ecc3190 bellard
/* fsub - fsubs */
1879 7c58044c j_mayer
GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
1880 79aceca5 bellard
/* Optional: */
1881 79aceca5 bellard
/* fsqrt */
1882 a750fc0b j_mayer
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
1883 c7d344af bellard
{
1884 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1885 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1886 c7d344af bellard
        return;
1887 c7d344af bellard
    }
1888 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
1889 7c58044c j_mayer
    gen_reset_fpstatus();
1890 c7d344af bellard
    gen_op_fsqrt();
1891 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
1892 7c58044c j_mayer
    gen_compute_fprf(1, Rc(ctx->opcode) != 0);
1893 c7d344af bellard
}
1894 79aceca5 bellard
1895 a750fc0b j_mayer
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
1896 79aceca5 bellard
{
1897 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1898 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1899 3cc62370 bellard
        return;
1900 3cc62370 bellard
    }
1901 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
1902 7c58044c j_mayer
    gen_reset_fpstatus();
1903 4ecc3190 bellard
    gen_op_fsqrt();
1904 4ecc3190 bellard
    gen_op_frsp();
1905 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
1906 7c58044c j_mayer
    gen_compute_fprf(1, Rc(ctx->opcode) != 0);
1907 79aceca5 bellard
}
1908 79aceca5 bellard
1909 79aceca5 bellard
/***                     Floating-Point multiply-and-add                   ***/
1910 4ecc3190 bellard
/* fmadd - fmadds */
1911 7c58044c j_mayer
GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
1912 4ecc3190 bellard
/* fmsub - fmsubs */
1913 7c58044c j_mayer
GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
1914 4ecc3190 bellard
/* fnmadd - fnmadds */
1915 7c58044c j_mayer
GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
1916 4ecc3190 bellard
/* fnmsub - fnmsubs */
1917 7c58044c j_mayer
GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
1918 79aceca5 bellard
1919 79aceca5 bellard
/***                     Floating-Point round & convert                    ***/
1920 79aceca5 bellard
/* fctiw */
1921 7c58044c j_mayer
GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
1922 79aceca5 bellard
/* fctiwz */
1923 7c58044c j_mayer
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
1924 79aceca5 bellard
/* frsp */
1925 7c58044c j_mayer
GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
1926 426613db j_mayer
#if defined(TARGET_PPC64)
1927 426613db j_mayer
/* fcfid */
1928 7c58044c j_mayer
GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
1929 426613db j_mayer
/* fctid */
1930 7c58044c j_mayer
GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
1931 426613db j_mayer
/* fctidz */
1932 7c58044c j_mayer
GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
1933 426613db j_mayer
#endif
1934 79aceca5 bellard
1935 d7e4b87e j_mayer
/* frin */
1936 7c58044c j_mayer
GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
1937 d7e4b87e j_mayer
/* friz */
1938 7c58044c j_mayer
GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
1939 d7e4b87e j_mayer
/* frip */
1940 7c58044c j_mayer
GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
1941 d7e4b87e j_mayer
/* frim */
1942 7c58044c j_mayer
GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
1943 d7e4b87e j_mayer
1944 79aceca5 bellard
/***                         Floating-Point compare                        ***/
1945 79aceca5 bellard
/* fcmpo */
1946 76a66253 j_mayer
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
1947 79aceca5 bellard
{
1948 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1949 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1950 3cc62370 bellard
        return;
1951 3cc62370 bellard
    }
1952 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);
1953 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rB(ctx->opcode)]);
1954 7c58044c j_mayer
    gen_reset_fpstatus();
1955 9a64fbe4 bellard
    gen_op_fcmpo();
1956 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);
1957 7c58044c j_mayer
    gen_op_float_check_status();
1958 79aceca5 bellard
}
1959 79aceca5 bellard
1960 79aceca5 bellard
/* fcmpu */
1961 76a66253 j_mayer
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
1962 79aceca5 bellard
{
1963 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1964 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1965 3cc62370 bellard
        return;
1966 3cc62370 bellard
    }
1967 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);
1968 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rB(ctx->opcode)]);
1969 7c58044c j_mayer
    gen_reset_fpstatus();
1970 9a64fbe4 bellard
    gen_op_fcmpu();
1971 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);
1972 7c58044c j_mayer
    gen_op_float_check_status();
1973 79aceca5 bellard
}
1974 79aceca5 bellard
1975 9a64fbe4 bellard
/***                         Floating-point move                           ***/
1976 9a64fbe4 bellard
/* fabs */
1977 7c58044c j_mayer
/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
1978 7c58044c j_mayer
GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
1979 9a64fbe4 bellard
1980 9a64fbe4 bellard
/* fmr  - fmr. */
1981 7c58044c j_mayer
/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
1982 9a64fbe4 bellard
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
1983 9a64fbe4 bellard
{
1984 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1985 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1986 3cc62370 bellard
        return;
1987 3cc62370 bellard
    }
1988 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
1989 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
1990 7c58044c j_mayer
    gen_compute_fprf(0, Rc(ctx->opcode) != 0);
1991 9a64fbe4 bellard
}
1992 9a64fbe4 bellard
1993 9a64fbe4 bellard
/* fnabs */
1994 7c58044c j_mayer
/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
1995 7c58044c j_mayer
GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
1996 9a64fbe4 bellard
/* fneg */
1997 7c58044c j_mayer
/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
1998 7c58044c j_mayer
GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
1999 9a64fbe4 bellard
2000 79aceca5 bellard
/***                  Floating-Point status & ctrl register                ***/
2001 79aceca5 bellard
/* mcrfs */
2002 79aceca5 bellard
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
2003 79aceca5 bellard
{
2004 7c58044c j_mayer
    int bfa;
2005 7c58044c j_mayer
2006 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2007 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2008 3cc62370 bellard
        return;
2009 3cc62370 bellard
    }
2010 7c58044c j_mayer
    gen_optimize_fprf();
2011 7c58044c j_mayer
    bfa = 4 * (7 - crfS(ctx->opcode));
2012 7c58044c j_mayer
    gen_op_load_fpscr_T0(bfa);
2013 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);
2014 7c58044c j_mayer
    gen_op_fpscr_resetbit(~(0xF << bfa));
2015 79aceca5 bellard
}
2016 79aceca5 bellard
2017 79aceca5 bellard
/* mffs */
2018 79aceca5 bellard
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
2019 79aceca5 bellard
{
2020 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2021 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2022 3cc62370 bellard
        return;
2023 3cc62370 bellard
    }
2024 7c58044c j_mayer
    gen_optimize_fprf();
2025 7c58044c j_mayer
    gen_reset_fpstatus();
2026 7c58044c j_mayer
    gen_op_load_fpscr_FT0();
2027 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
2028 7c58044c j_mayer
    gen_compute_fprf(0, Rc(ctx->opcode) != 0);
2029 79aceca5 bellard
}
2030 79aceca5 bellard
2031 79aceca5 bellard
/* mtfsb0 */
2032 79aceca5 bellard
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
2033 79aceca5 bellard
{
2034 fb0eaffc bellard
    uint8_t crb;
2035 3b46e624 ths
2036 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2037 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2038 3cc62370 bellard
        return;
2039 3cc62370 bellard
    }
2040 7c58044c j_mayer
    crb = 32 - (crbD(ctx->opcode) >> 2);
2041 7c58044c j_mayer
    gen_optimize_fprf();
2042 7c58044c j_mayer
    gen_reset_fpstatus();
2043 7c58044c j_mayer
    if (likely(crb != 30 && crb != 29))
2044 7c58044c j_mayer
        gen_op_fpscr_resetbit(~(1 << crb));
2045 7c58044c j_mayer
    if (unlikely(Rc(ctx->opcode) != 0)) {
2046 7c58044c j_mayer
        gen_op_load_fpcc();
2047 7c58044c j_mayer
        gen_op_set_Rc0();
2048 7c58044c j_mayer
    }
2049 79aceca5 bellard
}
2050 79aceca5 bellard
2051 79aceca5 bellard
/* mtfsb1 */
2052 79aceca5 bellard
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
2053 79aceca5 bellard
{
2054 fb0eaffc bellard
    uint8_t crb;
2055 3b46e624 ths
2056 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2057 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2058 3cc62370 bellard
        return;
2059 3cc62370 bellard
    }
2060 7c58044c j_mayer
    crb = 32 - (crbD(ctx->opcode) >> 2);
2061 7c58044c j_mayer
    gen_optimize_fprf();
2062 7c58044c j_mayer
    gen_reset_fpstatus();
2063 7c58044c j_mayer
    /* XXX: we pretend we can only do IEEE floating-point computations */
2064 7c58044c j_mayer
    if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI))
2065 7c58044c j_mayer
        gen_op_fpscr_setbit(crb);
2066 7c58044c j_mayer
    if (unlikely(Rc(ctx->opcode) != 0)) {
2067 7c58044c j_mayer
        gen_op_load_fpcc();
2068 7c58044c j_mayer
        gen_op_set_Rc0();
2069 7c58044c j_mayer
    }
2070 7c58044c j_mayer
    /* We can raise a differed exception */
2071 7c58044c j_mayer
    gen_op_float_check_status();
2072 79aceca5 bellard
}
2073 79aceca5 bellard
2074 79aceca5 bellard
/* mtfsf */
2075 79aceca5 bellard
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
2076 79aceca5 bellard
{
2077 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2078 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2079 3cc62370 bellard
        return;
2080 3cc62370 bellard
    }
2081 7c58044c j_mayer
    gen_optimize_fprf();
2082 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
2083 7c58044c j_mayer
    gen_reset_fpstatus();
2084 28b6751f bellard
    gen_op_store_fpscr(FM(ctx->opcode));
2085 7c58044c j_mayer
    if (unlikely(Rc(ctx->opcode) != 0)) {
2086 7c58044c j_mayer
        gen_op_load_fpcc();
2087 7c58044c j_mayer
        gen_op_set_Rc0();
2088 7c58044c j_mayer
    }
2089 7c58044c j_mayer
    /* We can raise a differed exception */
2090 7c58044c j_mayer
    gen_op_float_check_status();
2091 79aceca5 bellard
}
2092 79aceca5 bellard
2093 79aceca5 bellard
/* mtfsfi */
2094 79aceca5 bellard
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
2095 79aceca5 bellard
{
2096 7c58044c j_mayer
    int bf, sh;
2097 7c58044c j_mayer
2098 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2099 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2100 3cc62370 bellard
        return;
2101 3cc62370 bellard
    }
2102 7c58044c j_mayer
    bf = crbD(ctx->opcode) >> 2;
2103 7c58044c j_mayer
    sh = 7 - bf;
2104 7c58044c j_mayer
    gen_optimize_fprf();
2105 489251fa aurel32
    tcg_gen_movi_i64(cpu_FT[0], FPIMM(ctx->opcode) << (4 * sh));
2106 7c58044c j_mayer
    gen_reset_fpstatus();
2107 7c58044c j_mayer
    gen_op_store_fpscr(1 << sh);
2108 7c58044c j_mayer
    if (unlikely(Rc(ctx->opcode) != 0)) {
2109 7c58044c j_mayer
        gen_op_load_fpcc();
2110 7c58044c j_mayer
        gen_op_set_Rc0();
2111 7c58044c j_mayer
    }
2112 7c58044c j_mayer
    /* We can raise a differed exception */
2113 7c58044c j_mayer
    gen_op_float_check_status();
2114 79aceca5 bellard
}
2115 79aceca5 bellard
2116 76a66253 j_mayer
/***                           Addressing modes                            ***/
2117 76a66253 j_mayer
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
2118 b068d6a7 j_mayer
static always_inline void gen_addr_imm_index (DisasContext *ctx,
2119 b068d6a7 j_mayer
                                              target_long maskl)
2120 76a66253 j_mayer
{
2121 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
2122 76a66253 j_mayer
2123 be147d08 j_mayer
    simm &= ~maskl;
2124 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
2125 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[0], simm);
2126 76a66253 j_mayer
    } else {
2127 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
2128 76a66253 j_mayer
        if (likely(simm != 0))
2129 39dd32ee aurel32
            tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm);
2130 76a66253 j_mayer
    }
2131 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
2132 6676f424 aurel32
    gen_op_print_mem_EA();
2133 a496775f j_mayer
#endif
2134 76a66253 j_mayer
}
2135 76a66253 j_mayer
2136 b068d6a7 j_mayer
static always_inline void gen_addr_reg_index (DisasContext *ctx)
2137 76a66253 j_mayer
{
2138 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
2139 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
2140 76a66253 j_mayer
    } else {
2141 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
2142 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
2143 39dd32ee aurel32
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
2144 76a66253 j_mayer
    }
2145 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
2146 6676f424 aurel32
    gen_op_print_mem_EA();
2147 a496775f j_mayer
#endif
2148 76a66253 j_mayer
}
2149 76a66253 j_mayer
2150 b068d6a7 j_mayer
static always_inline void gen_addr_register (DisasContext *ctx)
2151 76a66253 j_mayer
{
2152 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
2153 86c581dc aurel32
        tcg_gen_movi_tl(cpu_T[0], 0);
2154 76a66253 j_mayer
    } else {
2155 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
2156 76a66253 j_mayer
    }
2157 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
2158 6676f424 aurel32
    gen_op_print_mem_EA();
2159 a496775f j_mayer
#endif
2160 76a66253 j_mayer
}
2161 76a66253 j_mayer
2162 7863667f j_mayer
#if defined(TARGET_PPC64)
2163 7863667f j_mayer
#define _GEN_MEM_FUNCS(name, mode)                                            \
2164 7863667f j_mayer
    &gen_op_##name##_##mode,                                                  \
2165 7863667f j_mayer
    &gen_op_##name##_le_##mode,                                               \
2166 7863667f j_mayer
    &gen_op_##name##_64_##mode,                                               \
2167 7863667f j_mayer
    &gen_op_##name##_le_64_##mode
2168 7863667f j_mayer
#else
2169 7863667f j_mayer
#define _GEN_MEM_FUNCS(name, mode)                                            \
2170 7863667f j_mayer
    &gen_op_##name##_##mode,                                                  \
2171 7863667f j_mayer
    &gen_op_##name##_le_##mode
2172 7863667f j_mayer
#endif
2173 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2174 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2175 7863667f j_mayer
#define NB_MEM_FUNCS 4
2176 d9bce9d9 j_mayer
#else
2177 7863667f j_mayer
#define NB_MEM_FUNCS 2
2178 d9bce9d9 j_mayer
#endif
2179 7863667f j_mayer
#define GEN_MEM_FUNCS(name)                                                   \
2180 7863667f j_mayer
    _GEN_MEM_FUNCS(name, raw)
2181 9a64fbe4 bellard
#else
2182 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2183 7863667f j_mayer
#define NB_MEM_FUNCS 12
2184 2857068e j_mayer
#else
2185 7863667f j_mayer
#define NB_MEM_FUNCS 6
2186 2857068e j_mayer
#endif
2187 7863667f j_mayer
#define GEN_MEM_FUNCS(name)                                                   \
2188 7863667f j_mayer
    _GEN_MEM_FUNCS(name, user),                                               \
2189 7863667f j_mayer
    _GEN_MEM_FUNCS(name, kernel),                                             \
2190 7863667f j_mayer
    _GEN_MEM_FUNCS(name, hypv)
2191 7863667f j_mayer
#endif
2192 7863667f j_mayer
2193 7863667f j_mayer
/***                             Integer load                              ***/
2194 7863667f j_mayer
#define op_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
2195 111bfab3 bellard
/* Byte access routine are endian safe */
2196 7863667f j_mayer
#define gen_op_lbz_le_raw       gen_op_lbz_raw
2197 7863667f j_mayer
#define gen_op_lbz_le_user      gen_op_lbz_user
2198 7863667f j_mayer
#define gen_op_lbz_le_kernel    gen_op_lbz_kernel
2199 7863667f j_mayer
#define gen_op_lbz_le_hypv      gen_op_lbz_hypv
2200 7863667f j_mayer
#define gen_op_lbz_le_64_raw    gen_op_lbz_64_raw
2201 2857068e j_mayer
#define gen_op_lbz_le_64_user   gen_op_lbz_64_user
2202 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_kernel gen_op_lbz_64_kernel
2203 7863667f j_mayer
#define gen_op_lbz_le_64_hypv   gen_op_lbz_64_hypv
2204 7863667f j_mayer
#define gen_op_stb_le_raw       gen_op_stb_raw
2205 7863667f j_mayer
#define gen_op_stb_le_user      gen_op_stb_user
2206 7863667f j_mayer
#define gen_op_stb_le_kernel    gen_op_stb_kernel
2207 7863667f j_mayer
#define gen_op_stb_le_hypv      gen_op_stb_hypv
2208 7863667f j_mayer
#define gen_op_stb_le_64_raw    gen_op_stb_64_raw
2209 7863667f j_mayer
#define gen_op_stb_le_64_user   gen_op_stb_64_user
2210 7863667f j_mayer
#define gen_op_stb_le_64_kernel gen_op_stb_64_kernel
2211 7863667f j_mayer
#define gen_op_stb_le_64_hypv   gen_op_stb_64_hypv
2212 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
2213 7863667f j_mayer
static GenOpFunc *gen_op_l##width[NB_MEM_FUNCS] = {                           \
2214 7863667f j_mayer
    GEN_MEM_FUNCS(l##width),                                                  \
2215 d9bce9d9 j_mayer
};
2216 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
2217 7863667f j_mayer
static GenOpFunc *gen_op_st##width[NB_MEM_FUNCS] = {                          \
2218 7863667f j_mayer
    GEN_MEM_FUNCS(st##width),                                                 \
2219 d9bce9d9 j_mayer
};
2220 9a64fbe4 bellard
2221 d9bce9d9 j_mayer
#define GEN_LD(width, opc, type)                                              \
2222 d9bce9d9 j_mayer
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
2223 79aceca5 bellard
{                                                                             \
2224 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2225 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2226 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);                       \
2227 79aceca5 bellard
}
2228 79aceca5 bellard
2229 d9bce9d9 j_mayer
#define GEN_LDU(width, opc, type)                                             \
2230 d9bce9d9 j_mayer
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
2231 79aceca5 bellard
{                                                                             \
2232 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
2233 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2234 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2235 9fddaa0c bellard
        return;                                                               \
2236 9a64fbe4 bellard
    }                                                                         \
2237 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
2238 be147d08 j_mayer
        gen_addr_imm_index(ctx, 0x03);                                        \
2239 9d53c753 j_mayer
    else                                                                      \
2240 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
2241 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2242 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);                       \
2243 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2244 79aceca5 bellard
}
2245 79aceca5 bellard
2246 d9bce9d9 j_mayer
#define GEN_LDUX(width, opc2, opc3, type)                                     \
2247 d9bce9d9 j_mayer
GEN_HANDLER(l##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                 \
2248 79aceca5 bellard
{                                                                             \
2249 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
2250 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2251 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2252 9fddaa0c bellard
        return;                                                               \
2253 9a64fbe4 bellard
    }                                                                         \
2254 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2255 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2256 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);                       \
2257 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2258 79aceca5 bellard
}
2259 79aceca5 bellard
2260 d9bce9d9 j_mayer
#define GEN_LDX(width, opc2, opc3, type)                                      \
2261 d9bce9d9 j_mayer
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
2262 79aceca5 bellard
{                                                                             \
2263 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2264 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2265 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);                       \
2266 79aceca5 bellard
}
2267 79aceca5 bellard
2268 d9bce9d9 j_mayer
#define GEN_LDS(width, op, type)                                              \
2269 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2270 d9bce9d9 j_mayer
GEN_LD(width, op | 0x20, type);                                               \
2271 d9bce9d9 j_mayer
GEN_LDU(width, op | 0x21, type);                                              \
2272 d9bce9d9 j_mayer
GEN_LDUX(width, 0x17, op | 0x01, type);                                       \
2273 d9bce9d9 j_mayer
GEN_LDX(width, 0x17, op | 0x00, type)
2274 79aceca5 bellard
2275 79aceca5 bellard
/* lbz lbzu lbzux lbzx */
2276 d9bce9d9 j_mayer
GEN_LDS(bz, 0x02, PPC_INTEGER);
2277 79aceca5 bellard
/* lha lhau lhaux lhax */
2278 d9bce9d9 j_mayer
GEN_LDS(ha, 0x0A, PPC_INTEGER);
2279 79aceca5 bellard
/* lhz lhzu lhzux lhzx */
2280 d9bce9d9 j_mayer
GEN_LDS(hz, 0x08, PPC_INTEGER);
2281 79aceca5 bellard
/* lwz lwzu lwzux lwzx */
2282 d9bce9d9 j_mayer
GEN_LDS(wz, 0x00, PPC_INTEGER);
2283 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2284 d9bce9d9 j_mayer
OP_LD_TABLE(wa);
2285 d9bce9d9 j_mayer
OP_LD_TABLE(d);
2286 d9bce9d9 j_mayer
/* lwaux */
2287 d9bce9d9 j_mayer
GEN_LDUX(wa, 0x15, 0x0B, PPC_64B);
2288 d9bce9d9 j_mayer
/* lwax */
2289 d9bce9d9 j_mayer
GEN_LDX(wa, 0x15, 0x0A, PPC_64B);
2290 d9bce9d9 j_mayer
/* ldux */
2291 d9bce9d9 j_mayer
GEN_LDUX(d, 0x15, 0x01, PPC_64B);
2292 d9bce9d9 j_mayer
/* ldx */
2293 d9bce9d9 j_mayer
GEN_LDX(d, 0x15, 0x00, PPC_64B);
2294 d9bce9d9 j_mayer
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
2295 d9bce9d9 j_mayer
{
2296 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
2297 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0 ||
2298 d9bce9d9 j_mayer
                     rA(ctx->opcode) == rD(ctx->opcode))) {
2299 e1833e1f j_mayer
            GEN_EXCP_INVAL(ctx);
2300 d9bce9d9 j_mayer
            return;
2301 d9bce9d9 j_mayer
        }
2302 d9bce9d9 j_mayer
    }
2303 be147d08 j_mayer
    gen_addr_imm_index(ctx, 0x03);
2304 d9bce9d9 j_mayer
    if (ctx->opcode & 0x02) {
2305 d9bce9d9 j_mayer
        /* lwa (lwau is undefined) */
2306 d9bce9d9 j_mayer
        op_ldst(lwa);
2307 d9bce9d9 j_mayer
    } else {
2308 d9bce9d9 j_mayer
        /* ld - ldu */
2309 d9bce9d9 j_mayer
        op_ldst(ld);
2310 d9bce9d9 j_mayer
    }
2311 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
2312 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
2313 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
2314 d9bce9d9 j_mayer
}
2315 be147d08 j_mayer
/* lq */
2316 be147d08 j_mayer
GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX)
2317 be147d08 j_mayer
{
2318 be147d08 j_mayer
#if defined(CONFIG_USER_ONLY)
2319 be147d08 j_mayer
    GEN_EXCP_PRIVOPC(ctx);
2320 be147d08 j_mayer
#else
2321 be147d08 j_mayer
    int ra, rd;
2322 be147d08 j_mayer
2323 be147d08 j_mayer
    /* Restore CPU state */
2324 be147d08 j_mayer
    if (unlikely(ctx->supervisor == 0)) {
2325 be147d08 j_mayer
        GEN_EXCP_PRIVOPC(ctx);
2326 be147d08 j_mayer
        return;
2327 be147d08 j_mayer
    }
2328 be147d08 j_mayer
    ra = rA(ctx->opcode);
2329 be147d08 j_mayer
    rd = rD(ctx->opcode);
2330 be147d08 j_mayer
    if (unlikely((rd & 1) || rd == ra)) {
2331 be147d08 j_mayer
        GEN_EXCP_INVAL(ctx);
2332 be147d08 j_mayer
        return;
2333 be147d08 j_mayer
    }
2334 be147d08 j_mayer
    if (unlikely(ctx->mem_idx & 1)) {
2335 be147d08 j_mayer
        /* Little-endian mode is not handled */
2336 be147d08 j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
2337 be147d08 j_mayer
        return;
2338 be147d08 j_mayer
    }
2339 be147d08 j_mayer
    gen_addr_imm_index(ctx, 0x0F);
2340 be147d08 j_mayer
    op_ldst(ld);
2341 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rd], cpu_T[1]);
2342 39dd32ee aurel32
    tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 8);
2343 be147d08 j_mayer
    op_ldst(ld);
2344 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rd + 1], cpu_T[1]);
2345 be147d08 j_mayer
#endif
2346 be147d08 j_mayer
}
2347 d9bce9d9 j_mayer
#endif
2348 79aceca5 bellard
2349 79aceca5 bellard
/***                              Integer store                            ***/
2350 d9bce9d9 j_mayer
#define GEN_ST(width, opc, type)                                              \
2351 d9bce9d9 j_mayer
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
2352 79aceca5 bellard
{                                                                             \
2353 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2354 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);                       \
2355 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2356 79aceca5 bellard
}
2357 79aceca5 bellard
2358 d9bce9d9 j_mayer
#define GEN_STU(width, opc, type)                                             \
2359 d9bce9d9 j_mayer
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
2360 79aceca5 bellard
{                                                                             \
2361 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2362 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2363 9fddaa0c bellard
        return;                                                               \
2364 9a64fbe4 bellard
    }                                                                         \
2365 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
2366 be147d08 j_mayer
        gen_addr_imm_index(ctx, 0x03);                                        \
2367 9d53c753 j_mayer
    else                                                                      \
2368 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
2369 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);                       \
2370 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2371 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2372 79aceca5 bellard
}
2373 79aceca5 bellard
2374 d9bce9d9 j_mayer
#define GEN_STUX(width, opc2, opc3, type)                                     \
2375 d9bce9d9 j_mayer
GEN_HANDLER(st##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                \
2376 79aceca5 bellard
{                                                                             \
2377 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2378 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2379 9fddaa0c bellard
        return;                                                               \
2380 9a64fbe4 bellard
    }                                                                         \
2381 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2382 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);                       \
2383 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2384 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2385 79aceca5 bellard
}
2386 79aceca5 bellard
2387 d9bce9d9 j_mayer
#define GEN_STX(width, opc2, opc3, type)                                      \
2388 d9bce9d9 j_mayer
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
2389 79aceca5 bellard
{                                                                             \
2390 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2391 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);                       \
2392 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2393 79aceca5 bellard
}
2394 79aceca5 bellard
2395 d9bce9d9 j_mayer
#define GEN_STS(width, op, type)                                              \
2396 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2397 d9bce9d9 j_mayer
GEN_ST(width, op | 0x20, type);                                               \
2398 d9bce9d9 j_mayer
GEN_STU(width, op | 0x21, type);                                              \
2399 d9bce9d9 j_mayer
GEN_STUX(width, 0x17, op | 0x01, type);                                       \
2400 d9bce9d9 j_mayer
GEN_STX(width, 0x17, op | 0x00, type)
2401 79aceca5 bellard
2402 79aceca5 bellard
/* stb stbu stbux stbx */
2403 d9bce9d9 j_mayer
GEN_STS(b, 0x06, PPC_INTEGER);
2404 79aceca5 bellard
/* sth sthu sthux sthx */
2405 d9bce9d9 j_mayer
GEN_STS(h, 0x0C, PPC_INTEGER);
2406 79aceca5 bellard
/* stw stwu stwux stwx */
2407 d9bce9d9 j_mayer
GEN_STS(w, 0x04, PPC_INTEGER);
2408 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2409 d9bce9d9 j_mayer
OP_ST_TABLE(d);
2410 426613db j_mayer
GEN_STUX(d, 0x15, 0x05, PPC_64B);
2411 426613db j_mayer
GEN_STX(d, 0x15, 0x04, PPC_64B);
2412 be147d08 j_mayer
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B)
2413 d9bce9d9 j_mayer
{
2414 be147d08 j_mayer
    int rs;
2415 be147d08 j_mayer
2416 be147d08 j_mayer
    rs = rS(ctx->opcode);
2417 be147d08 j_mayer
    if ((ctx->opcode & 0x3) == 0x2) {
2418 be147d08 j_mayer
#if defined(CONFIG_USER_ONLY)
2419 be147d08 j_mayer
        GEN_EXCP_PRIVOPC(ctx);
2420 be147d08 j_mayer
#else
2421 be147d08 j_mayer
        /* stq */
2422 be147d08 j_mayer
        if (unlikely(ctx->supervisor == 0)) {
2423 be147d08 j_mayer
            GEN_EXCP_PRIVOPC(ctx);
2424 be147d08 j_mayer
            return;
2425 be147d08 j_mayer
        }
2426 be147d08 j_mayer
        if (unlikely(rs & 1)) {
2427 e1833e1f j_mayer
            GEN_EXCP_INVAL(ctx);
2428 d9bce9d9 j_mayer
            return;
2429 d9bce9d9 j_mayer
        }
2430 be147d08 j_mayer
        if (unlikely(ctx->mem_idx & 1)) {
2431 be147d08 j_mayer
            /* Little-endian mode is not handled */
2432 be147d08 j_mayer
            GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
2433 be147d08 j_mayer
            return;
2434 be147d08 j_mayer
        }
2435 be147d08 j_mayer
        gen_addr_imm_index(ctx, 0x03);
2436 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rs]);
2437 be147d08 j_mayer
        op_ldst(std);
2438 39dd32ee aurel32
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 8);
2439 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rs + 1]);
2440 be147d08 j_mayer
        op_ldst(std);
2441 be147d08 j_mayer
#endif
2442 be147d08 j_mayer
    } else {
2443 be147d08 j_mayer
        /* std / stdu */
2444 be147d08 j_mayer
        if (Rc(ctx->opcode)) {
2445 be147d08 j_mayer
            if (unlikely(rA(ctx->opcode) == 0)) {
2446 be147d08 j_mayer
                GEN_EXCP_INVAL(ctx);
2447 be147d08 j_mayer
                return;
2448 be147d08 j_mayer
            }
2449 be147d08 j_mayer
        }
2450 be147d08 j_mayer
        gen_addr_imm_index(ctx, 0x03);
2451 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rs]);
2452 be147d08 j_mayer
        op_ldst(std);
2453 be147d08 j_mayer
        if (Rc(ctx->opcode))
2454 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
2455 d9bce9d9 j_mayer
    }
2456 d9bce9d9 j_mayer
}
2457 d9bce9d9 j_mayer
#endif
2458 79aceca5 bellard
/***                Integer load and store with byte reverse               ***/
2459 79aceca5 bellard
/* lhbrx */
2460 9a64fbe4 bellard
OP_LD_TABLE(hbr);
2461 d9bce9d9 j_mayer
GEN_LDX(hbr, 0x16, 0x18, PPC_INTEGER);
2462 79aceca5 bellard
/* lwbrx */
2463 9a64fbe4 bellard
OP_LD_TABLE(wbr);
2464 d9bce9d9 j_mayer
GEN_LDX(wbr, 0x16, 0x10, PPC_INTEGER);
2465 79aceca5 bellard
/* sthbrx */
2466 9a64fbe4 bellard
OP_ST_TABLE(hbr);
2467 d9bce9d9 j_mayer
GEN_STX(hbr, 0x16, 0x1C, PPC_INTEGER);
2468 79aceca5 bellard
/* stwbrx */
2469 9a64fbe4 bellard
OP_ST_TABLE(wbr);
2470 d9bce9d9 j_mayer
GEN_STX(wbr, 0x16, 0x14, PPC_INTEGER);
2471 79aceca5 bellard
2472 79aceca5 bellard
/***                    Integer load and store multiple                    ***/
2473 111bfab3 bellard
#define op_ldstm(name, reg) (*gen_op_##name[ctx->mem_idx])(reg)
2474 7863667f j_mayer
static GenOpFunc1 *gen_op_lmw[NB_MEM_FUNCS] = {
2475 7863667f j_mayer
    GEN_MEM_FUNCS(lmw),
2476 d9bce9d9 j_mayer
};
2477 7863667f j_mayer
static GenOpFunc1 *gen_op_stmw[NB_MEM_FUNCS] = {
2478 7863667f j_mayer
    GEN_MEM_FUNCS(stmw),
2479 d9bce9d9 j_mayer
};
2480 9a64fbe4 bellard
2481 79aceca5 bellard
/* lmw */
2482 79aceca5 bellard
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2483 79aceca5 bellard
{
2484 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2485 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2486 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2487 9a64fbe4 bellard
    op_ldstm(lmw, rD(ctx->opcode));
2488 79aceca5 bellard
}
2489 79aceca5 bellard
2490 79aceca5 bellard
/* stmw */
2491 79aceca5 bellard
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2492 79aceca5 bellard
{
2493 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2494 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2495 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2496 9a64fbe4 bellard
    op_ldstm(stmw, rS(ctx->opcode));
2497 79aceca5 bellard
}
2498 79aceca5 bellard
2499 79aceca5 bellard
/***                    Integer load and store strings                     ***/
2500 9a64fbe4 bellard
#define op_ldsts(name, start) (*gen_op_##name[ctx->mem_idx])(start)
2501 9a64fbe4 bellard
#define op_ldstsx(name, rd, ra, rb) (*gen_op_##name[ctx->mem_idx])(rd, ra, rb)
2502 e7c24003 j_mayer
/* string load & stores are by definition endian-safe */
2503 e7c24003 j_mayer
#define gen_op_lswi_le_raw       gen_op_lswi_raw
2504 e7c24003 j_mayer
#define gen_op_lswi_le_user      gen_op_lswi_user
2505 e7c24003 j_mayer
#define gen_op_lswi_le_kernel    gen_op_lswi_kernel
2506 e7c24003 j_mayer
#define gen_op_lswi_le_hypv      gen_op_lswi_hypv
2507 e7c24003 j_mayer
#define gen_op_lswi_le_64_raw    gen_op_lswi_raw
2508 e7c24003 j_mayer
#define gen_op_lswi_le_64_user   gen_op_lswi_user
2509 e7c24003 j_mayer
#define gen_op_lswi_le_64_kernel gen_op_lswi_kernel
2510 e7c24003 j_mayer
#define gen_op_lswi_le_64_hypv   gen_op_lswi_hypv
2511 7863667f j_mayer
static GenOpFunc1 *gen_op_lswi[NB_MEM_FUNCS] = {
2512 7863667f j_mayer
    GEN_MEM_FUNCS(lswi),
2513 d9bce9d9 j_mayer
};
2514 e7c24003 j_mayer
#define gen_op_lswx_le_raw       gen_op_lswx_raw
2515 e7c24003 j_mayer
#define gen_op_lswx_le_user      gen_op_lswx_user
2516 e7c24003 j_mayer
#define gen_op_lswx_le_kernel    gen_op_lswx_kernel
2517 e7c24003 j_mayer
#define gen_op_lswx_le_hypv      gen_op_lswx_hypv
2518 e7c24003 j_mayer
#define gen_op_lswx_le_64_raw    gen_op_lswx_raw
2519 e7c24003 j_mayer
#define gen_op_lswx_le_64_user   gen_op_lswx_user
2520 e7c24003 j_mayer
#define gen_op_lswx_le_64_kernel gen_op_lswx_kernel
2521 e7c24003 j_mayer
#define gen_op_lswx_le_64_hypv   gen_op_lswx_hypv
2522 7863667f j_mayer
static GenOpFunc3 *gen_op_lswx[NB_MEM_FUNCS] = {
2523 7863667f j_mayer
    GEN_MEM_FUNCS(lswx),
2524 d9bce9d9 j_mayer
};
2525 e7c24003 j_mayer
#define gen_op_stsw_le_raw       gen_op_stsw_raw
2526 e7c24003 j_mayer
#define gen_op_stsw_le_user      gen_op_stsw_user
2527 e7c24003 j_mayer
#define gen_op_stsw_le_kernel    gen_op_stsw_kernel
2528 e7c24003 j_mayer
#define gen_op_stsw_le_hypv      gen_op_stsw_hypv
2529 e7c24003 j_mayer
#define gen_op_stsw_le_64_raw    gen_op_stsw_raw
2530 e7c24003 j_mayer
#define gen_op_stsw_le_64_user   gen_op_stsw_user
2531 e7c24003 j_mayer
#define gen_op_stsw_le_64_kernel gen_op_stsw_kernel
2532 e7c24003 j_mayer
#define gen_op_stsw_le_64_hypv   gen_op_stsw_hypv
2533 7863667f j_mayer
static GenOpFunc1 *gen_op_stsw[NB_MEM_FUNCS] = {
2534 7863667f j_mayer
    GEN_MEM_FUNCS(stsw),
2535 9a64fbe4 bellard
};
2536 9a64fbe4 bellard
2537 79aceca5 bellard
/* lswi */
2538 3fc6c082 bellard
/* PowerPC32 specification says we must generate an exception if
2539 9a64fbe4 bellard
 * rA is in the range of registers to be loaded.
2540 9a64fbe4 bellard
 * In an other hand, IBM says this is valid, but rA won't be loaded.
2541 9a64fbe4 bellard
 * For now, I'll follow the spec...
2542 9a64fbe4 bellard
 */
2543 05332d70 j_mayer
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING)
2544 79aceca5 bellard
{
2545 79aceca5 bellard
    int nb = NB(ctx->opcode);
2546 79aceca5 bellard
    int start = rD(ctx->opcode);
2547 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2548 79aceca5 bellard
    int nr;
2549 79aceca5 bellard
2550 79aceca5 bellard
    if (nb == 0)
2551 79aceca5 bellard
        nb = 32;
2552 79aceca5 bellard
    nr = nb / 4;
2553 76a66253 j_mayer
    if (unlikely(((start + nr) > 32  &&
2554 76a66253 j_mayer
                  start <= ra && (start + nr - 32) > ra) ||
2555 76a66253 j_mayer
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
2556 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
2557 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_LSWX);
2558 9fddaa0c bellard
        return;
2559 297d8e62 bellard
    }
2560 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2561 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2562 76a66253 j_mayer
    gen_addr_register(ctx);
2563 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], nb);
2564 9a64fbe4 bellard
    op_ldsts(lswi, start);
2565 79aceca5 bellard
}
2566 79aceca5 bellard
2567 79aceca5 bellard
/* lswx */
2568 05332d70 j_mayer
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING)
2569 79aceca5 bellard
{
2570 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2571 9a64fbe4 bellard
    int rb = rB(ctx->opcode);
2572 9a64fbe4 bellard
2573 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2574 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2575 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2576 9a64fbe4 bellard
    if (ra == 0) {
2577 9a64fbe4 bellard
        ra = rb;
2578 79aceca5 bellard
    }
2579 9a64fbe4 bellard
    gen_op_load_xer_bc();
2580 9a64fbe4 bellard
    op_ldstsx(lswx, rD(ctx->opcode), ra, rb);
2581 79aceca5 bellard
}
2582 79aceca5 bellard
2583 79aceca5 bellard
/* stswi */
2584 05332d70 j_mayer
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING)
2585 79aceca5 bellard
{
2586 4b3686fa bellard
    int nb = NB(ctx->opcode);
2587 4b3686fa bellard
2588 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2589 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2590 76a66253 j_mayer
    gen_addr_register(ctx);
2591 4b3686fa bellard
    if (nb == 0)
2592 4b3686fa bellard
        nb = 32;
2593 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], nb);
2594 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2595 79aceca5 bellard
}
2596 79aceca5 bellard
2597 79aceca5 bellard
/* stswx */
2598 05332d70 j_mayer
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING)
2599 79aceca5 bellard
{
2600 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2601 5fafdf24 ths
    gen_update_nip(ctx, ctx->nip - 4);
2602 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2603 76a66253 j_mayer
    gen_op_load_xer_bc();
2604 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2605 79aceca5 bellard
}
2606 79aceca5 bellard
2607 79aceca5 bellard
/***                        Memory synchronisation                         ***/
2608 79aceca5 bellard
/* eieio */
2609 0db1b20e j_mayer
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO)
2610 79aceca5 bellard
{
2611 79aceca5 bellard
}
2612 79aceca5 bellard
2613 79aceca5 bellard
/* isync */
2614 0db1b20e j_mayer
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM)
2615 79aceca5 bellard
{
2616 e1833e1f j_mayer
    GEN_STOP(ctx);
2617 79aceca5 bellard
}
2618 79aceca5 bellard
2619 111bfab3 bellard
#define op_lwarx() (*gen_op_lwarx[ctx->mem_idx])()
2620 111bfab3 bellard
#define op_stwcx() (*gen_op_stwcx[ctx->mem_idx])()
2621 7863667f j_mayer
static GenOpFunc *gen_op_lwarx[NB_MEM_FUNCS] = {
2622 7863667f j_mayer
    GEN_MEM_FUNCS(lwarx),
2623 111bfab3 bellard
};
2624 7863667f j_mayer
static GenOpFunc *gen_op_stwcx[NB_MEM_FUNCS] = {
2625 7863667f j_mayer
    GEN_MEM_FUNCS(stwcx),
2626 985a19d6 bellard
};
2627 9a64fbe4 bellard
2628 111bfab3 bellard
/* lwarx */
2629 76a66253 j_mayer
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
2630 79aceca5 bellard
{
2631 30032c94 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2632 30032c94 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2633 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2634 985a19d6 bellard
    op_lwarx();
2635 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
2636 79aceca5 bellard
}
2637 79aceca5 bellard
2638 79aceca5 bellard
/* stwcx. */
2639 c7697e1f j_mayer
GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
2640 79aceca5 bellard
{
2641 30032c94 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2642 30032c94 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2643 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2644 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
2645 9a64fbe4 bellard
    op_stwcx();
2646 79aceca5 bellard
}
2647 79aceca5 bellard
2648 426613db j_mayer
#if defined(TARGET_PPC64)
2649 426613db j_mayer
#define op_ldarx() (*gen_op_ldarx[ctx->mem_idx])()
2650 426613db j_mayer
#define op_stdcx() (*gen_op_stdcx[ctx->mem_idx])()
2651 7863667f j_mayer
static GenOpFunc *gen_op_ldarx[NB_MEM_FUNCS] = {
2652 7863667f j_mayer
    GEN_MEM_FUNCS(ldarx),
2653 426613db j_mayer
};
2654 7863667f j_mayer
static GenOpFunc *gen_op_stdcx[NB_MEM_FUNCS] = {
2655 7863667f j_mayer
    GEN_MEM_FUNCS(stdcx),
2656 426613db j_mayer
};
2657 426613db j_mayer
2658 426613db j_mayer
/* ldarx */
2659 a750fc0b j_mayer
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
2660 426613db j_mayer
{
2661 30032c94 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2662 30032c94 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2663 426613db j_mayer
    gen_addr_reg_index(ctx);
2664 426613db j_mayer
    op_ldarx();
2665 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
2666 426613db j_mayer
}
2667 426613db j_mayer
2668 426613db j_mayer
/* stdcx. */
2669 c7697e1f j_mayer
GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
2670 426613db j_mayer
{
2671 30032c94 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2672 30032c94 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2673 426613db j_mayer
    gen_addr_reg_index(ctx);
2674 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
2675 426613db j_mayer
    op_stdcx();
2676 426613db j_mayer
}
2677 426613db j_mayer
#endif /* defined(TARGET_PPC64) */
2678 426613db j_mayer
2679 79aceca5 bellard
/* sync */
2680 a902d886 j_mayer
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC)
2681 79aceca5 bellard
{
2682 79aceca5 bellard
}
2683 79aceca5 bellard
2684 0db1b20e j_mayer
/* wait */
2685 0db1b20e j_mayer
GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT)
2686 0db1b20e j_mayer
{
2687 0db1b20e j_mayer
    /* Stop translation, as the CPU is supposed to sleep from now */
2688 be147d08 j_mayer
    gen_op_wait();
2689 be147d08 j_mayer
    GEN_EXCP(ctx, EXCP_HLT, 1);
2690 0db1b20e j_mayer
}
2691 0db1b20e j_mayer
2692 79aceca5 bellard
/***                         Floating-point load                           ***/
2693 477023a6 j_mayer
#define GEN_LDF(width, opc, type)                                             \
2694 477023a6 j_mayer
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
2695 79aceca5 bellard
{                                                                             \
2696 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2697 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2698 4ecc3190 bellard
        return;                                                               \
2699 4ecc3190 bellard
    }                                                                         \
2700 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2701 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2702 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2703 79aceca5 bellard
}
2704 79aceca5 bellard
2705 477023a6 j_mayer
#define GEN_LDUF(width, opc, type)                                            \
2706 477023a6 j_mayer
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
2707 79aceca5 bellard
{                                                                             \
2708 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2709 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2710 4ecc3190 bellard
        return;                                                               \
2711 4ecc3190 bellard
    }                                                                         \
2712 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2713 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2714 9fddaa0c bellard
        return;                                                               \
2715 9a64fbe4 bellard
    }                                                                         \
2716 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2717 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2718 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2719 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2720 79aceca5 bellard
}
2721 79aceca5 bellard
2722 477023a6 j_mayer
#define GEN_LDUXF(width, opc, type)                                           \
2723 477023a6 j_mayer
GEN_HANDLER(l##width##ux, 0x1F, 0x17, opc, 0x00000001, type)                  \
2724 79aceca5 bellard
{                                                                             \
2725 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2726 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2727 4ecc3190 bellard
        return;                                                               \
2728 4ecc3190 bellard
    }                                                                         \
2729 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2730 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2731 9fddaa0c bellard
        return;                                                               \
2732 9a64fbe4 bellard
    }                                                                         \
2733 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2734 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2735 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2736 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2737 79aceca5 bellard
}
2738 79aceca5 bellard
2739 477023a6 j_mayer
#define GEN_LDXF(width, opc2, opc3, type)                                     \
2740 477023a6 j_mayer
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
2741 79aceca5 bellard
{                                                                             \
2742 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2743 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2744 4ecc3190 bellard
        return;                                                               \
2745 4ecc3190 bellard
    }                                                                         \
2746 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2747 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2748 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2749 79aceca5 bellard
}
2750 79aceca5 bellard
2751 477023a6 j_mayer
#define GEN_LDFS(width, op, type)                                             \
2752 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2753 477023a6 j_mayer
GEN_LDF(width, op | 0x20, type);                                              \
2754 477023a6 j_mayer
GEN_LDUF(width, op | 0x21, type);                                             \
2755 477023a6 j_mayer
GEN_LDUXF(width, op | 0x01, type);                                            \
2756 477023a6 j_mayer
GEN_LDXF(width, 0x17, op | 0x00, type)
2757 79aceca5 bellard
2758 79aceca5 bellard
/* lfd lfdu lfdux lfdx */
2759 477023a6 j_mayer
GEN_LDFS(fd, 0x12, PPC_FLOAT);
2760 79aceca5 bellard
/* lfs lfsu lfsux lfsx */
2761 477023a6 j_mayer
GEN_LDFS(fs, 0x10, PPC_FLOAT);
2762 79aceca5 bellard
2763 79aceca5 bellard
/***                         Floating-point store                          ***/
2764 477023a6 j_mayer
#define GEN_STF(width, opc, type)                                             \
2765 477023a6 j_mayer
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
2766 79aceca5 bellard
{                                                                             \
2767 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2768 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2769 4ecc3190 bellard
        return;                                                               \
2770 4ecc3190 bellard
    }                                                                         \
2771 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2772 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
2773 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2774 79aceca5 bellard
}
2775 79aceca5 bellard
2776 477023a6 j_mayer
#define GEN_STUF(width, opc, type)                                            \
2777 477023a6 j_mayer
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
2778 79aceca5 bellard
{                                                                             \
2779 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2780 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2781 4ecc3190 bellard
        return;                                                               \
2782 4ecc3190 bellard
    }                                                                         \
2783 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2784 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2785 9fddaa0c bellard
        return;                                                               \
2786 9a64fbe4 bellard
    }                                                                         \
2787 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2788 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
2789 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2790 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2791 79aceca5 bellard
}
2792 79aceca5 bellard
2793 477023a6 j_mayer
#define GEN_STUXF(width, opc, type)                                           \
2794 477023a6 j_mayer
GEN_HANDLER(st##width##ux, 0x1F, 0x17, opc, 0x00000001, type)                 \
2795 79aceca5 bellard
{                                                                             \
2796 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2797 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2798 4ecc3190 bellard
        return;                                                               \
2799 4ecc3190 bellard
    }                                                                         \
2800 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2801 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2802 9fddaa0c bellard
        return;                                                               \
2803 9a64fbe4 bellard
    }                                                                         \
2804 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2805 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
2806 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2807 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
2808 79aceca5 bellard
}
2809 79aceca5 bellard
2810 477023a6 j_mayer
#define GEN_STXF(width, opc2, opc3, type)                                     \
2811 477023a6 j_mayer
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
2812 79aceca5 bellard
{                                                                             \
2813 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2814 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2815 4ecc3190 bellard
        return;                                                               \
2816 4ecc3190 bellard
    }                                                                         \
2817 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2818 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
2819 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2820 79aceca5 bellard
}
2821 79aceca5 bellard
2822 477023a6 j_mayer
#define GEN_STFS(width, op, type)                                             \
2823 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2824 477023a6 j_mayer
GEN_STF(width, op | 0x20, type);                                              \
2825 477023a6 j_mayer
GEN_STUF(width, op | 0x21, type);                                             \
2826 477023a6 j_mayer
GEN_STUXF(width, op | 0x01, type);                                            \
2827 477023a6 j_mayer
GEN_STXF(width, 0x17, op | 0x00, type)
2828 79aceca5 bellard
2829 79aceca5 bellard
/* stfd stfdu stfdux stfdx */
2830 477023a6 j_mayer
GEN_STFS(fd, 0x16, PPC_FLOAT);
2831 79aceca5 bellard
/* stfs stfsu stfsux stfsx */
2832 477023a6 j_mayer
GEN_STFS(fs, 0x14, PPC_FLOAT);
2833 79aceca5 bellard
2834 79aceca5 bellard
/* Optional: */
2835 79aceca5 bellard
/* stfiwx */
2836 5b8105fa j_mayer
OP_ST_TABLE(fiw);
2837 5b8105fa j_mayer
GEN_STXF(fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
2838 79aceca5 bellard
2839 79aceca5 bellard
/***                                Branch                                 ***/
2840 b068d6a7 j_mayer
static always_inline void gen_goto_tb (DisasContext *ctx, int n,
2841 b068d6a7 j_mayer
                                       target_ulong dest)
2842 c1942362 bellard
{
2843 c1942362 bellard
    TranslationBlock *tb;
2844 c1942362 bellard
    tb = ctx->tb;
2845 57fec1fe bellard
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
2846 8cbcb4fa aurel32
        likely(!ctx->singlestep_enabled)) {
2847 57fec1fe bellard
        tcg_gen_goto_tb(n);
2848 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[1], dest);
2849 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2850 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2851 bd568f18 aurel32
            tcg_gen_andi_tl(cpu_nip, cpu_T[1], ~3);
2852 d9bce9d9 j_mayer
        else
2853 d9bce9d9 j_mayer
#endif
2854 bd568f18 aurel32
            tcg_gen_andi_tl(cpu_nip, cpu_T[1], (uint32_t)~3);
2855 57fec1fe bellard
        tcg_gen_exit_tb((long)tb + n);
2856 c1942362 bellard
    } else {
2857 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[1], dest);
2858 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2859 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2860 bd568f18 aurel32
            tcg_gen_andi_tl(cpu_nip, cpu_T[1], ~3);
2861 d9bce9d9 j_mayer
        else
2862 d9bce9d9 j_mayer
#endif
2863 bd568f18 aurel32
            tcg_gen_andi_tl(cpu_nip, cpu_T[1], (uint32_t)~3);
2864 8cbcb4fa aurel32
        if (unlikely(ctx->singlestep_enabled)) {
2865 8cbcb4fa aurel32
            if ((ctx->singlestep_enabled &
2866 8cbcb4fa aurel32
                 (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
2867 8cbcb4fa aurel32
                ctx->exception == POWERPC_EXCP_BRANCH) {
2868 8cbcb4fa aurel32
                target_ulong tmp = ctx->nip;
2869 8cbcb4fa aurel32
                ctx->nip = dest;
2870 8cbcb4fa aurel32
                GEN_EXCP(ctx, POWERPC_EXCP_TRACE, 0);
2871 8cbcb4fa aurel32
                ctx->nip = tmp;
2872 8cbcb4fa aurel32
            }
2873 8cbcb4fa aurel32
            if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
2874 8cbcb4fa aurel32
                gen_update_nip(ctx, dest);
2875 8cbcb4fa aurel32
                gen_op_debug();
2876 8cbcb4fa aurel32
            }
2877 8cbcb4fa aurel32
        }
2878 57fec1fe bellard
        tcg_gen_exit_tb(0);
2879 c1942362 bellard
    }
2880 c53be334 bellard
}
2881 c53be334 bellard
2882 b068d6a7 j_mayer
static always_inline void gen_setlr (DisasContext *ctx, target_ulong nip)
2883 e1833e1f j_mayer
{
2884 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2885 e1833e1f j_mayer
    if (ctx->sf_mode != 0 && (nip >> 32))
2886 e1833e1f j_mayer
        gen_op_setlr_64(ctx->nip >> 32, ctx->nip);
2887 e1833e1f j_mayer
    else
2888 e1833e1f j_mayer
#endif
2889 e1833e1f j_mayer
        gen_op_setlr(ctx->nip);
2890 e1833e1f j_mayer
}
2891 e1833e1f j_mayer
2892 79aceca5 bellard
/* b ba bl bla */
2893 79aceca5 bellard
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2894 79aceca5 bellard
{
2895 76a66253 j_mayer
    target_ulong li, target;
2896 38a64f9d bellard
2897 8cbcb4fa aurel32
    ctx->exception = POWERPC_EXCP_BRANCH;
2898 38a64f9d bellard
    /* sign extend LI */
2899 76a66253 j_mayer
#if defined(TARGET_PPC64)
2900 d9bce9d9 j_mayer
    if (ctx->sf_mode)
2901 d9bce9d9 j_mayer
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
2902 d9bce9d9 j_mayer
    else
2903 76a66253 j_mayer
#endif
2904 d9bce9d9 j_mayer
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
2905 76a66253 j_mayer
    if (likely(AA(ctx->opcode) == 0))
2906 046d6672 bellard
        target = ctx->nip + li - 4;
2907 79aceca5 bellard
    else
2908 9a64fbe4 bellard
        target = li;
2909 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2910 e1833e1f j_mayer
    if (!ctx->sf_mode)
2911 e1833e1f j_mayer
        target = (uint32_t)target;
2912 d9bce9d9 j_mayer
#endif
2913 e1833e1f j_mayer
    if (LK(ctx->opcode))
2914 e1833e1f j_mayer
        gen_setlr(ctx, ctx->nip);
2915 c1942362 bellard
    gen_goto_tb(ctx, 0, target);
2916 79aceca5 bellard
}
2917 79aceca5 bellard
2918 e98a6e40 bellard
#define BCOND_IM  0
2919 e98a6e40 bellard
#define BCOND_LR  1
2920 e98a6e40 bellard
#define BCOND_CTR 2
2921 e98a6e40 bellard
2922 b068d6a7 j_mayer
static always_inline void gen_bcond (DisasContext *ctx, int type)
2923 d9bce9d9 j_mayer
{
2924 76a66253 j_mayer
    target_ulong target = 0;
2925 76a66253 j_mayer
    target_ulong li;
2926 d9bce9d9 j_mayer
    uint32_t bo = BO(ctx->opcode);
2927 d9bce9d9 j_mayer
    uint32_t bi = BI(ctx->opcode);
2928 d9bce9d9 j_mayer
    uint32_t mask;
2929 e98a6e40 bellard
2930 8cbcb4fa aurel32
    ctx->exception = POWERPC_EXCP_BRANCH;
2931 e98a6e40 bellard
    if ((bo & 0x4) == 0)
2932 d9bce9d9 j_mayer
        gen_op_dec_ctr();
2933 e98a6e40 bellard
    switch(type) {
2934 e98a6e40 bellard
    case BCOND_IM:
2935 76a66253 j_mayer
        li = (target_long)((int16_t)(BD(ctx->opcode)));
2936 76a66253 j_mayer
        if (likely(AA(ctx->opcode) == 0)) {
2937 046d6672 bellard
            target = ctx->nip + li - 4;
2938 e98a6e40 bellard
        } else {
2939 e98a6e40 bellard
            target = li;
2940 e98a6e40 bellard
        }
2941 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2942 e1833e1f j_mayer
        if (!ctx->sf_mode)
2943 e1833e1f j_mayer
            target = (uint32_t)target;
2944 e1833e1f j_mayer
#endif
2945 e98a6e40 bellard
        break;
2946 e98a6e40 bellard
    case BCOND_CTR:
2947 e98a6e40 bellard
        gen_op_movl_T1_ctr();
2948 e98a6e40 bellard
        break;
2949 e98a6e40 bellard
    default:
2950 e98a6e40 bellard
    case BCOND_LR:
2951 e98a6e40 bellard
        gen_op_movl_T1_lr();
2952 e98a6e40 bellard
        break;
2953 e98a6e40 bellard
    }
2954 e1833e1f j_mayer
    if (LK(ctx->opcode))
2955 e1833e1f j_mayer
        gen_setlr(ctx, ctx->nip);
2956 e98a6e40 bellard
    if (bo & 0x10) {
2957 d9bce9d9 j_mayer
        /* No CR condition */
2958 d9bce9d9 j_mayer
        switch (bo & 0x6) {
2959 d9bce9d9 j_mayer
        case 0:
2960 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2961 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2962 d9bce9d9 j_mayer
                gen_op_test_ctr_64();
2963 d9bce9d9 j_mayer
            else
2964 d9bce9d9 j_mayer
#endif
2965 d9bce9d9 j_mayer
                gen_op_test_ctr();
2966 d9bce9d9 j_mayer
            break;
2967 d9bce9d9 j_mayer
        case 2:
2968 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2969 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2970 d9bce9d9 j_mayer
                gen_op_test_ctrz_64();
2971 d9bce9d9 j_mayer
            else
2972 d9bce9d9 j_mayer
#endif
2973 d9bce9d9 j_mayer
                gen_op_test_ctrz();
2974 e98a6e40 bellard
            break;
2975 e98a6e40 bellard
        default:
2976 d9bce9d9 j_mayer
        case 4:
2977 d9bce9d9 j_mayer
        case 6:
2978 e98a6e40 bellard
            if (type == BCOND_IM) {
2979 c1942362 bellard
                gen_goto_tb(ctx, 0, target);
2980 8cbcb4fa aurel32
                return;
2981 e98a6e40 bellard
            } else {
2982 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2983 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2984 bd568f18 aurel32
                    tcg_gen_andi_tl(cpu_nip, cpu_T[1], ~3);
2985 d9bce9d9 j_mayer
                else
2986 d9bce9d9 j_mayer
#endif
2987 bd568f18 aurel32
                    tcg_gen_andi_tl(cpu_nip, cpu_T[1], (uint32_t)~3);
2988 056b05f8 j_mayer
                goto no_test;
2989 e98a6e40 bellard
            }
2990 056b05f8 j_mayer
            break;
2991 e98a6e40 bellard
        }
2992 d9bce9d9 j_mayer
    } else {
2993 d9bce9d9 j_mayer
        mask = 1 << (3 - (bi & 0x03));
2994 47e4661c aurel32
        tcg_gen_mov_i32(cpu_T[0], cpu_crf[bi >> 2]);
2995 d9bce9d9 j_mayer
        if (bo & 0x8) {
2996 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2997 d9bce9d9 j_mayer
            case 0:
2998 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2999 d9bce9d9 j_mayer
                if (ctx->sf_mode)
3000 d9bce9d9 j_mayer
                    gen_op_test_ctr_true_64(mask);
3001 d9bce9d9 j_mayer
                else
3002 d9bce9d9 j_mayer
#endif
3003 d9bce9d9 j_mayer
                    gen_op_test_ctr_true(mask);
3004 d9bce9d9 j_mayer
                break;
3005 d9bce9d9 j_mayer
            case 2:
3006 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3007 d9bce9d9 j_mayer
                if (ctx->sf_mode)
3008 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true_64(mask);
3009 d9bce9d9 j_mayer
                else
3010 d9bce9d9 j_mayer
#endif
3011 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true(mask);
3012 d9bce9d9 j_mayer
                break;
3013 d9bce9d9 j_mayer
            default:
3014 d9bce9d9 j_mayer
            case 4:
3015 d9bce9d9 j_mayer
            case 6:
3016 e98a6e40 bellard
                gen_op_test_true(mask);
3017 d9bce9d9 j_mayer
                break;
3018 d9bce9d9 j_mayer
            }
3019 d9bce9d9 j_mayer
        } else {
3020 d9bce9d9 j_mayer
            switch (bo & 0x6) {
3021 d9bce9d9 j_mayer
            case 0:
3022 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3023 d9bce9d9 j_mayer
                if (ctx->sf_mode)
3024 d9bce9d9 j_mayer
                    gen_op_test_ctr_false_64(mask);
3025 d9bce9d9 j_mayer
                else
3026 d9bce9d9 j_mayer
#endif
3027 d9bce9d9 j_mayer
                    gen_op_test_ctr_false(mask);
3028 3b46e624 ths
                break;
3029 d9bce9d9 j_mayer
            case 2:
3030 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3031 d9bce9d9 j_mayer
                if (ctx->sf_mode)
3032 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false_64(mask);
3033 d9bce9d9 j_mayer
                else
3034 d9bce9d9 j_mayer
#endif
3035 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false(mask);
3036 d9bce9d9 j_mayer
                break;
3037 e98a6e40 bellard
            default:
3038 d9bce9d9 j_mayer
            case 4:
3039 d9bce9d9 j_mayer
            case 6:
3040 e98a6e40 bellard
                gen_op_test_false(mask);
3041 d9bce9d9 j_mayer
                break;
3042 d9bce9d9 j_mayer
            }
3043 d9bce9d9 j_mayer
        }
3044 d9bce9d9 j_mayer
    }
3045 e98a6e40 bellard
    if (type == BCOND_IM) {
3046 c53be334 bellard
        int l1 = gen_new_label();
3047 c53be334 bellard
        gen_op_jz_T0(l1);
3048 c1942362 bellard
        gen_goto_tb(ctx, 0, target);
3049 c53be334 bellard
        gen_set_label(l1);
3050 c1942362 bellard
        gen_goto_tb(ctx, 1, ctx->nip);
3051 e98a6e40 bellard
    } else {
3052 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3053 d9bce9d9 j_mayer
        if (ctx->sf_mode)
3054 d9bce9d9 j_mayer
            gen_op_btest_T1_64(ctx->nip >> 32, ctx->nip);
3055 d9bce9d9 j_mayer
        else
3056 d9bce9d9 j_mayer
#endif
3057 d9bce9d9 j_mayer
            gen_op_btest_T1(ctx->nip);
3058 36081602 j_mayer
    no_test:
3059 8cbcb4fa aurel32
        if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
3060 8cbcb4fa aurel32
            gen_update_nip(ctx, ctx->nip);
3061 08e46e54 j_mayer
            gen_op_debug();
3062 8cbcb4fa aurel32
        }
3063 57fec1fe bellard
        tcg_gen_exit_tb(0);
3064 08e46e54 j_mayer
    }
3065 e98a6e40 bellard
}
3066 e98a6e40 bellard
3067 e98a6e40 bellard
GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3068 3b46e624 ths
{
3069 e98a6e40 bellard
    gen_bcond(ctx, BCOND_IM);
3070 e98a6e40 bellard
}
3071 e98a6e40 bellard
3072 e98a6e40 bellard
GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
3073 3b46e624 ths
{
3074 e98a6e40 bellard
    gen_bcond(ctx, BCOND_CTR);
3075 e98a6e40 bellard
}
3076 e98a6e40 bellard
3077 e98a6e40 bellard
GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
3078 3b46e624 ths
{
3079 e98a6e40 bellard
    gen_bcond(ctx, BCOND_LR);
3080 e98a6e40 bellard
}
3081 79aceca5 bellard
3082 79aceca5 bellard
/***                      Condition register logical                       ***/
3083 79aceca5 bellard
#define GEN_CRLOGIC(op, opc)                                                  \
3084 79aceca5 bellard
GEN_HANDLER(cr##op, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                 \
3085 79aceca5 bellard
{                                                                             \
3086 fc0d441e j_mayer
    uint8_t bitmask;                                                          \
3087 fc0d441e j_mayer
    int sh;                                                                   \
3088 47e4661c aurel32
    tcg_gen_mov_i32(cpu_T[0], cpu_crf[crbA(ctx->opcode) >> 2]);               \
3089 fc0d441e j_mayer
    sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
3090 fc0d441e j_mayer
    if (sh > 0)                                                               \
3091 fc0d441e j_mayer
        gen_op_srli_T0(sh);                                                   \
3092 fc0d441e j_mayer
    else if (sh < 0)                                                          \
3093 fc0d441e j_mayer
        gen_op_sli_T0(-sh);                                                   \
3094 47e4661c aurel32
    tcg_gen_mov_i32(cpu_T[1], cpu_crf[crbB(ctx->opcode) >> 2]);               \
3095 fc0d441e j_mayer
    sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
3096 fc0d441e j_mayer
    if (sh > 0)                                                               \
3097 fc0d441e j_mayer
        gen_op_srli_T1(sh);                                                   \
3098 fc0d441e j_mayer
    else if (sh < 0)                                                          \
3099 fc0d441e j_mayer
        gen_op_sli_T1(-sh);                                                   \
3100 79aceca5 bellard
    gen_op_##op();                                                            \
3101 fc0d441e j_mayer
    bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03));                          \
3102 fc0d441e j_mayer
    gen_op_andi_T0(bitmask);                                                  \
3103 47e4661c aurel32
    tcg_gen_andi_i32(cpu_T[1], cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);    \
3104 fc0d441e j_mayer
    gen_op_or();                                                              \
3105 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crbD(ctx->opcode) >> 2], cpu_T[0], 0xf);         \
3106 79aceca5 bellard
}
3107 79aceca5 bellard
3108 79aceca5 bellard
/* crand */
3109 76a66253 j_mayer
GEN_CRLOGIC(and, 0x08);
3110 79aceca5 bellard
/* crandc */
3111 76a66253 j_mayer
GEN_CRLOGIC(andc, 0x04);
3112 79aceca5 bellard
/* creqv */
3113 76a66253 j_mayer
GEN_CRLOGIC(eqv, 0x09);
3114 79aceca5 bellard
/* crnand */
3115 76a66253 j_mayer
GEN_CRLOGIC(nand, 0x07);
3116 79aceca5 bellard
/* crnor */
3117 76a66253 j_mayer
GEN_CRLOGIC(nor, 0x01);
3118 79aceca5 bellard
/* cror */
3119 76a66253 j_mayer
GEN_CRLOGIC(or, 0x0E);
3120 79aceca5 bellard
/* crorc */
3121 76a66253 j_mayer
GEN_CRLOGIC(orc, 0x0D);
3122 79aceca5 bellard
/* crxor */
3123 76a66253 j_mayer
GEN_CRLOGIC(xor, 0x06);
3124 79aceca5 bellard
/* mcrf */
3125 79aceca5 bellard
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
3126 79aceca5 bellard
{
3127 47e4661c aurel32
    tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
3128 79aceca5 bellard
}
3129 79aceca5 bellard
3130 79aceca5 bellard
/***                           System linkage                              ***/
3131 79aceca5 bellard
/* rfi (supervisor only) */
3132 76a66253 j_mayer
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
3133 79aceca5 bellard
{
3134 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3135 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3136 9a64fbe4 bellard
#else
3137 9a64fbe4 bellard
    /* Restore CPU state */
3138 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3139 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3140 9fddaa0c bellard
        return;
3141 9a64fbe4 bellard
    }
3142 a42bd6cc j_mayer
    gen_op_rfi();
3143 e1833e1f j_mayer
    GEN_SYNC(ctx);
3144 9a64fbe4 bellard
#endif
3145 79aceca5 bellard
}
3146 79aceca5 bellard
3147 426613db j_mayer
#if defined(TARGET_PPC64)
3148 a750fc0b j_mayer
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
3149 426613db j_mayer
{
3150 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3151 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3152 426613db j_mayer
#else
3153 426613db j_mayer
    /* Restore CPU state */
3154 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3155 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3156 426613db j_mayer
        return;
3157 426613db j_mayer
    }
3158 a42bd6cc j_mayer
    gen_op_rfid();
3159 e1833e1f j_mayer
    GEN_SYNC(ctx);
3160 426613db j_mayer
#endif
3161 426613db j_mayer
}
3162 426613db j_mayer
3163 5b8105fa j_mayer
GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H)
3164 be147d08 j_mayer
{
3165 be147d08 j_mayer
#if defined(CONFIG_USER_ONLY)
3166 be147d08 j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3167 be147d08 j_mayer
#else
3168 be147d08 j_mayer
    /* Restore CPU state */
3169 be147d08 j_mayer
    if (unlikely(ctx->supervisor <= 1)) {
3170 be147d08 j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3171 be147d08 j_mayer
        return;
3172 be147d08 j_mayer
    }
3173 be147d08 j_mayer
    gen_op_hrfid();
3174 be147d08 j_mayer
    GEN_SYNC(ctx);
3175 be147d08 j_mayer
#endif
3176 be147d08 j_mayer
}
3177 be147d08 j_mayer
#endif
3178 be147d08 j_mayer
3179 79aceca5 bellard
/* sc */
3180 417bf010 j_mayer
#if defined(CONFIG_USER_ONLY)
3181 417bf010 j_mayer
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
3182 417bf010 j_mayer
#else
3183 417bf010 j_mayer
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
3184 417bf010 j_mayer
#endif
3185 e1833e1f j_mayer
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
3186 79aceca5 bellard
{
3187 e1833e1f j_mayer
    uint32_t lev;
3188 e1833e1f j_mayer
3189 e1833e1f j_mayer
    lev = (ctx->opcode >> 5) & 0x7F;
3190 417bf010 j_mayer
    GEN_EXCP(ctx, POWERPC_SYSCALL, lev);
3191 79aceca5 bellard
}
3192 79aceca5 bellard
3193 79aceca5 bellard
/***                                Trap                                   ***/
3194 79aceca5 bellard
/* tw */
3195 76a66253 j_mayer
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
3196 79aceca5 bellard
{
3197 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3198 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3199 a0ae05aa ths
    /* Update the nip since this might generate a trap exception */
3200 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3201 9a64fbe4 bellard
    gen_op_tw(TO(ctx->opcode));
3202 79aceca5 bellard
}
3203 79aceca5 bellard
3204 79aceca5 bellard
/* twi */
3205 79aceca5 bellard
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3206 79aceca5 bellard
{
3207 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3208 02f4f6c2 aurel32
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
3209 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3210 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3211 76a66253 j_mayer
    gen_op_tw(TO(ctx->opcode));
3212 79aceca5 bellard
}
3213 79aceca5 bellard
3214 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3215 d9bce9d9 j_mayer
/* td */
3216 d9bce9d9 j_mayer
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
3217 d9bce9d9 j_mayer
{
3218 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3219 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3220 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3221 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3222 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
3223 d9bce9d9 j_mayer
}
3224 d9bce9d9 j_mayer
3225 d9bce9d9 j_mayer
/* tdi */
3226 d9bce9d9 j_mayer
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
3227 d9bce9d9 j_mayer
{
3228 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3229 02f4f6c2 aurel32
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
3230 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3231 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3232 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
3233 d9bce9d9 j_mayer
}
3234 d9bce9d9 j_mayer
#endif
3235 d9bce9d9 j_mayer
3236 79aceca5 bellard
/***                          Processor control                            ***/
3237 79aceca5 bellard
/* mcrxr */
3238 79aceca5 bellard
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
3239 79aceca5 bellard
{
3240 79aceca5 bellard
    gen_op_load_xer_cr();
3241 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);
3242 e864cabd j_mayer
    gen_op_clear_xer_ov();
3243 e864cabd j_mayer
    gen_op_clear_xer_ca();
3244 79aceca5 bellard
}
3245 79aceca5 bellard
3246 79aceca5 bellard
/* mfcr */
3247 76a66253 j_mayer
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
3248 79aceca5 bellard
{
3249 76a66253 j_mayer
    uint32_t crm, crn;
3250 3b46e624 ths
3251 76a66253 j_mayer
    if (likely(ctx->opcode & 0x00100000)) {
3252 76a66253 j_mayer
        crm = CRM(ctx->opcode);
3253 76a66253 j_mayer
        if (likely((crm ^ (crm - 1)) == 0)) {
3254 76a66253 j_mayer
            crn = ffs(crm);
3255 47e4661c aurel32
            tcg_gen_mov_i32(cpu_T[0], cpu_crf[7 - crn]);
3256 76a66253 j_mayer
        }
3257 d9bce9d9 j_mayer
    } else {
3258 6676f424 aurel32
        gen_op_load_cr();
3259 d9bce9d9 j_mayer
    }
3260 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3261 79aceca5 bellard
}
3262 79aceca5 bellard
3263 79aceca5 bellard
/* mfmsr */
3264 79aceca5 bellard
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
3265 79aceca5 bellard
{
3266 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3267 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3268 9a64fbe4 bellard
#else
3269 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3270 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3271 9fddaa0c bellard
        return;
3272 9a64fbe4 bellard
    }
3273 6676f424 aurel32
    gen_op_load_msr();
3274 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3275 9a64fbe4 bellard
#endif
3276 79aceca5 bellard
}
3277 79aceca5 bellard
3278 a11b8151 j_mayer
#if 1
3279 6f2d8978 j_mayer
#define SPR_NOACCESS ((void *)(-1UL))
3280 3fc6c082 bellard
#else
3281 3fc6c082 bellard
static void spr_noaccess (void *opaque, int sprn)
3282 3fc6c082 bellard
{
3283 3fc6c082 bellard
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3284 3fc6c082 bellard
    printf("ERROR: try to access SPR %d !\n", sprn);
3285 3fc6c082 bellard
}
3286 3fc6c082 bellard
#define SPR_NOACCESS (&spr_noaccess)
3287 3fc6c082 bellard
#endif
3288 3fc6c082 bellard
3289 79aceca5 bellard
/* mfspr */
3290 b068d6a7 j_mayer
static always_inline void gen_op_mfspr (DisasContext *ctx)
3291 79aceca5 bellard
{
3292 3fc6c082 bellard
    void (*read_cb)(void *opaque, int sprn);
3293 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3294 79aceca5 bellard
3295 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3296 be147d08 j_mayer
    if (ctx->supervisor == 2)
3297 be147d08 j_mayer
        read_cb = ctx->spr_cb[sprn].hea_read;
3298 7863667f j_mayer
    else if (ctx->supervisor)
3299 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].oea_read;
3300 3fc6c082 bellard
    else
3301 9a64fbe4 bellard
#endif
3302 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].uea_read;
3303 76a66253 j_mayer
    if (likely(read_cb != NULL)) {
3304 76a66253 j_mayer
        if (likely(read_cb != SPR_NOACCESS)) {
3305 3fc6c082 bellard
            (*read_cb)(ctx, sprn);
3306 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3307 3fc6c082 bellard
        } else {
3308 3fc6c082 bellard
            /* Privilege exception */
3309 9fceefa7 j_mayer
            /* This is a hack to avoid warnings when running Linux:
3310 9fceefa7 j_mayer
             * this OS breaks the PowerPC virtualisation model,
3311 9fceefa7 j_mayer
             * allowing userland application to read the PVR
3312 9fceefa7 j_mayer
             */
3313 9fceefa7 j_mayer
            if (sprn != SPR_PVR) {
3314 9fceefa7 j_mayer
                if (loglevel != 0) {
3315 6b542af7 j_mayer
                    fprintf(logfile, "Trying to read privileged spr %d %03x at "
3316 077fc206 j_mayer
                            ADDRX "\n", sprn, sprn, ctx->nip);
3317 9fceefa7 j_mayer
                }
3318 077fc206 j_mayer
                printf("Trying to read privileged spr %d %03x at " ADDRX "\n",
3319 077fc206 j_mayer
                       sprn, sprn, ctx->nip);
3320 f24e5695 bellard
            }
3321 e1833e1f j_mayer
            GEN_EXCP_PRIVREG(ctx);
3322 79aceca5 bellard
        }
3323 3fc6c082 bellard
    } else {
3324 3fc6c082 bellard
        /* Not defined */
3325 4a057712 j_mayer
        if (loglevel != 0) {
3326 077fc206 j_mayer
            fprintf(logfile, "Trying to read invalid spr %d %03x at "
3327 077fc206 j_mayer
                    ADDRX "\n", sprn, sprn, ctx->nip);
3328 f24e5695 bellard
        }
3329 077fc206 j_mayer
        printf("Trying to read invalid spr %d %03x at " ADDRX "\n",
3330 077fc206 j_mayer
               sprn, sprn, ctx->nip);
3331 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
3332 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
3333 79aceca5 bellard
    }
3334 79aceca5 bellard
}
3335 79aceca5 bellard
3336 3fc6c082 bellard
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
3337 79aceca5 bellard
{
3338 3fc6c082 bellard
    gen_op_mfspr(ctx);
3339 76a66253 j_mayer
}
3340 3fc6c082 bellard
3341 3fc6c082 bellard
/* mftb */
3342 a750fc0b j_mayer
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3343 3fc6c082 bellard
{
3344 3fc6c082 bellard
    gen_op_mfspr(ctx);
3345 79aceca5 bellard
}
3346 79aceca5 bellard
3347 79aceca5 bellard
/* mtcrf */
3348 8dd4983c bellard
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
3349 79aceca5 bellard
{
3350 76a66253 j_mayer
    uint32_t crm, crn;
3351 3b46e624 ths
3352 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3353 76a66253 j_mayer
    crm = CRM(ctx->opcode);
3354 76a66253 j_mayer
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
3355 76a66253 j_mayer
        crn = ffs(crm);
3356 76a66253 j_mayer
        gen_op_srli_T0(crn * 4);
3357 47e4661c aurel32
        tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_T[0], 0xf);
3358 76a66253 j_mayer
    } else {
3359 6676f424 aurel32
        gen_op_store_cr(crm);
3360 76a66253 j_mayer
    }
3361 79aceca5 bellard
}
3362 79aceca5 bellard
3363 79aceca5 bellard
/* mtmsr */
3364 426613db j_mayer
#if defined(TARGET_PPC64)
3365 be147d08 j_mayer
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B)
3366 426613db j_mayer
{
3367 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3368 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3369 426613db j_mayer
#else
3370 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3371 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3372 426613db j_mayer
        return;
3373 426613db j_mayer
    }
3374 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3375 be147d08 j_mayer
    if (ctx->opcode & 0x00010000) {
3376 be147d08 j_mayer
        /* Special form that does not need any synchronisation */
3377 be147d08 j_mayer
        gen_op_update_riee();
3378 be147d08 j_mayer
    } else {
3379 056b05f8 j_mayer
        /* XXX: we need to update nip before the store
3380 056b05f8 j_mayer
         *      if we enter power saving mode, we will exit the loop
3381 056b05f8 j_mayer
         *      directly from ppc_store_msr
3382 056b05f8 j_mayer
         */
3383 be147d08 j_mayer
        gen_update_nip(ctx, ctx->nip);
3384 6676f424 aurel32
        gen_op_store_msr();
3385 be147d08 j_mayer
        /* Must stop the translation as machine state (may have) changed */
3386 be147d08 j_mayer
        /* Note that mtmsr is not always defined as context-synchronizing */
3387 056b05f8 j_mayer
        ctx->exception = POWERPC_EXCP_STOP;
3388 be147d08 j_mayer
    }
3389 426613db j_mayer
#endif
3390 426613db j_mayer
}
3391 426613db j_mayer
#endif
3392 426613db j_mayer
3393 79aceca5 bellard
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
3394 79aceca5 bellard
{
3395 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3396 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3397 9a64fbe4 bellard
#else
3398 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3399 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3400 9fddaa0c bellard
        return;
3401 9a64fbe4 bellard
    }
3402 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3403 be147d08 j_mayer
    if (ctx->opcode & 0x00010000) {
3404 be147d08 j_mayer
        /* Special form that does not need any synchronisation */
3405 be147d08 j_mayer
        gen_op_update_riee();
3406 be147d08 j_mayer
    } else {
3407 056b05f8 j_mayer
        /* XXX: we need to update nip before the store
3408 056b05f8 j_mayer
         *      if we enter power saving mode, we will exit the loop
3409 056b05f8 j_mayer
         *      directly from ppc_store_msr
3410 056b05f8 j_mayer
         */
3411 be147d08 j_mayer
        gen_update_nip(ctx, ctx->nip);
3412 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3413 be147d08 j_mayer
        if (!ctx->sf_mode)
3414 6676f424 aurel32
            gen_op_store_msr_32();
3415 be147d08 j_mayer
        else
3416 d9bce9d9 j_mayer
#endif
3417 6676f424 aurel32
            gen_op_store_msr();
3418 be147d08 j_mayer
        /* Must stop the translation as machine state (may have) changed */
3419 be147d08 j_mayer
        /* Note that mtmsrd is not always defined as context-synchronizing */
3420 056b05f8 j_mayer
        ctx->exception = POWERPC_EXCP_STOP;
3421 be147d08 j_mayer
    }
3422 9a64fbe4 bellard
#endif
3423 79aceca5 bellard
}
3424 79aceca5 bellard
3425 79aceca5 bellard
/* mtspr */
3426 79aceca5 bellard
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
3427 79aceca5 bellard
{
3428 3fc6c082 bellard
    void (*write_cb)(void *opaque, int sprn);
3429 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3430 79aceca5 bellard
3431 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3432 be147d08 j_mayer
    if (ctx->supervisor == 2)
3433 be147d08 j_mayer
        write_cb = ctx->spr_cb[sprn].hea_write;
3434 7863667f j_mayer
    else if (ctx->supervisor)
3435 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].oea_write;
3436 3fc6c082 bellard
    else
3437 9a64fbe4 bellard
#endif
3438 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].uea_write;
3439 76a66253 j_mayer
    if (likely(write_cb != NULL)) {
3440 76a66253 j_mayer
        if (likely(write_cb != SPR_NOACCESS)) {
3441 f78fb44e aurel32
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3442 3fc6c082 bellard
            (*write_cb)(ctx, sprn);
3443 3fc6c082 bellard
        } else {
3444 3fc6c082 bellard
            /* Privilege exception */
3445 4a057712 j_mayer
            if (loglevel != 0) {
3446 077fc206 j_mayer
                fprintf(logfile, "Trying to write privileged spr %d %03x at "
3447 077fc206 j_mayer
                        ADDRX "\n", sprn, sprn, ctx->nip);
3448 f24e5695 bellard
            }
3449 077fc206 j_mayer
            printf("Trying to write privileged spr %d %03x at " ADDRX "\n",
3450 077fc206 j_mayer
                   sprn, sprn, ctx->nip);
3451 e1833e1f j_mayer
            GEN_EXCP_PRIVREG(ctx);
3452 76a66253 j_mayer
        }
3453 3fc6c082 bellard
    } else {
3454 3fc6c082 bellard
        /* Not defined */
3455 4a057712 j_mayer
        if (loglevel != 0) {
3456 077fc206 j_mayer
            fprintf(logfile, "Trying to write invalid spr %d %03x at "
3457 077fc206 j_mayer
                    ADDRX "\n", sprn, sprn, ctx->nip);
3458 f24e5695 bellard
        }
3459 077fc206 j_mayer
        printf("Trying to write invalid spr %d %03x at " ADDRX "\n",
3460 077fc206 j_mayer
               sprn, sprn, ctx->nip);
3461 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
3462 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
3463 79aceca5 bellard
    }
3464 79aceca5 bellard
}
3465 79aceca5 bellard
3466 79aceca5 bellard
/***                         Cache management                              ***/
3467 79aceca5 bellard
/* dcbf */
3468 0db1b20e j_mayer
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE)
3469 79aceca5 bellard
{
3470 dac454af j_mayer
    /* XXX: specification says this is treated as a load by the MMU */
3471 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3472 a541f297 bellard
    op_ldst(lbz);
3473 79aceca5 bellard
}
3474 79aceca5 bellard
3475 79aceca5 bellard
/* dcbi (Supervisor only) */
3476 9a64fbe4 bellard
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
3477 79aceca5 bellard
{
3478 a541f297 bellard
#if defined(CONFIG_USER_ONLY)
3479 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3480 a541f297 bellard
#else
3481 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3482 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3483 9fddaa0c bellard
        return;
3484 9a64fbe4 bellard
    }
3485 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3486 76a66253 j_mayer
    /* XXX: specification says this should be treated as a store by the MMU */
3487 dac454af j_mayer
    op_ldst(lbz);
3488 a541f297 bellard
    op_ldst(stb);
3489 a541f297 bellard
#endif
3490 79aceca5 bellard
}
3491 79aceca5 bellard
3492 79aceca5 bellard
/* dcdst */
3493 9a64fbe4 bellard
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
3494 79aceca5 bellard
{
3495 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU */
3496 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3497 a541f297 bellard
    op_ldst(lbz);
3498 79aceca5 bellard
}
3499 79aceca5 bellard
3500 79aceca5 bellard
/* dcbt */
3501 0db1b20e j_mayer
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE)
3502 79aceca5 bellard
{
3503 0db1b20e j_mayer
    /* interpreted as no-op */
3504 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3505 76a66253 j_mayer
     *      but does not generate any exception
3506 76a66253 j_mayer
     */
3507 79aceca5 bellard
}
3508 79aceca5 bellard
3509 79aceca5 bellard
/* dcbtst */
3510 0db1b20e j_mayer
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE)
3511 79aceca5 bellard
{
3512 0db1b20e j_mayer
    /* interpreted as no-op */
3513 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3514 76a66253 j_mayer
     *      but does not generate any exception
3515 76a66253 j_mayer
     */
3516 79aceca5 bellard
}
3517 79aceca5 bellard
3518 79aceca5 bellard
/* dcbz */
3519 d63001d1 j_mayer
#define op_dcbz(n) (*gen_op_dcbz[n][ctx->mem_idx])()
3520 7863667f j_mayer
static GenOpFunc *gen_op_dcbz[4][NB_MEM_FUNCS] = {
3521 7863667f j_mayer
    /* 32 bytes cache line size */
3522 d63001d1 j_mayer
    {
3523 7863667f j_mayer
#define gen_op_dcbz_l32_le_raw        gen_op_dcbz_l32_raw
3524 7863667f j_mayer
#define gen_op_dcbz_l32_le_user       gen_op_dcbz_l32_user
3525 7863667f j_mayer
#define gen_op_dcbz_l32_le_kernel     gen_op_dcbz_l32_kernel
3526 7863667f j_mayer
#define gen_op_dcbz_l32_le_hypv       gen_op_dcbz_l32_hypv
3527 7863667f j_mayer
#define gen_op_dcbz_l32_le_64_raw     gen_op_dcbz_l32_64_raw
3528 7863667f j_mayer
#define gen_op_dcbz_l32_le_64_user    gen_op_dcbz_l32_64_user
3529 7863667f j_mayer
#define gen_op_dcbz_l32_le_64_kernel  gen_op_dcbz_l32_64_kernel
3530 7863667f j_mayer
#define gen_op_dcbz_l32_le_64_hypv    gen_op_dcbz_l32_64_hypv
3531 7863667f j_mayer
        GEN_MEM_FUNCS(dcbz_l32),
3532 d63001d1 j_mayer
    },
3533 7863667f j_mayer
    /* 64 bytes cache line size */
3534 d63001d1 j_mayer
    {
3535 7863667f j_mayer
#define gen_op_dcbz_l64_le_raw        gen_op_dcbz_l64_raw
3536 7863667f j_mayer
#define gen_op_dcbz_l64_le_user       gen_op_dcbz_l64_user
3537 7863667f j_mayer
#define gen_op_dcbz_l64_le_kernel     gen_op_dcbz_l64_kernel
3538 7863667f j_mayer
#define gen_op_dcbz_l64_le_hypv       gen_op_dcbz_l64_hypv
3539 7863667f j_mayer
#define gen_op_dcbz_l64_le_64_raw     gen_op_dcbz_l64_64_raw
3540 7863667f j_mayer
#define gen_op_dcbz_l64_le_64_user    gen_op_dcbz_l64_64_user
3541 7863667f j_mayer
#define gen_op_dcbz_l64_le_64_kernel  gen_op_dcbz_l64_64_kernel
3542 7863667f j_mayer
#define gen_op_dcbz_l64_le_64_hypv    gen_op_dcbz_l64_64_hypv
3543 7863667f j_mayer
        GEN_MEM_FUNCS(dcbz_l64),
3544 d63001d1 j_mayer
    },
3545 7863667f j_mayer
    /* 128 bytes cache line size */
3546 d63001d1 j_mayer
    {
3547 7863667f j_mayer
#define gen_op_dcbz_l128_le_raw       gen_op_dcbz_l128_raw
3548 7863667f j_mayer
#define gen_op_dcbz_l128_le_user      gen_op_dcbz_l128_user
3549 7863667f j_mayer
#define gen_op_dcbz_l128_le_kernel    gen_op_dcbz_l128_kernel
3550 7863667f j_mayer
#define gen_op_dcbz_l128_le_hypv      gen_op_dcbz_l128_hypv
3551 7863667f j_mayer
#define gen_op_dcbz_l128_le_64_raw    gen_op_dcbz_l128_64_raw
3552 7863667f j_mayer
#define gen_op_dcbz_l128_le_64_user   gen_op_dcbz_l128_64_user
3553 7863667f j_mayer
#define gen_op_dcbz_l128_le_64_kernel gen_op_dcbz_l128_64_kernel
3554 7863667f j_mayer
#define gen_op_dcbz_l128_le_64_hypv   gen_op_dcbz_l128_64_hypv
3555 7863667f j_mayer
        GEN_MEM_FUNCS(dcbz_l128),
3556 d63001d1 j_mayer
    },
3557 7863667f j_mayer
    /* tunable cache line size */
3558 d63001d1 j_mayer
    {
3559 7863667f j_mayer
#define gen_op_dcbz_le_raw            gen_op_dcbz_raw
3560 7863667f j_mayer
#define gen_op_dcbz_le_user           gen_op_dcbz_user
3561 7863667f j_mayer
#define gen_op_dcbz_le_kernel         gen_op_dcbz_kernel
3562 7863667f j_mayer
#define gen_op_dcbz_le_hypv           gen_op_dcbz_hypv
3563 7863667f j_mayer
#define gen_op_dcbz_le_64_raw         gen_op_dcbz_64_raw
3564 7863667f j_mayer
#define gen_op_dcbz_le_64_user        gen_op_dcbz_64_user
3565 7863667f j_mayer
#define gen_op_dcbz_le_64_kernel      gen_op_dcbz_64_kernel
3566 7863667f j_mayer
#define gen_op_dcbz_le_64_hypv        gen_op_dcbz_64_hypv
3567 7863667f j_mayer
        GEN_MEM_FUNCS(dcbz),
3568 d63001d1 j_mayer
    },
3569 76a66253 j_mayer
};
3570 9a64fbe4 bellard
3571 b068d6a7 j_mayer
static always_inline void handler_dcbz (DisasContext *ctx,
3572 b068d6a7 j_mayer
                                        int dcache_line_size)
3573 d63001d1 j_mayer
{
3574 d63001d1 j_mayer
    int n;
3575 d63001d1 j_mayer
3576 d63001d1 j_mayer
    switch (dcache_line_size) {
3577 d63001d1 j_mayer
    case 32:
3578 d63001d1 j_mayer
        n = 0;
3579 d63001d1 j_mayer
        break;
3580 d63001d1 j_mayer
    case 64:
3581 d63001d1 j_mayer
        n = 1;
3582 d63001d1 j_mayer
        break;
3583 d63001d1 j_mayer
    case 128:
3584 d63001d1 j_mayer
        n = 2;
3585 d63001d1 j_mayer
        break;
3586 d63001d1 j_mayer
    default:
3587 d63001d1 j_mayer
        n = 3;
3588 d63001d1 j_mayer
        break;
3589 d63001d1 j_mayer
    }
3590 d63001d1 j_mayer
    op_dcbz(n);
3591 d63001d1 j_mayer
}
3592 d63001d1 j_mayer
3593 d63001d1 j_mayer
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ)
3594 79aceca5 bellard
{
3595 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3596 d63001d1 j_mayer
    handler_dcbz(ctx, ctx->dcache_line_size);
3597 d63001d1 j_mayer
    gen_op_check_reservation();
3598 d63001d1 j_mayer
}
3599 d63001d1 j_mayer
3600 c7697e1f j_mayer
GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT)
3601 d63001d1 j_mayer
{
3602 d63001d1 j_mayer
    gen_addr_reg_index(ctx);
3603 d63001d1 j_mayer
    if (ctx->opcode & 0x00200000)
3604 d63001d1 j_mayer
        handler_dcbz(ctx, ctx->dcache_line_size);
3605 d63001d1 j_mayer
    else
3606 d63001d1 j_mayer
        handler_dcbz(ctx, -1);
3607 4b3686fa bellard
    gen_op_check_reservation();
3608 79aceca5 bellard
}
3609 79aceca5 bellard
3610 79aceca5 bellard
/* icbi */
3611 36f69651 j_mayer
#define op_icbi() (*gen_op_icbi[ctx->mem_idx])()
3612 7863667f j_mayer
#define gen_op_icbi_le_raw       gen_op_icbi_raw
3613 7863667f j_mayer
#define gen_op_icbi_le_user      gen_op_icbi_user
3614 7863667f j_mayer
#define gen_op_icbi_le_kernel    gen_op_icbi_kernel
3615 7863667f j_mayer
#define gen_op_icbi_le_hypv      gen_op_icbi_hypv
3616 7863667f j_mayer
#define gen_op_icbi_le_64_raw    gen_op_icbi_64_raw
3617 7863667f j_mayer
#define gen_op_icbi_le_64_user   gen_op_icbi_64_user
3618 7863667f j_mayer
#define gen_op_icbi_le_64_kernel gen_op_icbi_64_kernel
3619 7863667f j_mayer
#define gen_op_icbi_le_64_hypv   gen_op_icbi_64_hypv
3620 7863667f j_mayer
static GenOpFunc *gen_op_icbi[NB_MEM_FUNCS] = {
3621 7863667f j_mayer
    GEN_MEM_FUNCS(icbi),
3622 36f69651 j_mayer
};
3623 e1833e1f j_mayer
3624 1b413d55 j_mayer
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI)
3625 79aceca5 bellard
{
3626 30032c94 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
3627 30032c94 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
3628 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3629 36f69651 j_mayer
    op_icbi();
3630 79aceca5 bellard
}
3631 79aceca5 bellard
3632 79aceca5 bellard
/* Optional: */
3633 79aceca5 bellard
/* dcba */
3634 a750fc0b j_mayer
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
3635 79aceca5 bellard
{
3636 0db1b20e j_mayer
    /* interpreted as no-op */
3637 0db1b20e j_mayer
    /* XXX: specification say this is treated as a store by the MMU
3638 0db1b20e j_mayer
     *      but does not generate any exception
3639 0db1b20e j_mayer
     */
3640 79aceca5 bellard
}
3641 79aceca5 bellard
3642 79aceca5 bellard
/***                    Segment register manipulation                      ***/
3643 79aceca5 bellard
/* Supervisor only: */
3644 79aceca5 bellard
/* mfsr */
3645 79aceca5 bellard
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
3646 79aceca5 bellard
{
3647 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3648 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3649 9a64fbe4 bellard
#else
3650 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3651 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3652 9fddaa0c bellard
        return;
3653 9a64fbe4 bellard
    }
3654 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
3655 76a66253 j_mayer
    gen_op_load_sr();
3656 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3657 9a64fbe4 bellard
#endif
3658 79aceca5 bellard
}
3659 79aceca5 bellard
3660 79aceca5 bellard
/* mfsrin */
3661 9a64fbe4 bellard
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
3662 79aceca5 bellard
{
3663 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3664 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3665 9a64fbe4 bellard
#else
3666 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3667 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3668 9fddaa0c bellard
        return;
3669 9a64fbe4 bellard
    }
3670 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3671 76a66253 j_mayer
    gen_op_srli_T1(28);
3672 76a66253 j_mayer
    gen_op_load_sr();
3673 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3674 9a64fbe4 bellard
#endif
3675 79aceca5 bellard
}
3676 79aceca5 bellard
3677 79aceca5 bellard
/* mtsr */
3678 e63c59cb bellard
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
3679 79aceca5 bellard
{
3680 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3681 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3682 9a64fbe4 bellard
#else
3683 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3684 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3685 9fddaa0c bellard
        return;
3686 9a64fbe4 bellard
    }
3687 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3688 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
3689 76a66253 j_mayer
    gen_op_store_sr();
3690 9a64fbe4 bellard
#endif
3691 79aceca5 bellard
}
3692 79aceca5 bellard
3693 79aceca5 bellard
/* mtsrin */
3694 9a64fbe4 bellard
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
3695 79aceca5 bellard
{
3696 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3697 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3698 9a64fbe4 bellard
#else
3699 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3700 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3701 9fddaa0c bellard
        return;
3702 9a64fbe4 bellard
    }
3703 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3704 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3705 76a66253 j_mayer
    gen_op_srli_T1(28);
3706 76a66253 j_mayer
    gen_op_store_sr();
3707 9a64fbe4 bellard
#endif
3708 79aceca5 bellard
}
3709 79aceca5 bellard
3710 12de9a39 j_mayer
#if defined(TARGET_PPC64)
3711 12de9a39 j_mayer
/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
3712 12de9a39 j_mayer
/* mfsr */
3713 c7697e1f j_mayer
GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B)
3714 12de9a39 j_mayer
{
3715 12de9a39 j_mayer
#if defined(CONFIG_USER_ONLY)
3716 12de9a39 j_mayer
    GEN_EXCP_PRIVREG(ctx);
3717 12de9a39 j_mayer
#else
3718 12de9a39 j_mayer
    if (unlikely(!ctx->supervisor)) {
3719 12de9a39 j_mayer
        GEN_EXCP_PRIVREG(ctx);
3720 12de9a39 j_mayer
        return;
3721 12de9a39 j_mayer
    }
3722 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
3723 12de9a39 j_mayer
    gen_op_load_slb();
3724 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3725 12de9a39 j_mayer
#endif
3726 12de9a39 j_mayer
}
3727 12de9a39 j_mayer
3728 12de9a39 j_mayer
/* mfsrin */
3729 c7697e1f j_mayer
GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
3730 c7697e1f j_mayer
             PPC_SEGMENT_64B)
3731 12de9a39 j_mayer
{
3732 12de9a39 j_mayer
#if defined(CONFIG_USER_ONLY)
3733 12de9a39 j_mayer
    GEN_EXCP_PRIVREG(ctx);
3734 12de9a39 j_mayer
#else
3735 12de9a39 j_mayer
    if (unlikely(!ctx->supervisor)) {
3736 12de9a39 j_mayer
        GEN_EXCP_PRIVREG(ctx);
3737 12de9a39 j_mayer
        return;
3738 12de9a39 j_mayer
    }
3739 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3740 12de9a39 j_mayer
    gen_op_srli_T1(28);
3741 12de9a39 j_mayer
    gen_op_load_slb();
3742 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3743 12de9a39 j_mayer
#endif
3744 12de9a39 j_mayer
}
3745 12de9a39 j_mayer
3746 12de9a39 j_mayer
/* mtsr */
3747 c7697e1f j_mayer
GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B)
3748 12de9a39 j_mayer
{
3749 12de9a39 j_mayer
#if defined(CONFIG_USER_ONLY)
3750 12de9a39 j_mayer
    GEN_EXCP_PRIVREG(ctx);
3751 12de9a39 j_mayer
#else
3752 12de9a39 j_mayer
    if (unlikely(!ctx->supervisor)) {
3753 12de9a39 j_mayer
        GEN_EXCP_PRIVREG(ctx);
3754 12de9a39 j_mayer
        return;
3755 12de9a39 j_mayer
    }
3756 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3757 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
3758 12de9a39 j_mayer
    gen_op_store_slb();
3759 12de9a39 j_mayer
#endif
3760 12de9a39 j_mayer
}
3761 12de9a39 j_mayer
3762 12de9a39 j_mayer
/* mtsrin */
3763 c7697e1f j_mayer
GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
3764 c7697e1f j_mayer
             PPC_SEGMENT_64B)
3765 12de9a39 j_mayer
{
3766 12de9a39 j_mayer
#if defined(CONFIG_USER_ONLY)
3767 12de9a39 j_mayer
    GEN_EXCP_PRIVREG(ctx);
3768 12de9a39 j_mayer
#else
3769 12de9a39 j_mayer
    if (unlikely(!ctx->supervisor)) {
3770 12de9a39 j_mayer
        GEN_EXCP_PRIVREG(ctx);
3771 12de9a39 j_mayer
        return;
3772 12de9a39 j_mayer
    }
3773 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3774 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3775 12de9a39 j_mayer
    gen_op_srli_T1(28);
3776 12de9a39 j_mayer
    gen_op_store_slb();
3777 12de9a39 j_mayer
#endif
3778 12de9a39 j_mayer
}
3779 12de9a39 j_mayer
#endif /* defined(TARGET_PPC64) */
3780 12de9a39 j_mayer
3781 79aceca5 bellard
/***                      Lookaside buffer management                      ***/
3782 79aceca5 bellard
/* Optional & supervisor only: */
3783 79aceca5 bellard
/* tlbia */
3784 3fc6c082 bellard
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
3785 79aceca5 bellard
{
3786 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3787 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3788 9a64fbe4 bellard
#else
3789 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3790 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3791 9fddaa0c bellard
        return;
3792 9a64fbe4 bellard
    }
3793 9a64fbe4 bellard
    gen_op_tlbia();
3794 9a64fbe4 bellard
#endif
3795 79aceca5 bellard
}
3796 79aceca5 bellard
3797 79aceca5 bellard
/* tlbie */
3798 76a66253 j_mayer
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
3799 79aceca5 bellard
{
3800 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3801 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3802 9a64fbe4 bellard
#else
3803 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3804 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3805 9fddaa0c bellard
        return;
3806 9a64fbe4 bellard
    }
3807 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
3808 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3809 d9bce9d9 j_mayer
    if (ctx->sf_mode)
3810 d9bce9d9 j_mayer
        gen_op_tlbie_64();
3811 d9bce9d9 j_mayer
    else
3812 d9bce9d9 j_mayer
#endif
3813 d9bce9d9 j_mayer
        gen_op_tlbie();
3814 9a64fbe4 bellard
#endif
3815 79aceca5 bellard
}
3816 79aceca5 bellard
3817 79aceca5 bellard
/* tlbsync */
3818 76a66253 j_mayer
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
3819 79aceca5 bellard
{
3820 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3821 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3822 9a64fbe4 bellard
#else
3823 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3824 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3825 9fddaa0c bellard
        return;
3826 9a64fbe4 bellard
    }
3827 9a64fbe4 bellard
    /* This has no effect: it should ensure that all previous
3828 9a64fbe4 bellard
     * tlbie have completed
3829 9a64fbe4 bellard
     */
3830 e1833e1f j_mayer
    GEN_STOP(ctx);
3831 9a64fbe4 bellard
#endif
3832 79aceca5 bellard
}
3833 79aceca5 bellard
3834 426613db j_mayer
#if defined(TARGET_PPC64)
3835 426613db j_mayer
/* slbia */
3836 426613db j_mayer
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
3837 426613db j_mayer
{
3838 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3839 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3840 426613db j_mayer
#else
3841 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3842 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3843 426613db j_mayer
        return;
3844 426613db j_mayer
    }
3845 426613db j_mayer
    gen_op_slbia();
3846 426613db j_mayer
#endif
3847 426613db j_mayer
}
3848 426613db j_mayer
3849 426613db j_mayer
/* slbie */
3850 426613db j_mayer
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
3851 426613db j_mayer
{
3852 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3853 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3854 426613db j_mayer
#else
3855 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3856 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3857 426613db j_mayer
        return;
3858 426613db j_mayer
    }
3859 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
3860 426613db j_mayer
    gen_op_slbie();
3861 426613db j_mayer
#endif
3862 426613db j_mayer
}
3863 426613db j_mayer
#endif
3864 426613db j_mayer
3865 79aceca5 bellard
/***                              External control                         ***/
3866 79aceca5 bellard
/* Optional: */
3867 9a64fbe4 bellard
#define op_eciwx() (*gen_op_eciwx[ctx->mem_idx])()
3868 9a64fbe4 bellard
#define op_ecowx() (*gen_op_ecowx[ctx->mem_idx])()
3869 7863667f j_mayer
static GenOpFunc *gen_op_eciwx[NB_MEM_FUNCS] = {
3870 7863667f j_mayer
    GEN_MEM_FUNCS(eciwx),
3871 111bfab3 bellard
};
3872 7863667f j_mayer
static GenOpFunc *gen_op_ecowx[NB_MEM_FUNCS] = {
3873 7863667f j_mayer
    GEN_MEM_FUNCS(ecowx),
3874 111bfab3 bellard
};
3875 9a64fbe4 bellard
3876 111bfab3 bellard
/* eciwx */
3877 79aceca5 bellard
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
3878 79aceca5 bellard
{
3879 9a64fbe4 bellard
    /* Should check EAR[E] & alignment ! */
3880 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3881 76a66253 j_mayer
    op_eciwx();
3882 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3883 76a66253 j_mayer
}
3884 76a66253 j_mayer
3885 76a66253 j_mayer
/* ecowx */
3886 76a66253 j_mayer
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
3887 76a66253 j_mayer
{
3888 76a66253 j_mayer
    /* Should check EAR[E] & alignment ! */
3889 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3890 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
3891 76a66253 j_mayer
    op_ecowx();
3892 76a66253 j_mayer
}
3893 76a66253 j_mayer
3894 76a66253 j_mayer
/* PowerPC 601 specific instructions */
3895 76a66253 j_mayer
/* abs - abs. */
3896 76a66253 j_mayer
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
3897 76a66253 j_mayer
{
3898 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3899 76a66253 j_mayer
    gen_op_POWER_abs();
3900 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3901 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3902 76a66253 j_mayer
        gen_set_Rc0(ctx);
3903 76a66253 j_mayer
}
3904 76a66253 j_mayer
3905 76a66253 j_mayer
/* abso - abso. */
3906 76a66253 j_mayer
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
3907 76a66253 j_mayer
{
3908 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3909 76a66253 j_mayer
    gen_op_POWER_abso();
3910 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3911 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3912 76a66253 j_mayer
        gen_set_Rc0(ctx);
3913 76a66253 j_mayer
}
3914 76a66253 j_mayer
3915 76a66253 j_mayer
/* clcs */
3916 a750fc0b j_mayer
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
3917 76a66253 j_mayer
{
3918 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3919 76a66253 j_mayer
    gen_op_POWER_clcs();
3920 c7697e1f j_mayer
    /* Rc=1 sets CR0 to an undefined state */
3921 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3922 76a66253 j_mayer
}
3923 76a66253 j_mayer
3924 76a66253 j_mayer
/* div - div. */
3925 76a66253 j_mayer
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
3926 76a66253 j_mayer
{
3927 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3928 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3929 76a66253 j_mayer
    gen_op_POWER_div();
3930 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3931 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3932 76a66253 j_mayer
        gen_set_Rc0(ctx);
3933 76a66253 j_mayer
}
3934 76a66253 j_mayer
3935 76a66253 j_mayer
/* divo - divo. */
3936 76a66253 j_mayer
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
3937 76a66253 j_mayer
{
3938 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3939 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3940 76a66253 j_mayer
    gen_op_POWER_divo();
3941 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3942 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3943 76a66253 j_mayer
        gen_set_Rc0(ctx);
3944 76a66253 j_mayer
}
3945 76a66253 j_mayer
3946 76a66253 j_mayer
/* divs - divs. */
3947 76a66253 j_mayer
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
3948 76a66253 j_mayer
{
3949 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3950 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3951 76a66253 j_mayer
    gen_op_POWER_divs();
3952 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3953 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3954 76a66253 j_mayer
        gen_set_Rc0(ctx);
3955 76a66253 j_mayer
}
3956 76a66253 j_mayer
3957 76a66253 j_mayer
/* divso - divso. */
3958 76a66253 j_mayer
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
3959 76a66253 j_mayer
{
3960 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3961 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3962 76a66253 j_mayer
    gen_op_POWER_divso();
3963 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3964 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3965 76a66253 j_mayer
        gen_set_Rc0(ctx);
3966 76a66253 j_mayer
}
3967 76a66253 j_mayer
3968 76a66253 j_mayer
/* doz - doz. */
3969 76a66253 j_mayer
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
3970 76a66253 j_mayer
{
3971 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3972 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3973 76a66253 j_mayer
    gen_op_POWER_doz();
3974 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3975 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3976 76a66253 j_mayer
        gen_set_Rc0(ctx);
3977 76a66253 j_mayer
}
3978 76a66253 j_mayer
3979 76a66253 j_mayer
/* dozo - dozo. */
3980 76a66253 j_mayer
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
3981 76a66253 j_mayer
{
3982 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3983 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3984 76a66253 j_mayer
    gen_op_POWER_dozo();
3985 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3986 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3987 76a66253 j_mayer
        gen_set_Rc0(ctx);
3988 76a66253 j_mayer
}
3989 76a66253 j_mayer
3990 76a66253 j_mayer
/* dozi */
3991 76a66253 j_mayer
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3992 76a66253 j_mayer
{
3993 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
3994 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
3995 76a66253 j_mayer
    gen_op_POWER_doz();
3996 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3997 76a66253 j_mayer
}
3998 76a66253 j_mayer
3999 7863667f j_mayer
/* As lscbx load from memory byte after byte, it's always endian safe.
4000 7863667f j_mayer
 * Original POWER is 32 bits only, define 64 bits ops as 32 bits ones
4001 7863667f j_mayer
 */
4002 2857068e j_mayer
#define op_POWER_lscbx(start, ra, rb)                                         \
4003 76a66253 j_mayer
(*gen_op_POWER_lscbx[ctx->mem_idx])(start, ra, rb)
4004 7863667f j_mayer
#define gen_op_POWER_lscbx_64_raw       gen_op_POWER_lscbx_raw
4005 7863667f j_mayer
#define gen_op_POWER_lscbx_64_user      gen_op_POWER_lscbx_user
4006 7863667f j_mayer
#define gen_op_POWER_lscbx_64_kernel    gen_op_POWER_lscbx_kernel
4007 7863667f j_mayer
#define gen_op_POWER_lscbx_64_hypv      gen_op_POWER_lscbx_hypv
4008 7863667f j_mayer
#define gen_op_POWER_lscbx_le_raw       gen_op_POWER_lscbx_raw
4009 7863667f j_mayer
#define gen_op_POWER_lscbx_le_user      gen_op_POWER_lscbx_user
4010 7863667f j_mayer
#define gen_op_POWER_lscbx_le_kernel    gen_op_POWER_lscbx_kernel
4011 7863667f j_mayer
#define gen_op_POWER_lscbx_le_hypv      gen_op_POWER_lscbx_hypv
4012 7863667f j_mayer
#define gen_op_POWER_lscbx_le_64_raw    gen_op_POWER_lscbx_raw
4013 7863667f j_mayer
#define gen_op_POWER_lscbx_le_64_user   gen_op_POWER_lscbx_user
4014 7863667f j_mayer
#define gen_op_POWER_lscbx_le_64_kernel gen_op_POWER_lscbx_kernel
4015 7863667f j_mayer
#define gen_op_POWER_lscbx_le_64_hypv   gen_op_POWER_lscbx_hypv
4016 7863667f j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[NB_MEM_FUNCS] = {
4017 7863667f j_mayer
    GEN_MEM_FUNCS(POWER_lscbx),
4018 76a66253 j_mayer
};
4019 76a66253 j_mayer
4020 76a66253 j_mayer
/* lscbx - lscbx. */
4021 76a66253 j_mayer
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
4022 76a66253 j_mayer
{
4023 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4024 76a66253 j_mayer
    int rb = rB(ctx->opcode);
4025 76a66253 j_mayer
4026 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4027 76a66253 j_mayer
    if (ra == 0) {
4028 76a66253 j_mayer
        ra = rb;
4029 76a66253 j_mayer
    }
4030 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4031 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4032 76a66253 j_mayer
    gen_op_load_xer_bc();
4033 76a66253 j_mayer
    gen_op_load_xer_cmp();
4034 76a66253 j_mayer
    op_POWER_lscbx(rD(ctx->opcode), ra, rb);
4035 76a66253 j_mayer
    gen_op_store_xer_bc();
4036 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4037 76a66253 j_mayer
        gen_set_Rc0(ctx);
4038 76a66253 j_mayer
}
4039 76a66253 j_mayer
4040 76a66253 j_mayer
/* maskg - maskg. */
4041 76a66253 j_mayer
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
4042 76a66253 j_mayer
{
4043 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4044 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4045 76a66253 j_mayer
    gen_op_POWER_maskg();
4046 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4047 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4048 76a66253 j_mayer
        gen_set_Rc0(ctx);
4049 76a66253 j_mayer
}
4050 76a66253 j_mayer
4051 76a66253 j_mayer
/* maskir - maskir. */
4052 76a66253 j_mayer
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
4053 76a66253 j_mayer
{
4054 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4055 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
4056 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4057 76a66253 j_mayer
    gen_op_POWER_maskir();
4058 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4059 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4060 76a66253 j_mayer
        gen_set_Rc0(ctx);
4061 76a66253 j_mayer
}
4062 76a66253 j_mayer
4063 76a66253 j_mayer
/* mul - mul. */
4064 76a66253 j_mayer
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
4065 76a66253 j_mayer
{
4066 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4067 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4068 76a66253 j_mayer
    gen_op_POWER_mul();
4069 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4070 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4071 76a66253 j_mayer
        gen_set_Rc0(ctx);
4072 76a66253 j_mayer
}
4073 76a66253 j_mayer
4074 76a66253 j_mayer
/* mulo - mulo. */
4075 76a66253 j_mayer
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
4076 76a66253 j_mayer
{
4077 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4078 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4079 76a66253 j_mayer
    gen_op_POWER_mulo();
4080 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4081 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4082 76a66253 j_mayer
        gen_set_Rc0(ctx);
4083 76a66253 j_mayer
}
4084 76a66253 j_mayer
4085 76a66253 j_mayer
/* nabs - nabs. */
4086 76a66253 j_mayer
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
4087 76a66253 j_mayer
{
4088 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4089 76a66253 j_mayer
    gen_op_POWER_nabs();
4090 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4091 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4092 76a66253 j_mayer
        gen_set_Rc0(ctx);
4093 76a66253 j_mayer
}
4094 76a66253 j_mayer
4095 76a66253 j_mayer
/* nabso - nabso. */
4096 76a66253 j_mayer
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
4097 76a66253 j_mayer
{
4098 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4099 76a66253 j_mayer
    gen_op_POWER_nabso();
4100 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4101 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4102 76a66253 j_mayer
        gen_set_Rc0(ctx);
4103 76a66253 j_mayer
}
4104 76a66253 j_mayer
4105 76a66253 j_mayer
/* rlmi - rlmi. */
4106 76a66253 j_mayer
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
4107 76a66253 j_mayer
{
4108 76a66253 j_mayer
    uint32_t mb, me;
4109 76a66253 j_mayer
4110 76a66253 j_mayer
    mb = MB(ctx->opcode);
4111 76a66253 j_mayer
    me = ME(ctx->opcode);
4112 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4113 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
4114 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4115 76a66253 j_mayer
    gen_op_POWER_rlmi(MASK(mb, me), ~MASK(mb, me));
4116 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4117 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4118 76a66253 j_mayer
        gen_set_Rc0(ctx);
4119 76a66253 j_mayer
}
4120 76a66253 j_mayer
4121 76a66253 j_mayer
/* rrib - rrib. */
4122 76a66253 j_mayer
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
4123 76a66253 j_mayer
{
4124 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4125 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
4126 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4127 76a66253 j_mayer
    gen_op_POWER_rrib();
4128 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4129 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4130 76a66253 j_mayer
        gen_set_Rc0(ctx);
4131 76a66253 j_mayer
}
4132 76a66253 j_mayer
4133 76a66253 j_mayer
/* sle - sle. */
4134 76a66253 j_mayer
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
4135 76a66253 j_mayer
{
4136 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4137 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4138 76a66253 j_mayer
    gen_op_POWER_sle();
4139 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4140 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4141 76a66253 j_mayer
        gen_set_Rc0(ctx);
4142 76a66253 j_mayer
}
4143 76a66253 j_mayer
4144 76a66253 j_mayer
/* sleq - sleq. */
4145 76a66253 j_mayer
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
4146 76a66253 j_mayer
{
4147 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4148 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4149 76a66253 j_mayer
    gen_op_POWER_sleq();
4150 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4151 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4152 76a66253 j_mayer
        gen_set_Rc0(ctx);
4153 76a66253 j_mayer
}
4154 76a66253 j_mayer
4155 76a66253 j_mayer
/* sliq - sliq. */
4156 76a66253 j_mayer
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
4157 76a66253 j_mayer
{
4158 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4159 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4160 76a66253 j_mayer
    gen_op_POWER_sle();
4161 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4162 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4163 76a66253 j_mayer
        gen_set_Rc0(ctx);
4164 76a66253 j_mayer
}
4165 76a66253 j_mayer
4166 76a66253 j_mayer
/* slliq - slliq. */
4167 76a66253 j_mayer
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
4168 76a66253 j_mayer
{
4169 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4170 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4171 76a66253 j_mayer
    gen_op_POWER_sleq();
4172 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4173 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4174 76a66253 j_mayer
        gen_set_Rc0(ctx);
4175 76a66253 j_mayer
}
4176 76a66253 j_mayer
4177 76a66253 j_mayer
/* sllq - sllq. */
4178 76a66253 j_mayer
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
4179 76a66253 j_mayer
{
4180 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4181 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4182 76a66253 j_mayer
    gen_op_POWER_sllq();
4183 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4184 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4185 76a66253 j_mayer
        gen_set_Rc0(ctx);
4186 76a66253 j_mayer
}
4187 76a66253 j_mayer
4188 76a66253 j_mayer
/* slq - slq. */
4189 76a66253 j_mayer
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
4190 76a66253 j_mayer
{
4191 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4192 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4193 76a66253 j_mayer
    gen_op_POWER_slq();
4194 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4195 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4196 76a66253 j_mayer
        gen_set_Rc0(ctx);
4197 76a66253 j_mayer
}
4198 76a66253 j_mayer
4199 d9bce9d9 j_mayer
/* sraiq - sraiq. */
4200 76a66253 j_mayer
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
4201 76a66253 j_mayer
{
4202 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4203 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4204 76a66253 j_mayer
    gen_op_POWER_sraq();
4205 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4206 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4207 76a66253 j_mayer
        gen_set_Rc0(ctx);
4208 76a66253 j_mayer
}
4209 76a66253 j_mayer
4210 76a66253 j_mayer
/* sraq - sraq. */
4211 76a66253 j_mayer
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
4212 76a66253 j_mayer
{
4213 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4214 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4215 76a66253 j_mayer
    gen_op_POWER_sraq();
4216 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4217 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4218 76a66253 j_mayer
        gen_set_Rc0(ctx);
4219 76a66253 j_mayer
}
4220 76a66253 j_mayer
4221 76a66253 j_mayer
/* sre - sre. */
4222 76a66253 j_mayer
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
4223 76a66253 j_mayer
{
4224 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4225 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4226 76a66253 j_mayer
    gen_op_POWER_sre();
4227 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4228 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4229 76a66253 j_mayer
        gen_set_Rc0(ctx);
4230 76a66253 j_mayer
}
4231 76a66253 j_mayer
4232 76a66253 j_mayer
/* srea - srea. */
4233 76a66253 j_mayer
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
4234 76a66253 j_mayer
{
4235 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4236 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4237 76a66253 j_mayer
    gen_op_POWER_srea();
4238 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4239 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4240 76a66253 j_mayer
        gen_set_Rc0(ctx);
4241 76a66253 j_mayer
}
4242 76a66253 j_mayer
4243 76a66253 j_mayer
/* sreq */
4244 76a66253 j_mayer
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
4245 76a66253 j_mayer
{
4246 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4247 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4248 76a66253 j_mayer
    gen_op_POWER_sreq();
4249 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4250 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4251 76a66253 j_mayer
        gen_set_Rc0(ctx);
4252 76a66253 j_mayer
}
4253 76a66253 j_mayer
4254 76a66253 j_mayer
/* sriq */
4255 76a66253 j_mayer
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
4256 76a66253 j_mayer
{
4257 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4258 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4259 76a66253 j_mayer
    gen_op_POWER_srq();
4260 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4261 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4262 76a66253 j_mayer
        gen_set_Rc0(ctx);
4263 76a66253 j_mayer
}
4264 76a66253 j_mayer
4265 76a66253 j_mayer
/* srliq */
4266 76a66253 j_mayer
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
4267 76a66253 j_mayer
{
4268 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4269 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4270 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4271 76a66253 j_mayer
    gen_op_POWER_srlq();
4272 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4273 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4274 76a66253 j_mayer
        gen_set_Rc0(ctx);
4275 76a66253 j_mayer
}
4276 76a66253 j_mayer
4277 76a66253 j_mayer
/* srlq */
4278 76a66253 j_mayer
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
4279 76a66253 j_mayer
{
4280 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4281 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4282 76a66253 j_mayer
    gen_op_POWER_srlq();
4283 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4284 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4285 76a66253 j_mayer
        gen_set_Rc0(ctx);
4286 76a66253 j_mayer
}
4287 76a66253 j_mayer
4288 76a66253 j_mayer
/* srq */
4289 76a66253 j_mayer
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
4290 76a66253 j_mayer
{
4291 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4292 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4293 76a66253 j_mayer
    gen_op_POWER_srq();
4294 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4295 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4296 76a66253 j_mayer
        gen_set_Rc0(ctx);
4297 76a66253 j_mayer
}
4298 76a66253 j_mayer
4299 76a66253 j_mayer
/* PowerPC 602 specific instructions */
4300 76a66253 j_mayer
/* dsa  */
4301 76a66253 j_mayer
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
4302 76a66253 j_mayer
{
4303 76a66253 j_mayer
    /* XXX: TODO */
4304 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4305 76a66253 j_mayer
}
4306 76a66253 j_mayer
4307 76a66253 j_mayer
/* esa */
4308 76a66253 j_mayer
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
4309 76a66253 j_mayer
{
4310 76a66253 j_mayer
    /* XXX: TODO */
4311 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4312 76a66253 j_mayer
}
4313 76a66253 j_mayer
4314 76a66253 j_mayer
/* mfrom */
4315 76a66253 j_mayer
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
4316 76a66253 j_mayer
{
4317 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4318 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4319 76a66253 j_mayer
#else
4320 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4321 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4322 76a66253 j_mayer
        return;
4323 76a66253 j_mayer
    }
4324 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4325 76a66253 j_mayer
    gen_op_602_mfrom();
4326 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4327 76a66253 j_mayer
#endif
4328 76a66253 j_mayer
}
4329 76a66253 j_mayer
4330 76a66253 j_mayer
/* 602 - 603 - G2 TLB management */
4331 76a66253 j_mayer
/* tlbld */
4332 c7697e1f j_mayer
GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
4333 76a66253 j_mayer
{
4334 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4335 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4336 76a66253 j_mayer
#else
4337 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4338 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4339 76a66253 j_mayer
        return;
4340 76a66253 j_mayer
    }
4341 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4342 76a66253 j_mayer
    gen_op_6xx_tlbld();
4343 76a66253 j_mayer
#endif
4344 76a66253 j_mayer
}
4345 76a66253 j_mayer
4346 76a66253 j_mayer
/* tlbli */
4347 c7697e1f j_mayer
GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
4348 76a66253 j_mayer
{
4349 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4350 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4351 76a66253 j_mayer
#else
4352 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4353 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4354 76a66253 j_mayer
        return;
4355 76a66253 j_mayer
    }
4356 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4357 76a66253 j_mayer
    gen_op_6xx_tlbli();
4358 76a66253 j_mayer
#endif
4359 76a66253 j_mayer
}
4360 76a66253 j_mayer
4361 7dbe11ac j_mayer
/* 74xx TLB management */
4362 7dbe11ac j_mayer
/* tlbld */
4363 c7697e1f j_mayer
GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB)
4364 7dbe11ac j_mayer
{
4365 7dbe11ac j_mayer
#if defined(CONFIG_USER_ONLY)
4366 7dbe11ac j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4367 7dbe11ac j_mayer
#else
4368 7dbe11ac j_mayer
    if (unlikely(!ctx->supervisor)) {
4369 7dbe11ac j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4370 7dbe11ac j_mayer
        return;
4371 7dbe11ac j_mayer
    }
4372 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4373 7dbe11ac j_mayer
    gen_op_74xx_tlbld();
4374 7dbe11ac j_mayer
#endif
4375 7dbe11ac j_mayer
}
4376 7dbe11ac j_mayer
4377 7dbe11ac j_mayer
/* tlbli */
4378 c7697e1f j_mayer
GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB)
4379 7dbe11ac j_mayer
{
4380 7dbe11ac j_mayer
#if defined(CONFIG_USER_ONLY)
4381 7dbe11ac j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4382 7dbe11ac j_mayer
#else
4383 7dbe11ac j_mayer
    if (unlikely(!ctx->supervisor)) {
4384 7dbe11ac j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4385 7dbe11ac j_mayer
        return;
4386 7dbe11ac j_mayer
    }
4387 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4388 7dbe11ac j_mayer
    gen_op_74xx_tlbli();
4389 7dbe11ac j_mayer
#endif
4390 7dbe11ac j_mayer
}
4391 7dbe11ac j_mayer
4392 76a66253 j_mayer
/* POWER instructions not in PowerPC 601 */
4393 76a66253 j_mayer
/* clf */
4394 76a66253 j_mayer
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
4395 76a66253 j_mayer
{
4396 76a66253 j_mayer
    /* Cache line flush: implemented as no-op */
4397 76a66253 j_mayer
}
4398 76a66253 j_mayer
4399 76a66253 j_mayer
/* cli */
4400 76a66253 j_mayer
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
4401 76a66253 j_mayer
{
4402 7f75ffd3 blueswir1
    /* Cache line invalidate: privileged and treated as no-op */
4403 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4404 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4405 76a66253 j_mayer
#else
4406 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4407 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4408 76a66253 j_mayer
        return;
4409 76a66253 j_mayer
    }
4410 76a66253 j_mayer
#endif
4411 76a66253 j_mayer
}
4412 76a66253 j_mayer
4413 76a66253 j_mayer
/* dclst */
4414 76a66253 j_mayer
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
4415 76a66253 j_mayer
{
4416 76a66253 j_mayer
    /* Data cache line store: treated as no-op */
4417 76a66253 j_mayer
}
4418 76a66253 j_mayer
4419 76a66253 j_mayer
GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
4420 76a66253 j_mayer
{
4421 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4422 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4423 76a66253 j_mayer
#else
4424 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4425 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4426 76a66253 j_mayer
        return;
4427 76a66253 j_mayer
    }
4428 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4429 76a66253 j_mayer
    int rd = rD(ctx->opcode);
4430 76a66253 j_mayer
4431 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4432 76a66253 j_mayer
    gen_op_POWER_mfsri();
4433 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rd], cpu_T[0]);
4434 76a66253 j_mayer
    if (ra != 0 && ra != rd)
4435 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[1]);
4436 76a66253 j_mayer
#endif
4437 76a66253 j_mayer
}
4438 76a66253 j_mayer
4439 76a66253 j_mayer
GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
4440 76a66253 j_mayer
{
4441 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4442 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4443 76a66253 j_mayer
#else
4444 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4445 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4446 76a66253 j_mayer
        return;
4447 76a66253 j_mayer
    }
4448 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4449 76a66253 j_mayer
    gen_op_POWER_rac();
4450 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4451 76a66253 j_mayer
#endif
4452 76a66253 j_mayer
}
4453 76a66253 j_mayer
4454 76a66253 j_mayer
GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
4455 76a66253 j_mayer
{
4456 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4457 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4458 76a66253 j_mayer
#else
4459 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4460 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4461 76a66253 j_mayer
        return;
4462 76a66253 j_mayer
    }
4463 76a66253 j_mayer
    gen_op_POWER_rfsvc();
4464 e1833e1f j_mayer
    GEN_SYNC(ctx);
4465 76a66253 j_mayer
#endif
4466 76a66253 j_mayer
}
4467 76a66253 j_mayer
4468 76a66253 j_mayer
/* svc is not implemented for now */
4469 76a66253 j_mayer
4470 76a66253 j_mayer
/* POWER2 specific instructions */
4471 76a66253 j_mayer
/* Quad manipulation (load/store two floats at a time) */
4472 7863667f j_mayer
/* Original POWER2 is 32 bits only, define 64 bits ops as 32 bits ones */
4473 76a66253 j_mayer
#define op_POWER2_lfq() (*gen_op_POWER2_lfq[ctx->mem_idx])()
4474 76a66253 j_mayer
#define op_POWER2_stfq() (*gen_op_POWER2_stfq[ctx->mem_idx])()
4475 7863667f j_mayer
#define gen_op_POWER2_lfq_64_raw        gen_op_POWER2_lfq_raw
4476 7863667f j_mayer
#define gen_op_POWER2_lfq_64_user       gen_op_POWER2_lfq_user
4477 7863667f j_mayer
#define gen_op_POWER2_lfq_64_kernel     gen_op_POWER2_lfq_kernel
4478 7863667f j_mayer
#define gen_op_POWER2_lfq_64_hypv       gen_op_POWER2_lfq_hypv
4479 7863667f j_mayer
#define gen_op_POWER2_lfq_le_64_raw     gen_op_POWER2_lfq_le_raw
4480 7863667f j_mayer
#define gen_op_POWER2_lfq_le_64_user    gen_op_POWER2_lfq_le_user
4481 7863667f j_mayer
#define gen_op_POWER2_lfq_le_64_kernel  gen_op_POWER2_lfq_le_kernel
4482 7863667f j_mayer
#define gen_op_POWER2_lfq_le_64_hypv    gen_op_POWER2_lfq_le_hypv
4483 7863667f j_mayer
#define gen_op_POWER2_stfq_64_raw       gen_op_POWER2_stfq_raw
4484 7863667f j_mayer
#define gen_op_POWER2_stfq_64_user      gen_op_POWER2_stfq_user
4485 7863667f j_mayer
#define gen_op_POWER2_stfq_64_kernel    gen_op_POWER2_stfq_kernel
4486 7863667f j_mayer
#define gen_op_POWER2_stfq_64_hypv      gen_op_POWER2_stfq_hypv
4487 7863667f j_mayer
#define gen_op_POWER2_stfq_le_64_raw    gen_op_POWER2_stfq_le_raw
4488 7863667f j_mayer
#define gen_op_POWER2_stfq_le_64_user   gen_op_POWER2_stfq_le_user
4489 7863667f j_mayer
#define gen_op_POWER2_stfq_le_64_kernel gen_op_POWER2_stfq_le_kernel
4490 7863667f j_mayer
#define gen_op_POWER2_stfq_le_64_hypv   gen_op_POWER2_stfq_le_hypv
4491 7863667f j_mayer
static GenOpFunc *gen_op_POWER2_lfq[NB_MEM_FUNCS] = {
4492 7863667f j_mayer
    GEN_MEM_FUNCS(POWER2_lfq),
4493 76a66253 j_mayer
};
4494 7863667f j_mayer
static GenOpFunc *gen_op_POWER2_stfq[NB_MEM_FUNCS] = {
4495 7863667f j_mayer
    GEN_MEM_FUNCS(POWER2_stfq),
4496 76a66253 j_mayer
};
4497 76a66253 j_mayer
4498 76a66253 j_mayer
/* lfq */
4499 76a66253 j_mayer
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4500 76a66253 j_mayer
{
4501 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4502 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4503 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4504 76a66253 j_mayer
    op_POWER2_lfq();
4505 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
4506 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
4507 76a66253 j_mayer
}
4508 76a66253 j_mayer
4509 76a66253 j_mayer
/* lfqu */
4510 76a66253 j_mayer
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4511 76a66253 j_mayer
{
4512 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4513 76a66253 j_mayer
4514 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4515 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4516 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4517 76a66253 j_mayer
    op_POWER2_lfq();
4518 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
4519 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
4520 76a66253 j_mayer
    if (ra != 0)
4521 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
4522 76a66253 j_mayer
}
4523 76a66253 j_mayer
4524 76a66253 j_mayer
/* lfqux */
4525 76a66253 j_mayer
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
4526 76a66253 j_mayer
{
4527 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4528 76a66253 j_mayer
4529 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4530 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4531 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4532 76a66253 j_mayer
    op_POWER2_lfq();
4533 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
4534 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
4535 76a66253 j_mayer
    if (ra != 0)
4536 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
4537 76a66253 j_mayer
}
4538 76a66253 j_mayer
4539 76a66253 j_mayer
/* lfqx */
4540 76a66253 j_mayer
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
4541 76a66253 j_mayer
{
4542 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4543 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4544 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4545 76a66253 j_mayer
    op_POWER2_lfq();
4546 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
4547 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
4548 76a66253 j_mayer
}
4549 76a66253 j_mayer
4550 76a66253 j_mayer
/* stfq */
4551 76a66253 j_mayer
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4552 76a66253 j_mayer
{
4553 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4554 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4555 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4556 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
4557 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
4558 76a66253 j_mayer
    op_POWER2_stfq();
4559 76a66253 j_mayer
}
4560 76a66253 j_mayer
4561 76a66253 j_mayer
/* stfqu */
4562 76a66253 j_mayer
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4563 76a66253 j_mayer
{
4564 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4565 76a66253 j_mayer
4566 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4567 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4568 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4569 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
4570 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
4571 76a66253 j_mayer
    op_POWER2_stfq();
4572 76a66253 j_mayer
    if (ra != 0)
4573 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
4574 76a66253 j_mayer
}
4575 76a66253 j_mayer
4576 76a66253 j_mayer
/* stfqux */
4577 76a66253 j_mayer
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
4578 76a66253 j_mayer
{
4579 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4580 76a66253 j_mayer
4581 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4582 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4583 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4584 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
4585 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
4586 76a66253 j_mayer
    op_POWER2_stfq();
4587 76a66253 j_mayer
    if (ra != 0)
4588 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
4589 76a66253 j_mayer
}
4590 76a66253 j_mayer
4591 76a66253 j_mayer
/* stfqx */
4592 76a66253 j_mayer
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
4593 76a66253 j_mayer
{
4594 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4595 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4596 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4597 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
4598 a5e26afa aurel32
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
4599 76a66253 j_mayer
    op_POWER2_stfq();
4600 76a66253 j_mayer
}
4601 76a66253 j_mayer
4602 76a66253 j_mayer
/* BookE specific instructions */
4603 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4604 05332d70 j_mayer
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI)
4605 76a66253 j_mayer
{
4606 76a66253 j_mayer
    /* XXX: TODO */
4607 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4608 76a66253 j_mayer
}
4609 76a66253 j_mayer
4610 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4611 05332d70 j_mayer
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA)
4612 76a66253 j_mayer
{
4613 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4614 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4615 76a66253 j_mayer
#else
4616 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4617 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4618 76a66253 j_mayer
        return;
4619 76a66253 j_mayer
    }
4620 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4621 76a66253 j_mayer
    /* Use the same micro-ops as for tlbie */
4622 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
4623 d9bce9d9 j_mayer
    if (ctx->sf_mode)
4624 d9bce9d9 j_mayer
        gen_op_tlbie_64();
4625 d9bce9d9 j_mayer
    else
4626 d9bce9d9 j_mayer
#endif
4627 d9bce9d9 j_mayer
        gen_op_tlbie();
4628 76a66253 j_mayer
#endif
4629 76a66253 j_mayer
}
4630 76a66253 j_mayer
4631 76a66253 j_mayer
/* All 405 MAC instructions are translated here */
4632 b068d6a7 j_mayer
static always_inline void gen_405_mulladd_insn (DisasContext *ctx,
4633 b068d6a7 j_mayer
                                                int opc2, int opc3,
4634 b068d6a7 j_mayer
                                                int ra, int rb, int rt, int Rc)
4635 76a66253 j_mayer
{
4636 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[ra]);
4637 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rb]);
4638 76a66253 j_mayer
    switch (opc3 & 0x0D) {
4639 76a66253 j_mayer
    case 0x05:
4640 76a66253 j_mayer
        /* macchw    - macchw.    - macchwo   - macchwo.   */
4641 76a66253 j_mayer
        /* macchws   - macchws.   - macchwso  - macchwso.  */
4642 76a66253 j_mayer
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
4643 76a66253 j_mayer
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
4644 76a66253 j_mayer
        /* mulchw - mulchw. */
4645 76a66253 j_mayer
        gen_op_405_mulchw();
4646 76a66253 j_mayer
        break;
4647 76a66253 j_mayer
    case 0x04:
4648 76a66253 j_mayer
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
4649 76a66253 j_mayer
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
4650 76a66253 j_mayer
        /* mulchwu - mulchwu. */
4651 76a66253 j_mayer
        gen_op_405_mulchwu();
4652 76a66253 j_mayer
        break;
4653 76a66253 j_mayer
    case 0x01:
4654 76a66253 j_mayer
        /* machhw    - machhw.    - machhwo   - machhwo.   */
4655 76a66253 j_mayer
        /* machhws   - machhws.   - machhwso  - machhwso.  */
4656 76a66253 j_mayer
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
4657 76a66253 j_mayer
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
4658 76a66253 j_mayer
        /* mulhhw - mulhhw. */
4659 76a66253 j_mayer
        gen_op_405_mulhhw();
4660 76a66253 j_mayer
        break;
4661 76a66253 j_mayer
    case 0x00:
4662 76a66253 j_mayer
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
4663 76a66253 j_mayer
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
4664 76a66253 j_mayer
        /* mulhhwu - mulhhwu. */
4665 76a66253 j_mayer
        gen_op_405_mulhhwu();
4666 76a66253 j_mayer
        break;
4667 76a66253 j_mayer
    case 0x0D:
4668 76a66253 j_mayer
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
4669 76a66253 j_mayer
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
4670 76a66253 j_mayer
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
4671 76a66253 j_mayer
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
4672 76a66253 j_mayer
        /* mullhw - mullhw. */
4673 76a66253 j_mayer
        gen_op_405_mullhw();
4674 76a66253 j_mayer
        break;
4675 76a66253 j_mayer
    case 0x0C:
4676 76a66253 j_mayer
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
4677 76a66253 j_mayer
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
4678 76a66253 j_mayer
        /* mullhwu - mullhwu. */
4679 76a66253 j_mayer
        gen_op_405_mullhwu();
4680 76a66253 j_mayer
        break;
4681 76a66253 j_mayer
    }
4682 76a66253 j_mayer
    if (opc2 & 0x02) {
4683 76a66253 j_mayer
        /* nmultiply-and-accumulate (0x0E) */
4684 76a66253 j_mayer
        gen_op_neg();
4685 76a66253 j_mayer
    }
4686 76a66253 j_mayer
    if (opc2 & 0x04) {
4687 76a66253 j_mayer
        /* (n)multiply-and-accumulate (0x0C - 0x0E) */
4688 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rt]);
4689 e55fd934 aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
4690 76a66253 j_mayer
        gen_op_405_add_T0_T2();
4691 76a66253 j_mayer
    }
4692 76a66253 j_mayer
    if (opc3 & 0x10) {
4693 76a66253 j_mayer
        /* Check overflow */
4694 76a66253 j_mayer
        if (opc3 & 0x01)
4695 c3e10c7b j_mayer
            gen_op_check_addo();
4696 76a66253 j_mayer
        else
4697 76a66253 j_mayer
            gen_op_405_check_ovu();
4698 76a66253 j_mayer
    }
4699 76a66253 j_mayer
    if (opc3 & 0x02) {
4700 76a66253 j_mayer
        /* Saturate */
4701 76a66253 j_mayer
        if (opc3 & 0x01)
4702 76a66253 j_mayer
            gen_op_405_check_sat();
4703 76a66253 j_mayer
        else
4704 76a66253 j_mayer
            gen_op_405_check_satu();
4705 76a66253 j_mayer
    }
4706 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rt], cpu_T[0]);
4707 76a66253 j_mayer
    if (unlikely(Rc) != 0) {
4708 76a66253 j_mayer
        /* Update Rc0 */
4709 76a66253 j_mayer
        gen_set_Rc0(ctx);
4710 76a66253 j_mayer
    }
4711 76a66253 j_mayer
}
4712 76a66253 j_mayer
4713 a750fc0b j_mayer
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
4714 a750fc0b j_mayer
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
4715 76a66253 j_mayer
{                                                                             \
4716 76a66253 j_mayer
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
4717 76a66253 j_mayer
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
4718 76a66253 j_mayer
}
4719 76a66253 j_mayer
4720 76a66253 j_mayer
/* macchw    - macchw.    */
4721 a750fc0b j_mayer
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
4722 76a66253 j_mayer
/* macchwo   - macchwo.   */
4723 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
4724 76a66253 j_mayer
/* macchws   - macchws.   */
4725 a750fc0b j_mayer
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
4726 76a66253 j_mayer
/* macchwso  - macchwso.  */
4727 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
4728 76a66253 j_mayer
/* macchwsu  - macchwsu.  */
4729 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
4730 76a66253 j_mayer
/* macchwsuo - macchwsuo. */
4731 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
4732 76a66253 j_mayer
/* macchwu   - macchwu.   */
4733 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
4734 76a66253 j_mayer
/* macchwuo  - macchwuo.  */
4735 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
4736 76a66253 j_mayer
/* machhw    - machhw.    */
4737 a750fc0b j_mayer
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
4738 76a66253 j_mayer
/* machhwo   - machhwo.   */
4739 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
4740 76a66253 j_mayer
/* machhws   - machhws.   */
4741 a750fc0b j_mayer
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
4742 76a66253 j_mayer
/* machhwso  - machhwso.  */
4743 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
4744 76a66253 j_mayer
/* machhwsu  - machhwsu.  */
4745 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
4746 76a66253 j_mayer
/* machhwsuo - machhwsuo. */
4747 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
4748 76a66253 j_mayer
/* machhwu   - machhwu.   */
4749 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
4750 76a66253 j_mayer
/* machhwuo  - machhwuo.  */
4751 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
4752 76a66253 j_mayer
/* maclhw    - maclhw.    */
4753 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
4754 76a66253 j_mayer
/* maclhwo   - maclhwo.   */
4755 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
4756 76a66253 j_mayer
/* maclhws   - maclhws.   */
4757 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
4758 76a66253 j_mayer
/* maclhwso  - maclhwso.  */
4759 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
4760 76a66253 j_mayer
/* maclhwu   - maclhwu.   */
4761 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
4762 76a66253 j_mayer
/* maclhwuo  - maclhwuo.  */
4763 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
4764 76a66253 j_mayer
/* maclhwsu  - maclhwsu.  */
4765 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
4766 76a66253 j_mayer
/* maclhwsuo - maclhwsuo. */
4767 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
4768 76a66253 j_mayer
/* nmacchw   - nmacchw.   */
4769 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
4770 76a66253 j_mayer
/* nmacchwo  - nmacchwo.  */
4771 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
4772 76a66253 j_mayer
/* nmacchws  - nmacchws.  */
4773 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
4774 76a66253 j_mayer
/* nmacchwso - nmacchwso. */
4775 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
4776 76a66253 j_mayer
/* nmachhw   - nmachhw.   */
4777 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
4778 76a66253 j_mayer
/* nmachhwo  - nmachhwo.  */
4779 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
4780 76a66253 j_mayer
/* nmachhws  - nmachhws.  */
4781 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
4782 76a66253 j_mayer
/* nmachhwso - nmachhwso. */
4783 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
4784 76a66253 j_mayer
/* nmaclhw   - nmaclhw.   */
4785 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
4786 76a66253 j_mayer
/* nmaclhwo  - nmaclhwo.  */
4787 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
4788 76a66253 j_mayer
/* nmaclhws  - nmaclhws.  */
4789 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
4790 76a66253 j_mayer
/* nmaclhwso - nmaclhwso. */
4791 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
4792 76a66253 j_mayer
4793 76a66253 j_mayer
/* mulchw  - mulchw.  */
4794 a750fc0b j_mayer
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
4795 76a66253 j_mayer
/* mulchwu - mulchwu. */
4796 a750fc0b j_mayer
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
4797 76a66253 j_mayer
/* mulhhw  - mulhhw.  */
4798 a750fc0b j_mayer
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
4799 76a66253 j_mayer
/* mulhhwu - mulhhwu. */
4800 a750fc0b j_mayer
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
4801 76a66253 j_mayer
/* mullhw  - mullhw.  */
4802 a750fc0b j_mayer
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
4803 76a66253 j_mayer
/* mullhwu - mullhwu. */
4804 a750fc0b j_mayer
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
4805 76a66253 j_mayer
4806 76a66253 j_mayer
/* mfdcr */
4807 05332d70 j_mayer
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR)
4808 76a66253 j_mayer
{
4809 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4810 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4811 76a66253 j_mayer
#else
4812 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4813 76a66253 j_mayer
4814 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4815 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4816 76a66253 j_mayer
        return;
4817 76a66253 j_mayer
    }
4818 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[0], dcrn);
4819 a42bd6cc j_mayer
    gen_op_load_dcr();
4820 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4821 76a66253 j_mayer
#endif
4822 76a66253 j_mayer
}
4823 76a66253 j_mayer
4824 76a66253 j_mayer
/* mtdcr */
4825 05332d70 j_mayer
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR)
4826 76a66253 j_mayer
{
4827 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4828 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4829 76a66253 j_mayer
#else
4830 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4831 76a66253 j_mayer
4832 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4833 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4834 76a66253 j_mayer
        return;
4835 76a66253 j_mayer
    }
4836 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[0], dcrn);
4837 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
4838 a42bd6cc j_mayer
    gen_op_store_dcr();
4839 a42bd6cc j_mayer
#endif
4840 a42bd6cc j_mayer
}
4841 a42bd6cc j_mayer
4842 a42bd6cc j_mayer
/* mfdcrx */
4843 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4844 05332d70 j_mayer
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX)
4845 a42bd6cc j_mayer
{
4846 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4847 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4848 a42bd6cc j_mayer
#else
4849 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4850 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4851 a42bd6cc j_mayer
        return;
4852 a42bd6cc j_mayer
    }
4853 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4854 a42bd6cc j_mayer
    gen_op_load_dcr();
4855 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4856 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4857 a42bd6cc j_mayer
#endif
4858 a42bd6cc j_mayer
}
4859 a42bd6cc j_mayer
4860 a42bd6cc j_mayer
/* mtdcrx */
4861 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4862 05332d70 j_mayer
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX)
4863 a42bd6cc j_mayer
{
4864 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4865 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4866 a42bd6cc j_mayer
#else
4867 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4868 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4869 a42bd6cc j_mayer
        return;
4870 a42bd6cc j_mayer
    }
4871 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4872 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
4873 a42bd6cc j_mayer
    gen_op_store_dcr();
4874 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4875 76a66253 j_mayer
#endif
4876 76a66253 j_mayer
}
4877 76a66253 j_mayer
4878 a750fc0b j_mayer
/* mfdcrux (PPC 460) : user-mode access to DCR */
4879 a750fc0b j_mayer
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
4880 a750fc0b j_mayer
{
4881 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4882 a750fc0b j_mayer
    gen_op_load_dcr();
4883 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4884 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4885 a750fc0b j_mayer
}
4886 a750fc0b j_mayer
4887 a750fc0b j_mayer
/* mtdcrux (PPC 460) : user-mode access to DCR */
4888 a750fc0b j_mayer
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
4889 a750fc0b j_mayer
{
4890 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4891 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
4892 a750fc0b j_mayer
    gen_op_store_dcr();
4893 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4894 a750fc0b j_mayer
}
4895 a750fc0b j_mayer
4896 76a66253 j_mayer
/* dccci */
4897 76a66253 j_mayer
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
4898 76a66253 j_mayer
{
4899 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4900 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4901 76a66253 j_mayer
#else
4902 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4903 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4904 76a66253 j_mayer
        return;
4905 76a66253 j_mayer
    }
4906 76a66253 j_mayer
    /* interpreted as no-op */
4907 76a66253 j_mayer
#endif
4908 76a66253 j_mayer
}
4909 76a66253 j_mayer
4910 76a66253 j_mayer
/* dcread */
4911 76a66253 j_mayer
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
4912 76a66253 j_mayer
{
4913 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4914 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4915 76a66253 j_mayer
#else
4916 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4917 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4918 76a66253 j_mayer
        return;
4919 76a66253 j_mayer
    }
4920 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4921 76a66253 j_mayer
    op_ldst(lwz);
4922 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4923 76a66253 j_mayer
#endif
4924 76a66253 j_mayer
}
4925 76a66253 j_mayer
4926 76a66253 j_mayer
/* icbt */
4927 c7697e1f j_mayer
GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
4928 76a66253 j_mayer
{
4929 76a66253 j_mayer
    /* interpreted as no-op */
4930 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
4931 76a66253 j_mayer
     *      but does not generate any exception
4932 76a66253 j_mayer
     */
4933 76a66253 j_mayer
}
4934 76a66253 j_mayer
4935 76a66253 j_mayer
/* iccci */
4936 76a66253 j_mayer
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
4937 76a66253 j_mayer
{
4938 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4939 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4940 76a66253 j_mayer
#else
4941 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4942 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4943 76a66253 j_mayer
        return;
4944 76a66253 j_mayer
    }
4945 76a66253 j_mayer
    /* interpreted as no-op */
4946 76a66253 j_mayer
#endif
4947 76a66253 j_mayer
}
4948 76a66253 j_mayer
4949 76a66253 j_mayer
/* icread */
4950 76a66253 j_mayer
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
4951 76a66253 j_mayer
{
4952 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4953 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4954 76a66253 j_mayer
#else
4955 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4956 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4957 76a66253 j_mayer
        return;
4958 76a66253 j_mayer
    }
4959 76a66253 j_mayer
    /* interpreted as no-op */
4960 76a66253 j_mayer
#endif
4961 76a66253 j_mayer
}
4962 76a66253 j_mayer
4963 76a66253 j_mayer
/* rfci (supervisor only) */
4964 c7697e1f j_mayer
GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
4965 a42bd6cc j_mayer
{
4966 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4967 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4968 a42bd6cc j_mayer
#else
4969 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4970 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4971 a42bd6cc j_mayer
        return;
4972 a42bd6cc j_mayer
    }
4973 a42bd6cc j_mayer
    /* Restore CPU state */
4974 a42bd6cc j_mayer
    gen_op_40x_rfci();
4975 e1833e1f j_mayer
    GEN_SYNC(ctx);
4976 a42bd6cc j_mayer
#endif
4977 a42bd6cc j_mayer
}
4978 a42bd6cc j_mayer
4979 a42bd6cc j_mayer
GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
4980 a42bd6cc j_mayer
{
4981 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4982 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4983 a42bd6cc j_mayer
#else
4984 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4985 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4986 a42bd6cc j_mayer
        return;
4987 a42bd6cc j_mayer
    }
4988 a42bd6cc j_mayer
    /* Restore CPU state */
4989 a42bd6cc j_mayer
    gen_op_rfci();
4990 e1833e1f j_mayer
    GEN_SYNC(ctx);
4991 a42bd6cc j_mayer
#endif
4992 a42bd6cc j_mayer
}
4993 a42bd6cc j_mayer
4994 a42bd6cc j_mayer
/* BookE specific */
4995 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4996 05332d70 j_mayer
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI)
4997 76a66253 j_mayer
{
4998 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4999 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5000 76a66253 j_mayer
#else
5001 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
5002 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5003 76a66253 j_mayer
        return;
5004 76a66253 j_mayer
    }
5005 76a66253 j_mayer
    /* Restore CPU state */
5006 a42bd6cc j_mayer
    gen_op_rfdi();
5007 e1833e1f j_mayer
    GEN_SYNC(ctx);
5008 76a66253 j_mayer
#endif
5009 76a66253 j_mayer
}
5010 76a66253 j_mayer
5011 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
5012 a750fc0b j_mayer
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
5013 a42bd6cc j_mayer
{
5014 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
5015 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5016 a42bd6cc j_mayer
#else
5017 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
5018 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5019 a42bd6cc j_mayer
        return;
5020 a42bd6cc j_mayer
    }
5021 a42bd6cc j_mayer
    /* Restore CPU state */
5022 a42bd6cc j_mayer
    gen_op_rfmci();
5023 e1833e1f j_mayer
    GEN_SYNC(ctx);
5024 a42bd6cc j_mayer
#endif
5025 a42bd6cc j_mayer
}
5026 5eb7995e j_mayer
5027 d9bce9d9 j_mayer
/* TLB management - PowerPC 405 implementation */
5028 76a66253 j_mayer
/* tlbre */
5029 c7697e1f j_mayer
GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
5030 76a66253 j_mayer
{
5031 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
5032 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5033 76a66253 j_mayer
#else
5034 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
5035 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5036 76a66253 j_mayer
        return;
5037 76a66253 j_mayer
    }
5038 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
5039 76a66253 j_mayer
    case 0:
5040 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5041 76a66253 j_mayer
        gen_op_4xx_tlbre_hi();
5042 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5043 76a66253 j_mayer
        break;
5044 76a66253 j_mayer
    case 1:
5045 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5046 76a66253 j_mayer
        gen_op_4xx_tlbre_lo();
5047 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5048 76a66253 j_mayer
        break;
5049 76a66253 j_mayer
    default:
5050 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
5051 76a66253 j_mayer
        break;
5052 9a64fbe4 bellard
    }
5053 76a66253 j_mayer
#endif
5054 76a66253 j_mayer
}
5055 76a66253 j_mayer
5056 d9bce9d9 j_mayer
/* tlbsx - tlbsx. */
5057 c7697e1f j_mayer
GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
5058 76a66253 j_mayer
{
5059 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
5060 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5061 76a66253 j_mayer
#else
5062 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
5063 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5064 76a66253 j_mayer
        return;
5065 76a66253 j_mayer
    }
5066 76a66253 j_mayer
    gen_addr_reg_index(ctx);
5067 daf4f96e j_mayer
    gen_op_4xx_tlbsx();
5068 76a66253 j_mayer
    if (Rc(ctx->opcode))
5069 daf4f96e j_mayer
        gen_op_4xx_tlbsx_check();
5070 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5071 76a66253 j_mayer
#endif
5072 79aceca5 bellard
}
5073 79aceca5 bellard
5074 76a66253 j_mayer
/* tlbwe */
5075 c7697e1f j_mayer
GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
5076 79aceca5 bellard
{
5077 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
5078 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5079 76a66253 j_mayer
#else
5080 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
5081 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5082 76a66253 j_mayer
        return;
5083 76a66253 j_mayer
    }
5084 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
5085 76a66253 j_mayer
    case 0:
5086 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5087 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5088 76a66253 j_mayer
        gen_op_4xx_tlbwe_hi();
5089 76a66253 j_mayer
        break;
5090 76a66253 j_mayer
    case 1:
5091 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5092 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5093 76a66253 j_mayer
        gen_op_4xx_tlbwe_lo();
5094 76a66253 j_mayer
        break;
5095 76a66253 j_mayer
    default:
5096 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
5097 76a66253 j_mayer
        break;
5098 9a64fbe4 bellard
    }
5099 76a66253 j_mayer
#endif
5100 76a66253 j_mayer
}
5101 76a66253 j_mayer
5102 a4bb6c3e j_mayer
/* TLB management - PowerPC 440 implementation */
5103 5eb7995e j_mayer
/* tlbre */
5104 c7697e1f j_mayer
GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
5105 5eb7995e j_mayer
{
5106 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
5107 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5108 5eb7995e j_mayer
#else
5109 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
5110 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5111 5eb7995e j_mayer
        return;
5112 5eb7995e j_mayer
    }
5113 5eb7995e j_mayer
    switch (rB(ctx->opcode)) {
5114 5eb7995e j_mayer
    case 0:
5115 5eb7995e j_mayer
    case 1:
5116 5eb7995e j_mayer
    case 2:
5117 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5118 a4bb6c3e j_mayer
        gen_op_440_tlbre(rB(ctx->opcode));
5119 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5120 5eb7995e j_mayer
        break;
5121 5eb7995e j_mayer
    default:
5122 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
5123 5eb7995e j_mayer
        break;
5124 5eb7995e j_mayer
    }
5125 5eb7995e j_mayer
#endif
5126 5eb7995e j_mayer
}
5127 5eb7995e j_mayer
5128 5eb7995e j_mayer
/* tlbsx - tlbsx. */
5129 c7697e1f j_mayer
GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
5130 5eb7995e j_mayer
{
5131 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
5132 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5133 5eb7995e j_mayer
#else
5134 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
5135 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5136 5eb7995e j_mayer
        return;
5137 5eb7995e j_mayer
    }
5138 5eb7995e j_mayer
    gen_addr_reg_index(ctx);
5139 daf4f96e j_mayer
    gen_op_440_tlbsx();
5140 5eb7995e j_mayer
    if (Rc(ctx->opcode))
5141 daf4f96e j_mayer
        gen_op_4xx_tlbsx_check();
5142 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5143 5eb7995e j_mayer
#endif
5144 5eb7995e j_mayer
}
5145 5eb7995e j_mayer
5146 5eb7995e j_mayer
/* tlbwe */
5147 c7697e1f j_mayer
GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
5148 5eb7995e j_mayer
{
5149 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
5150 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5151 5eb7995e j_mayer
#else
5152 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
5153 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5154 5eb7995e j_mayer
        return;
5155 5eb7995e j_mayer
    }
5156 5eb7995e j_mayer
    switch (rB(ctx->opcode)) {
5157 5eb7995e j_mayer
    case 0:
5158 5eb7995e j_mayer
    case 1:
5159 5eb7995e j_mayer
    case 2:
5160 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5161 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5162 a4bb6c3e j_mayer
        gen_op_440_tlbwe(rB(ctx->opcode));
5163 5eb7995e j_mayer
        break;
5164 5eb7995e j_mayer
    default:
5165 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
5166 5eb7995e j_mayer
        break;
5167 5eb7995e j_mayer
    }
5168 5eb7995e j_mayer
#endif
5169 5eb7995e j_mayer
}
5170 5eb7995e j_mayer
5171 76a66253 j_mayer
/* wrtee */
5172 05332d70 j_mayer
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE)
5173 76a66253 j_mayer
{
5174 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
5175 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5176 76a66253 j_mayer
#else
5177 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
5178 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5179 76a66253 j_mayer
        return;
5180 76a66253 j_mayer
    }
5181 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rD(ctx->opcode)]);
5182 a42bd6cc j_mayer
    gen_op_wrte();
5183 dee96f6c j_mayer
    /* Stop translation to have a chance to raise an exception
5184 dee96f6c j_mayer
     * if we just set msr_ee to 1
5185 dee96f6c j_mayer
     */
5186 e1833e1f j_mayer
    GEN_STOP(ctx);
5187 76a66253 j_mayer
#endif
5188 76a66253 j_mayer
}
5189 76a66253 j_mayer
5190 76a66253 j_mayer
/* wrteei */
5191 05332d70 j_mayer
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_WRTEE)
5192 76a66253 j_mayer
{
5193 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
5194 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
5195 76a66253 j_mayer
#else
5196 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
5197 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
5198 76a66253 j_mayer
        return;
5199 76a66253 j_mayer
    }
5200 86c581dc aurel32
    tcg_gen_movi_tl(cpu_T[0], ctx->opcode & 0x00010000);
5201 a42bd6cc j_mayer
    gen_op_wrte();
5202 dee96f6c j_mayer
    /* Stop translation to have a chance to raise an exception
5203 dee96f6c j_mayer
     * if we just set msr_ee to 1
5204 dee96f6c j_mayer
     */
5205 e1833e1f j_mayer
    GEN_STOP(ctx);
5206 76a66253 j_mayer
#endif
5207 76a66253 j_mayer
}
5208 76a66253 j_mayer
5209 08e46e54 j_mayer
/* PowerPC 440 specific instructions */
5210 76a66253 j_mayer
/* dlmzb */
5211 76a66253 j_mayer
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
5212 76a66253 j_mayer
{
5213 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
5214 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
5215 76a66253 j_mayer
    gen_op_440_dlmzb();
5216 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
5217 76a66253 j_mayer
    gen_op_store_xer_bc();
5218 76a66253 j_mayer
    if (Rc(ctx->opcode)) {
5219 76a66253 j_mayer
        gen_op_440_dlmzb_update_Rc();
5220 47e4661c aurel32
        tcg_gen_andi_i32(cpu_crf[0], cpu_T[0], 0xf);
5221 76a66253 j_mayer
    }
5222 76a66253 j_mayer
}
5223 76a66253 j_mayer
5224 76a66253 j_mayer
/* mbar replaces eieio on 440 */
5225 76a66253 j_mayer
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
5226 76a66253 j_mayer
{
5227 76a66253 j_mayer
    /* interpreted as no-op */
5228 76a66253 j_mayer
}
5229 76a66253 j_mayer
5230 76a66253 j_mayer
/* msync replaces sync on 440 */
5231 0db1b20e j_mayer
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE)
5232 76a66253 j_mayer
{
5233 76a66253 j_mayer
    /* interpreted as no-op */
5234 76a66253 j_mayer
}
5235 76a66253 j_mayer
5236 76a66253 j_mayer
/* icbt */
5237 c7697e1f j_mayer
GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
5238 76a66253 j_mayer
{
5239 76a66253 j_mayer
    /* interpreted as no-op */
5240 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
5241 76a66253 j_mayer
     *      but does not generate any exception
5242 76a66253 j_mayer
     */
5243 79aceca5 bellard
}
5244 79aceca5 bellard
5245 a9d9eb8f j_mayer
/***                      Altivec vector extension                         ***/
5246 a9d9eb8f j_mayer
/* Altivec registers moves */
5247 a9d9eb8f j_mayer
5248 1d542695 aurel32
static always_inline void gen_load_avr(int t, int reg) {
5249 1d542695 aurel32
    tcg_gen_mov_i64(cpu_AVRh[t], cpu_avrh[reg]);
5250 1d542695 aurel32
    tcg_gen_mov_i64(cpu_AVRl[t], cpu_avrl[reg]);
5251 1d542695 aurel32
}
5252 1d542695 aurel32
5253 1d542695 aurel32
static always_inline void gen_store_avr(int reg, int t) {
5254 1d542695 aurel32
    tcg_gen_mov_i64(cpu_avrh[reg], cpu_AVRh[t]);
5255 1d542695 aurel32
    tcg_gen_mov_i64(cpu_avrl[reg], cpu_AVRl[t]);
5256 1d542695 aurel32
}
5257 a9d9eb8f j_mayer
5258 a9d9eb8f j_mayer
#define op_vr_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
5259 a9d9eb8f j_mayer
#define OP_VR_LD_TABLE(name)                                                  \
5260 7863667f j_mayer
static GenOpFunc *gen_op_vr_l##name[NB_MEM_FUNCS] = {                         \
5261 7863667f j_mayer
    GEN_MEM_FUNCS(vr_l##name),                                                \
5262 a9d9eb8f j_mayer
};
5263 a9d9eb8f j_mayer
#define OP_VR_ST_TABLE(name)                                                  \
5264 7863667f j_mayer
static GenOpFunc *gen_op_vr_st##name[NB_MEM_FUNCS] = {                        \
5265 7863667f j_mayer
    GEN_MEM_FUNCS(vr_st##name),                                               \
5266 a9d9eb8f j_mayer
};
5267 a9d9eb8f j_mayer
5268 a9d9eb8f j_mayer
#define GEN_VR_LDX(name, opc2, opc3)                                          \
5269 a9d9eb8f j_mayer
GEN_HANDLER(l##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)               \
5270 a9d9eb8f j_mayer
{                                                                             \
5271 a9d9eb8f j_mayer
    if (unlikely(!ctx->altivec_enabled)) {                                    \
5272 a9d9eb8f j_mayer
        GEN_EXCP_NO_VR(ctx);                                                  \
5273 a9d9eb8f j_mayer
        return;                                                               \
5274 a9d9eb8f j_mayer
    }                                                                         \
5275 a9d9eb8f j_mayer
    gen_addr_reg_index(ctx);                                                  \
5276 a9d9eb8f j_mayer
    op_vr_ldst(vr_l##name);                                                   \
5277 1d542695 aurel32
    gen_store_avr(rD(ctx->opcode), 0);                                        \
5278 a9d9eb8f j_mayer
}
5279 a9d9eb8f j_mayer
5280 a9d9eb8f j_mayer
#define GEN_VR_STX(name, opc2, opc3)                                          \
5281 a9d9eb8f j_mayer
GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)              \
5282 a9d9eb8f j_mayer
{                                                                             \
5283 a9d9eb8f j_mayer
    if (unlikely(!ctx->altivec_enabled)) {                                    \
5284 a9d9eb8f j_mayer
        GEN_EXCP_NO_VR(ctx);                                                  \
5285 a9d9eb8f j_mayer
        return;                                                               \
5286 a9d9eb8f j_mayer
    }                                                                         \
5287 a9d9eb8f j_mayer
    gen_addr_reg_index(ctx);                                                  \
5288 1d542695 aurel32
    gen_load_avr(0, rS(ctx->opcode));                                         \
5289 a9d9eb8f j_mayer
    op_vr_ldst(vr_st##name);                                                  \
5290 a9d9eb8f j_mayer
}
5291 a9d9eb8f j_mayer
5292 a9d9eb8f j_mayer
OP_VR_LD_TABLE(vx);
5293 a9d9eb8f j_mayer
GEN_VR_LDX(vx, 0x07, 0x03);
5294 a9d9eb8f j_mayer
/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
5295 a9d9eb8f j_mayer
#define gen_op_vr_lvxl gen_op_vr_lvx
5296 a9d9eb8f j_mayer
GEN_VR_LDX(vxl, 0x07, 0x0B);
5297 a9d9eb8f j_mayer
5298 a9d9eb8f j_mayer
OP_VR_ST_TABLE(vx);
5299 a9d9eb8f j_mayer
GEN_VR_STX(vx, 0x07, 0x07);
5300 a9d9eb8f j_mayer
/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
5301 a9d9eb8f j_mayer
#define gen_op_vr_stvxl gen_op_vr_stvx
5302 a9d9eb8f j_mayer
GEN_VR_STX(vxl, 0x07, 0x0F);
5303 a9d9eb8f j_mayer
5304 0487d6a8 j_mayer
/***                           SPE extension                               ***/
5305 0487d6a8 j_mayer
/* Register moves */
5306 3cd7d1dd j_mayer
5307 f78fb44e aurel32
static always_inline void gen_load_gpr64(TCGv t, int reg) {
5308 f78fb44e aurel32
#if defined(TARGET_PPC64)
5309 f78fb44e aurel32
    tcg_gen_mov_i64(t, cpu_gpr[reg]);
5310 f78fb44e aurel32
#else
5311 f78fb44e aurel32
    tcg_gen_extu_i32_i64(t, cpu_gprh[reg]);
5312 f78fb44e aurel32
    tcg_gen_shli_i64(t, t, 32);
5313 f78fb44e aurel32
    TCGv tmp = tcg_temp_local_new(TCG_TYPE_I64);
5314 f78fb44e aurel32
    tcg_gen_extu_i32_i64(tmp, cpu_gpr[reg]);
5315 f78fb44e aurel32
    tcg_gen_or_i64(t, t, tmp);
5316 f78fb44e aurel32
    tcg_temp_free(tmp);
5317 3cd7d1dd j_mayer
#endif
5318 f78fb44e aurel32
}
5319 3cd7d1dd j_mayer
5320 f78fb44e aurel32
static always_inline void gen_store_gpr64(int reg, TCGv t) {
5321 f78fb44e aurel32
#if defined(TARGET_PPC64)
5322 f78fb44e aurel32
    tcg_gen_mov_i64(cpu_gpr[reg], t);
5323 f78fb44e aurel32
#else
5324 f78fb44e aurel32
    tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
5325 f78fb44e aurel32
    TCGv tmp = tcg_temp_local_new(TCG_TYPE_I64);
5326 f78fb44e aurel32
    tcg_gen_shri_i64(tmp, t, 32);
5327 f78fb44e aurel32
    tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
5328 f78fb44e aurel32
    tcg_temp_free(tmp);
5329 3cd7d1dd j_mayer
#endif
5330 f78fb44e aurel32
}
5331 3cd7d1dd j_mayer
5332 0487d6a8 j_mayer
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
5333 0487d6a8 j_mayer
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
5334 0487d6a8 j_mayer
{                                                                             \
5335 0487d6a8 j_mayer
    if (Rc(ctx->opcode))                                                      \
5336 0487d6a8 j_mayer
        gen_##name1(ctx);                                                     \
5337 0487d6a8 j_mayer
    else                                                                      \
5338 0487d6a8 j_mayer
        gen_##name0(ctx);                                                     \
5339 0487d6a8 j_mayer
}
5340 0487d6a8 j_mayer
5341 0487d6a8 j_mayer
/* Handler for undefined SPE opcodes */
5342 b068d6a7 j_mayer
static always_inline void gen_speundef (DisasContext *ctx)
5343 0487d6a8 j_mayer
{
5344 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
5345 0487d6a8 j_mayer
}
5346 0487d6a8 j_mayer
5347 0487d6a8 j_mayer
/* SPE load and stores */
5348 b068d6a7 j_mayer
static always_inline void gen_addr_spe_imm_index (DisasContext *ctx, int sh)
5349 0487d6a8 j_mayer
{
5350 0487d6a8 j_mayer
    target_long simm = rB(ctx->opcode);
5351 0487d6a8 j_mayer
5352 0487d6a8 j_mayer
    if (rA(ctx->opcode) == 0) {
5353 02f4f6c2 aurel32
        tcg_gen_movi_tl(cpu_T[0], simm << sh);
5354 0487d6a8 j_mayer
    } else {
5355 f78fb44e aurel32
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5356 0487d6a8 j_mayer
        if (likely(simm != 0))
5357 39dd32ee aurel32
            tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm << sh);
5358 0487d6a8 j_mayer
    }
5359 0487d6a8 j_mayer
}
5360 0487d6a8 j_mayer
5361 0487d6a8 j_mayer
#define op_spe_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
5362 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5363 7863667f j_mayer
static GenOpFunc *gen_op_spe_l##name[NB_MEM_FUNCS] = {                        \
5364 7863667f j_mayer
    GEN_MEM_FUNCS(spe_l##name),                                               \
5365 0487d6a8 j_mayer
};
5366 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5367 7863667f j_mayer
static GenOpFunc *gen_op_spe_st##name[NB_MEM_FUNCS] = {                       \
5368 7863667f j_mayer
    GEN_MEM_FUNCS(spe_st##name),                                              \
5369 2857068e j_mayer
};
5370 0487d6a8 j_mayer
5371 0487d6a8 j_mayer
#define GEN_SPE_LD(name, sh)                                                  \
5372 b068d6a7 j_mayer
static always_inline void gen_evl##name (DisasContext *ctx)                   \
5373 0487d6a8 j_mayer
{                                                                             \
5374 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5375 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5376 0487d6a8 j_mayer
        return;                                                               \
5377 0487d6a8 j_mayer
    }                                                                         \
5378 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
5379 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
5380 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[1]);                             \
5381 0487d6a8 j_mayer
}
5382 0487d6a8 j_mayer
5383 0487d6a8 j_mayer
#define GEN_SPE_LDX(name)                                                     \
5384 b068d6a7 j_mayer
static always_inline void gen_evl##name##x (DisasContext *ctx)                \
5385 0487d6a8 j_mayer
{                                                                             \
5386 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5387 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5388 0487d6a8 j_mayer
        return;                                                               \
5389 0487d6a8 j_mayer
    }                                                                         \
5390 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
5391 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
5392 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[1]);                             \
5393 0487d6a8 j_mayer
}
5394 0487d6a8 j_mayer
5395 0487d6a8 j_mayer
#define GEN_SPEOP_LD(name, sh)                                                \
5396 0487d6a8 j_mayer
OP_SPE_LD_TABLE(name);                                                        \
5397 0487d6a8 j_mayer
GEN_SPE_LD(name, sh);                                                         \
5398 0487d6a8 j_mayer
GEN_SPE_LDX(name)
5399 0487d6a8 j_mayer
5400 0487d6a8 j_mayer
#define GEN_SPE_ST(name, sh)                                                  \
5401 b068d6a7 j_mayer
static always_inline void gen_evst##name (DisasContext *ctx)                  \
5402 0487d6a8 j_mayer
{                                                                             \
5403 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5404 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5405 0487d6a8 j_mayer
        return;                                                               \
5406 0487d6a8 j_mayer
    }                                                                         \
5407 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
5408 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[1], rS(ctx->opcode));                              \
5409 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
5410 0487d6a8 j_mayer
}
5411 0487d6a8 j_mayer
5412 0487d6a8 j_mayer
#define GEN_SPE_STX(name)                                                     \
5413 b068d6a7 j_mayer
static always_inline void gen_evst##name##x (DisasContext *ctx)               \
5414 0487d6a8 j_mayer
{                                                                             \
5415 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5416 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5417 0487d6a8 j_mayer
        return;                                                               \
5418 0487d6a8 j_mayer
    }                                                                         \
5419 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
5420 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[1], rS(ctx->opcode));                              \
5421 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
5422 0487d6a8 j_mayer
}
5423 0487d6a8 j_mayer
5424 0487d6a8 j_mayer
#define GEN_SPEOP_ST(name, sh)                                                \
5425 0487d6a8 j_mayer
OP_SPE_ST_TABLE(name);                                                        \
5426 0487d6a8 j_mayer
GEN_SPE_ST(name, sh);                                                         \
5427 0487d6a8 j_mayer
GEN_SPE_STX(name)
5428 0487d6a8 j_mayer
5429 0487d6a8 j_mayer
#define GEN_SPEOP_LDST(name, sh)                                              \
5430 0487d6a8 j_mayer
GEN_SPEOP_LD(name, sh);                                                       \
5431 0487d6a8 j_mayer
GEN_SPEOP_ST(name, sh)
5432 0487d6a8 j_mayer
5433 0487d6a8 j_mayer
/* SPE arithmetic and logic */
5434 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH2(name)                                                \
5435 b068d6a7 j_mayer
static always_inline void gen_##name (DisasContext *ctx)                      \
5436 0487d6a8 j_mayer
{                                                                             \
5437 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5438 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5439 0487d6a8 j_mayer
        return;                                                               \
5440 0487d6a8 j_mayer
    }                                                                         \
5441 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
5442 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[1], rB(ctx->opcode));                              \
5443 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5444 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
5445 0487d6a8 j_mayer
}
5446 0487d6a8 j_mayer
5447 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH1(name)                                                \
5448 b068d6a7 j_mayer
static always_inline void gen_##name (DisasContext *ctx)                      \
5449 0487d6a8 j_mayer
{                                                                             \
5450 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5451 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5452 0487d6a8 j_mayer
        return;                                                               \
5453 0487d6a8 j_mayer
    }                                                                         \
5454 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
5455 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5456 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
5457 0487d6a8 j_mayer
}
5458 0487d6a8 j_mayer
5459 0487d6a8 j_mayer
#define GEN_SPEOP_COMP(name)                                                  \
5460 b068d6a7 j_mayer
static always_inline void gen_##name (DisasContext *ctx)                      \
5461 0487d6a8 j_mayer
{                                                                             \
5462 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5463 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5464 0487d6a8 j_mayer
        return;                                                               \
5465 0487d6a8 j_mayer
    }                                                                         \
5466 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
5467 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[1], rB(ctx->opcode));                              \
5468 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5469 47e4661c aurel32
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_T[0], 0xf);              \
5470 0487d6a8 j_mayer
}
5471 0487d6a8 j_mayer
5472 0487d6a8 j_mayer
/* Logical */
5473 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evand);
5474 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evandc);
5475 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evxor);
5476 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evor);
5477 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnor);
5478 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(eveqv);
5479 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evorc);
5480 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnand);
5481 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrwu);
5482 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrws);
5483 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evslw);
5484 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evrlw);
5485 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehi);
5486 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelo);
5487 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehilo);
5488 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelohi);
5489 0487d6a8 j_mayer
5490 0487d6a8 j_mayer
/* Arithmetic */
5491 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evaddw);
5492 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsubfw);
5493 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evabs);
5494 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evneg);
5495 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsb);
5496 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsh);
5497 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evrndw);
5498 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlzw);
5499 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlsw);
5500 b068d6a7 j_mayer
static always_inline void gen_brinc (DisasContext *ctx)
5501 0487d6a8 j_mayer
{
5502 0487d6a8 j_mayer
    /* Note: brinc is usable even if SPE is disabled */
5503 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5504 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
5505 0487d6a8 j_mayer
    gen_op_brinc();
5506 f78fb44e aurel32
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5507 0487d6a8 j_mayer
}
5508 0487d6a8 j_mayer
5509 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH_IMM2(name)                                            \
5510 b068d6a7 j_mayer
static always_inline void gen_##name##i (DisasContext *ctx)                   \
5511 0487d6a8 j_mayer
{                                                                             \
5512 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5513 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5514 0487d6a8 j_mayer
        return;                                                               \
5515 0487d6a8 j_mayer
    }                                                                         \
5516 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rB(ctx->opcode));                              \
5517 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rA(ctx->opcode));                                    \
5518 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5519 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
5520 0487d6a8 j_mayer
}
5521 0487d6a8 j_mayer
5522 0487d6a8 j_mayer
#define GEN_SPEOP_LOGIC_IMM2(name)                                            \
5523 b068d6a7 j_mayer
static always_inline void gen_##name##i (DisasContext *ctx)                   \
5524 0487d6a8 j_mayer
{                                                                             \
5525 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5526 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5527 0487d6a8 j_mayer
        return;                                                               \
5528 0487d6a8 j_mayer
    }                                                                         \
5529 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
5530 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rB(ctx->opcode));                                    \
5531 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5532 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
5533 0487d6a8 j_mayer
}
5534 0487d6a8 j_mayer
5535 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evaddw);
5536 0487d6a8 j_mayer
#define gen_evaddiw gen_evaddwi
5537 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evsubfw);
5538 0487d6a8 j_mayer
#define gen_evsubifw gen_evsubfwi
5539 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evslw);
5540 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrwu);
5541 0487d6a8 j_mayer
#define gen_evsrwis gen_evsrwsi
5542 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrws);
5543 0487d6a8 j_mayer
#define gen_evsrwiu gen_evsrwui
5544 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evrlw);
5545 0487d6a8 j_mayer
5546 b068d6a7 j_mayer
static always_inline void gen_evsplati (DisasContext *ctx)
5547 0487d6a8 j_mayer
{
5548 0487d6a8 j_mayer
    int32_t imm = (int32_t)(rA(ctx->opcode) << 27) >> 27;
5549 0487d6a8 j_mayer
5550 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5551 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);
5552 0487d6a8 j_mayer
}
5553 0487d6a8 j_mayer
5554 b068d6a7 j_mayer
static always_inline void gen_evsplatfi (DisasContext *ctx)
5555 0487d6a8 j_mayer
{
5556 0487d6a8 j_mayer
    uint32_t imm = rA(ctx->opcode) << 27;
5557 0487d6a8 j_mayer
5558 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5559 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);
5560 0487d6a8 j_mayer
}
5561 0487d6a8 j_mayer
5562 0487d6a8 j_mayer
/* Comparison */
5563 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgtu);
5564 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgts);
5565 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpltu);
5566 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmplts);
5567 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpeq);
5568 0487d6a8 j_mayer
5569 0487d6a8 j_mayer
GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
5570 0487d6a8 j_mayer
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
5571 0487d6a8 j_mayer
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
5572 0487d6a8 j_mayer
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
5573 0487d6a8 j_mayer
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
5574 0487d6a8 j_mayer
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
5575 0487d6a8 j_mayer
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
5576 0487d6a8 j_mayer
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
5577 0487d6a8 j_mayer
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
5578 0487d6a8 j_mayer
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
5579 0487d6a8 j_mayer
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
5580 0487d6a8 j_mayer
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
5581 0487d6a8 j_mayer
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
5582 0487d6a8 j_mayer
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
5583 0487d6a8 j_mayer
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
5584 0487d6a8 j_mayer
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
5585 0487d6a8 j_mayer
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
5586 0487d6a8 j_mayer
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
5587 0487d6a8 j_mayer
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
5588 0487d6a8 j_mayer
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
5589 0487d6a8 j_mayer
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
5590 0487d6a8 j_mayer
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
5591 0487d6a8 j_mayer
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
5592 0487d6a8 j_mayer
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
5593 0487d6a8 j_mayer
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////
5594 0487d6a8 j_mayer
5595 b068d6a7 j_mayer
static always_inline void gen_evsel (DisasContext *ctx)
5596 0487d6a8 j_mayer
{
5597 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {
5598 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);
5599 0487d6a8 j_mayer
        return;
5600 0487d6a8 j_mayer
    }
5601 47e4661c aurel32
    tcg_gen_mov_i32(cpu_T[0], cpu_crf[ctx->opcode & 0x7]);
5602 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));
5603 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[1], rB(ctx->opcode));
5604 0487d6a8 j_mayer
    gen_op_evsel();
5605 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);
5606 0487d6a8 j_mayer
}
5607 0487d6a8 j_mayer
5608 c7697e1f j_mayer
GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
5609 0487d6a8 j_mayer
{
5610 0487d6a8 j_mayer
    gen_evsel(ctx);
5611 0487d6a8 j_mayer
}
5612 c7697e1f j_mayer
GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
5613 0487d6a8 j_mayer
{
5614 0487d6a8 j_mayer
    gen_evsel(ctx);
5615 0487d6a8 j_mayer
}
5616 c7697e1f j_mayer
GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
5617 0487d6a8 j_mayer
{
5618 0487d6a8 j_mayer
    gen_evsel(ctx);
5619 0487d6a8 j_mayer
}
5620 c7697e1f j_mayer
GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
5621 0487d6a8 j_mayer
{
5622 0487d6a8 j_mayer
    gen_evsel(ctx);
5623 0487d6a8 j_mayer
}
5624 0487d6a8 j_mayer
5625 0487d6a8 j_mayer
/* Load and stores */
5626 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5627 0487d6a8 j_mayer
/* In that case, we already have 64 bits load & stores
5628 0487d6a8 j_mayer
 * so, spe_ldd is equivalent to ld and spe_std is equivalent to std
5629 0487d6a8 j_mayer
 */
5630 7863667f j_mayer
#define gen_op_spe_ldd_raw           gen_op_ld_raw
5631 7863667f j_mayer
#define gen_op_spe_ldd_user          gen_op_ld_user
5632 7863667f j_mayer
#define gen_op_spe_ldd_kernel        gen_op_ld_kernel
5633 7863667f j_mayer
#define gen_op_spe_ldd_hypv          gen_op_ld_hypv
5634 7863667f j_mayer
#define gen_op_spe_ldd_64_raw        gen_op_ld_64_raw
5635 7863667f j_mayer
#define gen_op_spe_ldd_64_user       gen_op_ld_64_user
5636 7863667f j_mayer
#define gen_op_spe_ldd_64_kernel     gen_op_ld_64_kernel
5637 7863667f j_mayer
#define gen_op_spe_ldd_64_hypv       gen_op_ld_64_hypv
5638 7863667f j_mayer
#define gen_op_spe_ldd_le_raw        gen_op_ld_le_raw
5639 7863667f j_mayer
#define gen_op_spe_ldd_le_user       gen_op_ld_le_user
5640 7863667f j_mayer
#define gen_op_spe_ldd_le_kernel     gen_op_ld_le_kernel
5641 7863667f j_mayer
#define gen_op_spe_ldd_le_hypv       gen_op_ld_le_hypv
5642 7863667f j_mayer
#define gen_op_spe_ldd_le_64_raw     gen_op_ld_le_64_raw
5643 7863667f j_mayer
#define gen_op_spe_ldd_le_64_user    gen_op_ld_le_64_user
5644 7863667f j_mayer
#define gen_op_spe_ldd_le_64_kernel  gen_op_ld_le_64_kernel
5645 7863667f j_mayer
#define gen_op_spe_ldd_le_64_hypv    gen_op_ld_le_64_hypv
5646 7863667f j_mayer
#define gen_op_spe_stdd_raw          gen_op_std_raw
5647 7863667f j_mayer
#define gen_op_spe_stdd_user         gen_op_std_user
5648 7863667f j_mayer
#define gen_op_spe_stdd_kernel       gen_op_std_kernel
5649 7863667f j_mayer
#define gen_op_spe_stdd_hypv         gen_op_std_hypv
5650 7863667f j_mayer
#define gen_op_spe_stdd_64_raw       gen_op_std_64_raw
5651 7863667f j_mayer
#define gen_op_spe_stdd_64_user      gen_op_std_64_user
5652 7863667f j_mayer
#define gen_op_spe_stdd_64_kernel    gen_op_std_64_kernel
5653 7863667f j_mayer
#define gen_op_spe_stdd_64_hypv      gen_op_std_64_hypv
5654 7863667f j_mayer
#define gen_op_spe_stdd_le_raw       gen_op_std_le_raw
5655 7863667f j_mayer
#define gen_op_spe_stdd_le_user      gen_op_std_le_user
5656 7863667f j_mayer
#define gen_op_spe_stdd_le_kernel    gen_op_std_le_kernel
5657 7863667f j_mayer
#define gen_op_spe_stdd_le_hypv      gen_op_std_le_hypv
5658 7863667f j_mayer
#define gen_op_spe_stdd_le_64_raw    gen_op_std_le_64_raw
5659 7863667f j_mayer
#define gen_op_spe_stdd_le_64_user   gen_op_std_le_64_user
5660 7863667f j_mayer
#define gen_op_spe_stdd_le_64_kernel gen_op_std_le_64_kernel
5661 7863667f j_mayer
#define gen_op_spe_stdd_le_64_hypv   gen_op_std_le_64_hypv
5662 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5663 0487d6a8 j_mayer
GEN_SPEOP_LDST(dd, 3);
5664 0487d6a8 j_mayer
GEN_SPEOP_LDST(dw, 3);
5665 0487d6a8 j_mayer
GEN_SPEOP_LDST(dh, 3);
5666 0487d6a8 j_mayer
GEN_SPEOP_LDST(whe, 2);
5667 0487d6a8 j_mayer
GEN_SPEOP_LD(whou, 2);
5668 0487d6a8 j_mayer
GEN_SPEOP_LD(whos, 2);
5669 0487d6a8 j_mayer
GEN_SPEOP_ST(who, 2);
5670 0487d6a8 j_mayer
5671 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5672 0487d6a8 j_mayer
/* In that case, spe_stwwo is equivalent to stw */
5673 7863667f j_mayer
#define gen_op_spe_stwwo_raw          gen_op_stw_raw
5674 7863667f j_mayer
#define gen_op_spe_stwwo_user         gen_op_stw_user
5675 7863667f j_mayer
#define gen_op_spe_stwwo_kernel       gen_op_stw_kernel
5676 7863667f j_mayer
#define gen_op_spe_stwwo_hypv         gen_op_stw_hypv
5677 7863667f j_mayer
#define gen_op_spe_stwwo_le_raw       gen_op_stw_le_raw
5678 7863667f j_mayer
#define gen_op_spe_stwwo_le_user      gen_op_stw_le_user
5679 7863667f j_mayer
#define gen_op_spe_stwwo_le_kernel    gen_op_stw_le_kernel
5680 7863667f j_mayer
#define gen_op_spe_stwwo_le_hypv      gen_op_stw_le_hypv
5681 7863667f j_mayer
#define gen_op_spe_stwwo_64_raw       gen_op_stw_64_raw
5682 7863667f j_mayer
#define gen_op_spe_stwwo_64_user      gen_op_stw_64_user
5683 7863667f j_mayer
#define gen_op_spe_stwwo_64_kernel    gen_op_stw_64_kernel
5684 7863667f j_mayer
#define gen_op_spe_stwwo_64_hypv      gen_op_stw_64_hypv
5685 7863667f j_mayer
#define gen_op_spe_stwwo_le_64_raw    gen_op_stw_le_64_raw
5686 7863667f j_mayer
#define gen_op_spe_stwwo_le_64_user   gen_op_stw_le_64_user
5687 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_kernel gen_op_stw_le_64_kernel
5688 7863667f j_mayer
#define gen_op_spe_stwwo_le_64_hypv   gen_op_stw_le_64_hypv
5689 0487d6a8 j_mayer
#endif
5690 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE(suffix)                                             \
5691 b068d6a7 j_mayer
static always_inline void gen_op_spe_stwwe_##suffix (void)                    \
5692 0487d6a8 j_mayer
{                                                                             \
5693 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5694 0487d6a8 j_mayer
    gen_op_spe_stwwo_##suffix();                                              \
5695 0487d6a8 j_mayer
}
5696 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE_LE(suffix)                                          \
5697 b068d6a7 j_mayer
static always_inline void gen_op_spe_stwwe_le_##suffix (void)                 \
5698 0487d6a8 j_mayer
{                                                                             \
5699 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5700 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_##suffix();                                           \
5701 0487d6a8 j_mayer
}
5702 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5703 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5704 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5705 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix);                                                 \
5706 b068d6a7 j_mayer
static always_inline void gen_op_spe_stwwe_64_##suffix (void)                 \
5707 0487d6a8 j_mayer
{                                                                             \
5708 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5709 0487d6a8 j_mayer
    gen_op_spe_stwwo_64_##suffix();                                           \
5710 0487d6a8 j_mayer
}                                                                             \
5711 b068d6a7 j_mayer
static always_inline void gen_op_spe_stwwe_le_64_##suffix (void)              \
5712 0487d6a8 j_mayer
{                                                                             \
5713 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5714 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_64_##suffix();                                        \
5715 0487d6a8 j_mayer
}
5716 0487d6a8 j_mayer
#else
5717 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5718 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5719 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix)
5720 0487d6a8 j_mayer
#endif
5721 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5722 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(raw);
5723 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5724 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(user);
5725 7863667f j_mayer
GEN_OP_SPE_STWWE(kernel);
5726 7863667f j_mayer
GEN_OP_SPE_STWWE(hypv);
5727 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5728 0487d6a8 j_mayer
GEN_SPEOP_ST(wwe, 2);
5729 0487d6a8 j_mayer
GEN_SPEOP_ST(wwo, 2);
5730 0487d6a8 j_mayer
5731 0487d6a8 j_mayer
#define GEN_SPE_LDSPLAT(name, op, suffix)                                     \
5732 b068d6a7 j_mayer
static always_inline void gen_op_spe_l##name##_##suffix (void)                \
5733 0487d6a8 j_mayer
{                                                                             \
5734 0487d6a8 j_mayer
    gen_op_##op##_##suffix();                                                 \
5735 0487d6a8 j_mayer
    gen_op_splatw_T1_64();                                                    \
5736 0487d6a8 j_mayer
}
5737 0487d6a8 j_mayer
5738 0487d6a8 j_mayer
#define GEN_OP_SPE_LHE(suffix)                                                \
5739 b068d6a7 j_mayer
static always_inline void gen_op_spe_lhe_##suffix (void)                      \
5740 0487d6a8 j_mayer
{                                                                             \
5741 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5742 0487d6a8 j_mayer
    gen_op_sli16_T1_64();                                                     \
5743 0487d6a8 j_mayer
}
5744 0487d6a8 j_mayer
5745 0487d6a8 j_mayer
#define GEN_OP_SPE_LHX(suffix)                                                \
5746 b068d6a7 j_mayer
static always_inline void gen_op_spe_lhx_##suffix (void)                      \
5747 0487d6a8 j_mayer
{                                                                             \
5748 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5749 0487d6a8 j_mayer
    gen_op_extsh_T1_64();                                                     \
5750 0487d6a8 j_mayer
}
5751 0487d6a8 j_mayer
5752 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5753 0487d6a8 j_mayer
GEN_OP_SPE_LHE(raw);
5754 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, raw);
5755 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_raw);
5756 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_raw);
5757 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, raw);
5758 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_raw);
5759 0487d6a8 j_mayer
GEN_OP_SPE_LHX(raw);
5760 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, raw);
5761 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_raw);
5762 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_raw);
5763 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5764 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_raw);
5765 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_raw);
5766 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_raw);
5767 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_raw);
5768 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_raw);
5769 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_raw);
5770 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_raw);
5771 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_raw);
5772 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_raw);
5773 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_raw);
5774 0487d6a8 j_mayer
#endif
5775 0487d6a8 j_mayer
#else
5776 0487d6a8 j_mayer
GEN_OP_SPE_LHE(user);
5777 7863667f j_mayer
GEN_OP_SPE_LHE(kernel);
5778 7863667f j_mayer
GEN_OP_SPE_LHE(hypv);
5779 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, user);
5780 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, kernel);
5781 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, hypv);
5782 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_user);
5783 7863667f j_mayer
GEN_OP_SPE_LHE(le_kernel);
5784 7863667f j_mayer
GEN_OP_SPE_LHE(le_hypv);
5785 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_user);
5786 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_kernel);
5787 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_hypv);
5788 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, user);
5789 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, kernel);
5790 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, hypv);
5791 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_user);
5792 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_kernel);
5793 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_hypv);
5794 0487d6a8 j_mayer
GEN_OP_SPE_LHX(user);
5795 7863667f j_mayer
GEN_OP_SPE_LHX(kernel);
5796 7863667f j_mayer
GEN_OP_SPE_LHX(hypv);
5797 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, user);
5798 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, kernel);
5799 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, hypv);
5800 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_user);
5801 7863667f j_mayer
GEN_OP_SPE_LHX(le_kernel);
5802 7863667f j_mayer
GEN_OP_SPE_LHX(le_hypv);
5803 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_user);
5804 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_kernel);
5805 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_hypv);
5806 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5807 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_user);
5808 7863667f j_mayer
GEN_OP_SPE_LHE(64_kernel);
5809 7863667f j_mayer
GEN_OP_SPE_LHE(64_hypv);
5810 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_user);
5811 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_kernel);
5812 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_hypv);
5813 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_user);
5814 7863667f j_mayer
GEN_OP_SPE_LHE(le_64_kernel);
5815 7863667f j_mayer
GEN_OP_SPE_LHE(le_64_hypv);
5816 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_user);
5817 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_kernel);
5818 7863667f j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_hypv);
5819 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_user);
5820 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_kernel);
5821 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_hypv);
5822 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_user);
5823 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_kernel);
5824 7863667f j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_hypv);
5825 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_user);
5826 7863667f j_mayer
GEN_OP_SPE_LHX(64_kernel);
5827 7863667f j_mayer
GEN_OP_SPE_LHX(64_hypv);
5828 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_user);
5829 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_kernel);
5830 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_hypv);
5831 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_user);
5832 7863667f j_mayer
GEN_OP_SPE_LHX(le_64_kernel);
5833 7863667f j_mayer
GEN_OP_SPE_LHX(le_64_hypv);
5834 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_user);
5835 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_kernel);
5836 7863667f j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_hypv);
5837 0487d6a8 j_mayer
#endif
5838 0487d6a8 j_mayer
#endif
5839 0487d6a8 j_mayer
GEN_SPEOP_LD(hhesplat, 1);
5840 0487d6a8 j_mayer
GEN_SPEOP_LD(hhousplat, 1);
5841 0487d6a8 j_mayer
GEN_SPEOP_LD(hhossplat, 1);
5842 0487d6a8 j_mayer
GEN_SPEOP_LD(wwsplat, 2);
5843 0487d6a8 j_mayer
GEN_SPEOP_LD(whsplat, 2);
5844 0487d6a8 j_mayer
5845 0487d6a8 j_mayer
GEN_SPE(evlddx,         evldd,         0x00, 0x0C, 0x00000000, PPC_SPE); //
5846 0487d6a8 j_mayer
GEN_SPE(evldwx,         evldw,         0x01, 0x0C, 0x00000000, PPC_SPE); //
5847 0487d6a8 j_mayer
GEN_SPE(evldhx,         evldh,         0x02, 0x0C, 0x00000000, PPC_SPE); //
5848 0487d6a8 j_mayer
GEN_SPE(evlhhesplatx,   evlhhesplat,   0x04, 0x0C, 0x00000000, PPC_SPE); //
5849 0487d6a8 j_mayer
GEN_SPE(evlhhousplatx,  evlhhousplat,  0x06, 0x0C, 0x00000000, PPC_SPE); //
5850 0487d6a8 j_mayer
GEN_SPE(evlhhossplatx,  evlhhossplat,  0x07, 0x0C, 0x00000000, PPC_SPE); //
5851 0487d6a8 j_mayer
GEN_SPE(evlwhex,        evlwhe,        0x08, 0x0C, 0x00000000, PPC_SPE); //
5852 0487d6a8 j_mayer
GEN_SPE(evlwhoux,       evlwhou,       0x0A, 0x0C, 0x00000000, PPC_SPE); //
5853 0487d6a8 j_mayer
GEN_SPE(evlwhosx,       evlwhos,       0x0B, 0x0C, 0x00000000, PPC_SPE); //
5854 0487d6a8 j_mayer
GEN_SPE(evlwwsplatx,    evlwwsplat,    0x0C, 0x0C, 0x00000000, PPC_SPE); //
5855 0487d6a8 j_mayer
GEN_SPE(evlwhsplatx,    evlwhsplat,    0x0E, 0x0C, 0x00000000, PPC_SPE); //
5856 0487d6a8 j_mayer
GEN_SPE(evstddx,        evstdd,        0x10, 0x0C, 0x00000000, PPC_SPE); //
5857 0487d6a8 j_mayer
GEN_SPE(evstdwx,        evstdw,        0x11, 0x0C, 0x00000000, PPC_SPE); //
5858 0487d6a8 j_mayer
GEN_SPE(evstdhx,        evstdh,        0x12, 0x0C, 0x00000000, PPC_SPE); //
5859 0487d6a8 j_mayer
GEN_SPE(evstwhex,       evstwhe,       0x18, 0x0C, 0x00000000, PPC_SPE); //
5860 0487d6a8 j_mayer
GEN_SPE(evstwhox,       evstwho,       0x1A, 0x0C, 0x00000000, PPC_SPE); //
5861 0487d6a8 j_mayer
GEN_SPE(evstwwex,       evstwwe,       0x1C, 0x0C, 0x00000000, PPC_SPE); //
5862 0487d6a8 j_mayer
GEN_SPE(evstwwox,       evstwwo,       0x1E, 0x0C, 0x00000000, PPC_SPE); //
5863 0487d6a8 j_mayer
5864 0487d6a8 j_mayer
/* Multiply and add - TODO */
5865 0487d6a8 j_mayer
#if 0
5866 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
5867 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
5868 0487d6a8 j_mayer
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
5869 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
5870 0487d6a8 j_mayer
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
5871 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
5872 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
5873 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
5874 0487d6a8 j_mayer
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
5875 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
5876 0487d6a8 j_mayer
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
5877 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);
5878 0487d6a8 j_mayer

5879 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
5880 0487d6a8 j_mayer
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
5881 0487d6a8 j_mayer
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
5882 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
5883 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
5884 0487d6a8 j_mayer
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
5885 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
5886 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
5887 0487d6a8 j_mayer
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
5888 0487d6a8 j_mayer
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
5889 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
5890 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
5891 0487d6a8 j_mayer
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
5892 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);
5893 0487d6a8 j_mayer

5894 0487d6a8 j_mayer
GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
5895 0487d6a8 j_mayer
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
5896 0487d6a8 j_mayer
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
5897 0487d6a8 j_mayer
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
5898 0487d6a8 j_mayer
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
5899 0487d6a8 j_mayer
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);
5900 0487d6a8 j_mayer

5901 0487d6a8 j_mayer
GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
5902 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
5903 0487d6a8 j_mayer
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
5904 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
5905 0487d6a8 j_mayer
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
5906 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
5907 0487d6a8 j_mayer
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
5908 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
5909 0487d6a8 j_mayer
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
5910 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
5911 0487d6a8 j_mayer
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
5912 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);
5913 0487d6a8 j_mayer

5914 0487d6a8 j_mayer
GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
5915 0487d6a8 j_mayer
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
5916 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
5917 0487d6a8 j_mayer
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
5918 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);
5919 0487d6a8 j_mayer

5920 0487d6a8 j_mayer
GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
5921 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
5922 0487d6a8 j_mayer
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
5923 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
5924 0487d6a8 j_mayer
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
5925 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
5926 0487d6a8 j_mayer
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
5927 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
5928 0487d6a8 j_mayer
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
5929 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
5930 0487d6a8 j_mayer
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
5931 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);
5932 0487d6a8 j_mayer

5933 0487d6a8 j_mayer
GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
5934 0487d6a8 j_mayer
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
5935 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
5936 0487d6a8 j_mayer
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
5937 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
5938 0487d6a8 j_mayer
#endif
5939 0487d6a8 j_mayer
5940 0487d6a8 j_mayer
/***                      SPE floating-point extension                     ***/
5941 0487d6a8 j_mayer
#define GEN_SPEFPUOP_CONV(name)                                               \
5942 b068d6a7 j_mayer
static always_inline void gen_##name (DisasContext *ctx)                      \
5943 0487d6a8 j_mayer
{                                                                             \
5944 f78fb44e aurel32
    gen_load_gpr64(cpu_T64[0], rB(ctx->opcode));                              \
5945 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5946 f78fb44e aurel32
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
5947 0487d6a8 j_mayer
}
5948 0487d6a8 j_mayer
5949 0487d6a8 j_mayer
/* Single precision floating-point vectors operations */
5950 0487d6a8 j_mayer
/* Arithmetic */
5951 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsadd);
5952 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfssub);
5953 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsmul);
5954 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsdiv);
5955 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsabs);
5956 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsnabs);
5957 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsneg);
5958 0487d6a8 j_mayer
/* Conversion */
5959 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfui);
5960 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsi);
5961 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfuf);
5962 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsf);
5963 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctui);
5964 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsi);
5965 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuf);
5966 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsf);
5967 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuiz);
5968 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsiz);
5969 0487d6a8 j_mayer
/* Comparison */
5970 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpgt);
5971 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmplt);
5972 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpeq);
5973 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststgt);
5974 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststlt);
5975 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststeq);
5976 0487d6a8 j_mayer
5977 0487d6a8 j_mayer
/* Opcodes definitions */
5978 0487d6a8 j_mayer
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5979 0487d6a8 j_mayer
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
5980 0487d6a8 j_mayer
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
5981 0487d6a8 j_mayer
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
5982 0487d6a8 j_mayer
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
5983 0487d6a8 j_mayer
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
5984 0487d6a8 j_mayer
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
5985 0487d6a8 j_mayer
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
5986 0487d6a8 j_mayer
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
5987 0487d6a8 j_mayer
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
5988 0487d6a8 j_mayer
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
5989 0487d6a8 j_mayer
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
5990 0487d6a8 j_mayer
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
5991 0487d6a8 j_mayer
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //
5992 0487d6a8 j_mayer
5993 0487d6a8 j_mayer
/* Single precision floating-point operations */
5994 0487d6a8 j_mayer
/* Arithmetic */
5995 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsadd);
5996 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efssub);
5997 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsmul);
5998 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsdiv);
5999 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsabs);
6000 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsnabs);
6001 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsneg);
6002 0487d6a8 j_mayer
/* Conversion */
6003 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfui);
6004 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsi);
6005 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfuf);
6006 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsf);
6007 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctui);
6008 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsi);
6009 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuf);
6010 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsf);
6011 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuiz);
6012 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsiz);
6013 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfd);
6014 0487d6a8 j_mayer
/* Comparison */
6015 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpgt);
6016 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmplt);
6017 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpeq);
6018 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststgt);
6019 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststlt);
6020 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststeq);
6021 0487d6a8 j_mayer
6022 0487d6a8 j_mayer
/* Opcodes definitions */
6023 05332d70 j_mayer
GEN_SPE(efsadd,         efssub,        0x00, 0x0B, 0x00000000, PPC_SPEFPU); //
6024 0487d6a8 j_mayer
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
6025 0487d6a8 j_mayer
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
6026 0487d6a8 j_mayer
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
6027 0487d6a8 j_mayer
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
6028 0487d6a8 j_mayer
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
6029 0487d6a8 j_mayer
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
6030 0487d6a8 j_mayer
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
6031 0487d6a8 j_mayer
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
6032 0487d6a8 j_mayer
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
6033 9ceb2a77 ths
GEN_SPE(efsctuiz,       speundef,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
6034 9ceb2a77 ths
GEN_SPE(efsctsiz,       speundef,      0x0D, 0x0B, 0x00180000, PPC_SPEFPU); //
6035 0487d6a8 j_mayer
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
6036 0487d6a8 j_mayer
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //
6037 0487d6a8 j_mayer
6038 0487d6a8 j_mayer
/* Double precision floating-point operations */
6039 0487d6a8 j_mayer
/* Arithmetic */
6040 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdadd);
6041 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdsub);
6042 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdmul);
6043 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efddiv);
6044 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdabs);
6045 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdnabs);
6046 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdneg);
6047 0487d6a8 j_mayer
/* Conversion */
6048 0487d6a8 j_mayer
6049 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfui);
6050 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsi);
6051 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuf);
6052 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsf);
6053 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctui);
6054 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsi);
6055 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuf);
6056 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsf);
6057 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuiz);
6058 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsiz);
6059 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfs);
6060 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuid);
6061 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsid);
6062 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuidz);
6063 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsidz);
6064 0487d6a8 j_mayer
/* Comparison */
6065 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpgt);
6066 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmplt);
6067 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpeq);
6068 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstgt);
6069 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstlt);
6070 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtsteq);
6071 0487d6a8 j_mayer
6072 0487d6a8 j_mayer
/* Opcodes definitions */
6073 0487d6a8 j_mayer
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
6074 0487d6a8 j_mayer
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
6075 0487d6a8 j_mayer
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
6076 0487d6a8 j_mayer
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
6077 0487d6a8 j_mayer
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
6078 0487d6a8 j_mayer
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
6079 0487d6a8 j_mayer
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
6080 0487d6a8 j_mayer
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
6081 0487d6a8 j_mayer
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
6082 0487d6a8 j_mayer
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
6083 0487d6a8 j_mayer
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
6084 0487d6a8 j_mayer
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
6085 0487d6a8 j_mayer
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
6086 0487d6a8 j_mayer
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
6087 0487d6a8 j_mayer
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
6088 0487d6a8 j_mayer
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //
6089 0487d6a8 j_mayer
6090 79aceca5 bellard
/* End opcode list */
6091 79aceca5 bellard
GEN_OPCODE_MARK(end);
6092 79aceca5 bellard
6093 3fc6c082 bellard
#include "translate_init.c"
6094 0411a972 j_mayer
#include "helper_regs.h"
6095 79aceca5 bellard
6096 9a64fbe4 bellard
/*****************************************************************************/
6097 3fc6c082 bellard
/* Misc PowerPC helpers */
6098 36081602 j_mayer
void cpu_dump_state (CPUState *env, FILE *f,
6099 36081602 j_mayer
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
6100 36081602 j_mayer
                     int flags)
6101 79aceca5 bellard
{
6102 3fc6c082 bellard
#define RGPL  4
6103 3fc6c082 bellard
#define RFPL  4
6104 3fc6c082 bellard
6105 79aceca5 bellard
    int i;
6106 79aceca5 bellard
6107 077fc206 j_mayer
    cpu_fprintf(f, "NIP " ADDRX "   LR " ADDRX " CTR " ADDRX " XER %08x\n",
6108 077fc206 j_mayer
                env->nip, env->lr, env->ctr, hreg_load_xer(env));
6109 6b542af7 j_mayer
    cpu_fprintf(f, "MSR " ADDRX " HID0 " ADDRX "  HF " ADDRX " idx %d\n",
6110 6b542af7 j_mayer
                env->msr, env->spr[SPR_HID0], env->hflags, env->mmu_idx);
6111 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
6112 077fc206 j_mayer
    cpu_fprintf(f, "TB %08x %08x "
6113 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
6114 76a66253 j_mayer
                "DECR %08x"
6115 76a66253 j_mayer
#endif
6116 76a66253 j_mayer
                "\n",
6117 077fc206 j_mayer
                cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
6118 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
6119 76a66253 j_mayer
                , cpu_ppc_load_decr(env)
6120 76a66253 j_mayer
#endif
6121 76a66253 j_mayer
                );
6122 077fc206 j_mayer
#endif
6123 76a66253 j_mayer
    for (i = 0; i < 32; i++) {
6124 3fc6c082 bellard
        if ((i & (RGPL - 1)) == 0)
6125 3fc6c082 bellard
            cpu_fprintf(f, "GPR%02d", i);
6126 6b542af7 j_mayer
        cpu_fprintf(f, " " REGX, ppc_dump_gpr(env, i));
6127 3fc6c082 bellard
        if ((i & (RGPL - 1)) == (RGPL - 1))
6128 7fe48483 bellard
            cpu_fprintf(f, "\n");
6129 76a66253 j_mayer
    }
6130 3fc6c082 bellard
    cpu_fprintf(f, "CR ");
6131 76a66253 j_mayer
    for (i = 0; i < 8; i++)
6132 7fe48483 bellard
        cpu_fprintf(f, "%01x", env->crf[i]);
6133 7fe48483 bellard
    cpu_fprintf(f, "  [");
6134 76a66253 j_mayer
    for (i = 0; i < 8; i++) {
6135 76a66253 j_mayer
        char a = '-';
6136 76a66253 j_mayer
        if (env->crf[i] & 0x08)
6137 76a66253 j_mayer
            a = 'L';
6138 76a66253 j_mayer
        else if (env->crf[i] & 0x04)
6139 76a66253 j_mayer
            a = 'G';
6140 76a66253 j_mayer
        else if (env->crf[i] & 0x02)
6141 76a66253 j_mayer
            a = 'E';
6142 7fe48483 bellard
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
6143 76a66253 j_mayer
    }
6144 6b542af7 j_mayer
    cpu_fprintf(f, " ]             RES " ADDRX "\n", env->reserve);
6145 3fc6c082 bellard
    for (i = 0; i < 32; i++) {
6146 3fc6c082 bellard
        if ((i & (RFPL - 1)) == 0)
6147 3fc6c082 bellard
            cpu_fprintf(f, "FPR%02d", i);
6148 26a76461 bellard
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
6149 3fc6c082 bellard
        if ((i & (RFPL - 1)) == (RFPL - 1))
6150 7fe48483 bellard
            cpu_fprintf(f, "\n");
6151 79aceca5 bellard
    }
6152 f2e63a42 j_mayer
#if !defined(CONFIG_USER_ONLY)
6153 6b542af7 j_mayer
    cpu_fprintf(f, "SRR0 " ADDRX " SRR1 " ADDRX " SDR1 " ADDRX "\n",
6154 3fc6c082 bellard
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
6155 f2e63a42 j_mayer
#endif
6156 79aceca5 bellard
6157 3fc6c082 bellard
#undef RGPL
6158 3fc6c082 bellard
#undef RFPL
6159 79aceca5 bellard
}
6160 79aceca5 bellard
6161 76a66253 j_mayer
void cpu_dump_statistics (CPUState *env, FILE*f,
6162 76a66253 j_mayer
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
6163 76a66253 j_mayer
                          int flags)
6164 76a66253 j_mayer
{
6165 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
6166 76a66253 j_mayer
    opc_handler_t **t1, **t2, **t3, *handler;
6167 76a66253 j_mayer
    int op1, op2, op3;
6168 76a66253 j_mayer
6169 76a66253 j_mayer
    t1 = env->opcodes;
6170 76a66253 j_mayer
    for (op1 = 0; op1 < 64; op1++) {
6171 76a66253 j_mayer
        handler = t1[op1];
6172 76a66253 j_mayer
        if (is_indirect_opcode(handler)) {
6173 76a66253 j_mayer
            t2 = ind_table(handler);
6174 76a66253 j_mayer
            for (op2 = 0; op2 < 32; op2++) {
6175 76a66253 j_mayer
                handler = t2[op2];
6176 76a66253 j_mayer
                if (is_indirect_opcode(handler)) {
6177 76a66253 j_mayer
                    t3 = ind_table(handler);
6178 76a66253 j_mayer
                    for (op3 = 0; op3 < 32; op3++) {
6179 76a66253 j_mayer
                        handler = t3[op3];
6180 76a66253 j_mayer
                        if (handler->count == 0)
6181 76a66253 j_mayer
                            continue;
6182 76a66253 j_mayer
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
6183 76a66253 j_mayer
                                    "%016llx %lld\n",
6184 76a66253 j_mayer
                                    op1, op2, op3, op1, (op3 << 5) | op2,
6185 76a66253 j_mayer
                                    handler->oname,
6186 76a66253 j_mayer
                                    handler->count, handler->count);
6187 76a66253 j_mayer
                    }
6188 76a66253 j_mayer
                } else {
6189 76a66253 j_mayer
                    if (handler->count == 0)
6190 76a66253 j_mayer
                        continue;
6191 76a66253 j_mayer
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
6192 76a66253 j_mayer
                                "%016llx %lld\n",
6193 76a66253 j_mayer
                                op1, op2, op1, op2, handler->oname,
6194 76a66253 j_mayer
                                handler->count, handler->count);
6195 76a66253 j_mayer
                }
6196 76a66253 j_mayer
            }
6197 76a66253 j_mayer
        } else {
6198 76a66253 j_mayer
            if (handler->count == 0)
6199 76a66253 j_mayer
                continue;
6200 76a66253 j_mayer
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
6201 76a66253 j_mayer
                        op1, op1, handler->oname,
6202 76a66253 j_mayer
                        handler->count, handler->count);
6203 76a66253 j_mayer
        }
6204 76a66253 j_mayer
    }
6205 76a66253 j_mayer
#endif
6206 76a66253 j_mayer
}
6207 76a66253 j_mayer
6208 9a64fbe4 bellard
/*****************************************************************************/
6209 2cfc5f17 ths
static always_inline void gen_intermediate_code_internal (CPUState *env,
6210 2cfc5f17 ths
                                                          TranslationBlock *tb,
6211 2cfc5f17 ths
                                                          int search_pc)
6212 79aceca5 bellard
{
6213 9fddaa0c bellard
    DisasContext ctx, *ctxp = &ctx;
6214 79aceca5 bellard
    opc_handler_t **table, *handler;
6215 0fa85d43 bellard
    target_ulong pc_start;
6216 79aceca5 bellard
    uint16_t *gen_opc_end;
6217 056401ea j_mayer
    int supervisor, little_endian;
6218 79aceca5 bellard
    int j, lj = -1;
6219 2e70f6ef pbrook
    int num_insns;
6220 2e70f6ef pbrook
    int max_insns;
6221 79aceca5 bellard
6222 79aceca5 bellard
    pc_start = tb->pc;
6223 79aceca5 bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
6224 7c58044c j_mayer
#if defined(OPTIMIZE_FPRF_UPDATE)
6225 7c58044c j_mayer
    gen_fprf_ptr = gen_fprf_buf;
6226 7c58044c j_mayer
#endif
6227 046d6672 bellard
    ctx.nip = pc_start;
6228 79aceca5 bellard
    ctx.tb = tb;
6229 e1833e1f j_mayer
    ctx.exception = POWERPC_EXCP_NONE;
6230 3fc6c082 bellard
    ctx.spr_cb = env->spr_cb;
6231 6ebbf390 j_mayer
    supervisor = env->mmu_idx;
6232 6ebbf390 j_mayer
#if !defined(CONFIG_USER_ONLY)
6233 2857068e j_mayer
    ctx.supervisor = supervisor;
6234 d9bce9d9 j_mayer
#endif
6235 056401ea j_mayer
    little_endian = env->hflags & (1 << MSR_LE) ? 1 : 0;
6236 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
6237 d9bce9d9 j_mayer
    ctx.sf_mode = msr_sf;
6238 056401ea j_mayer
    ctx.mem_idx = (supervisor << 2) | (msr_sf << 1) | little_endian;
6239 2857068e j_mayer
#else
6240 056401ea j_mayer
    ctx.mem_idx = (supervisor << 1) | little_endian;
6241 9a64fbe4 bellard
#endif
6242 d63001d1 j_mayer
    ctx.dcache_line_size = env->dcache_line_size;
6243 3cc62370 bellard
    ctx.fpu_enabled = msr_fp;
6244 a9d9eb8f j_mayer
    if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
6245 d26bfc9a j_mayer
        ctx.spe_enabled = msr_spe;
6246 d26bfc9a j_mayer
    else
6247 d26bfc9a j_mayer
        ctx.spe_enabled = 0;
6248 a9d9eb8f j_mayer
    if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
6249 a9d9eb8f j_mayer
        ctx.altivec_enabled = msr_vr;
6250 a9d9eb8f j_mayer
    else
6251 a9d9eb8f j_mayer
        ctx.altivec_enabled = 0;
6252 d26bfc9a j_mayer
    if ((env->flags & POWERPC_FLAG_SE) && msr_se)
6253 8cbcb4fa aurel32
        ctx.singlestep_enabled = CPU_SINGLE_STEP;
6254 d26bfc9a j_mayer
    else
6255 8cbcb4fa aurel32
        ctx.singlestep_enabled = 0;
6256 d26bfc9a j_mayer
    if ((env->flags & POWERPC_FLAG_BE) && msr_be)
6257 8cbcb4fa aurel32
        ctx.singlestep_enabled |= CPU_BRANCH_STEP;
6258 8cbcb4fa aurel32
    if (unlikely(env->singlestep_enabled))
6259 8cbcb4fa aurel32
        ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
6260 3fc6c082 bellard
#if defined (DO_SINGLE_STEP) && 0
6261 9a64fbe4 bellard
    /* Single step trace mode */
6262 9a64fbe4 bellard
    msr_se = 1;
6263 9a64fbe4 bellard
#endif
6264 2e70f6ef pbrook
    num_insns = 0;
6265 2e70f6ef pbrook
    max_insns = tb->cflags & CF_COUNT_MASK;
6266 2e70f6ef pbrook
    if (max_insns == 0)
6267 2e70f6ef pbrook
        max_insns = CF_COUNT_MASK;
6268 2e70f6ef pbrook
6269 2e70f6ef pbrook
    gen_icount_start();
6270 9a64fbe4 bellard
    /* Set env in case of segfault during code fetch */
6271 e1833e1f j_mayer
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
6272 76a66253 j_mayer
        if (unlikely(env->nb_breakpoints > 0)) {
6273 76a66253 j_mayer
            for (j = 0; j < env->nb_breakpoints; j++) {
6274 ea4e754f bellard
                if (env->breakpoints[j] == ctx.nip) {
6275 5fafdf24 ths
                    gen_update_nip(&ctx, ctx.nip);
6276 ea4e754f bellard
                    gen_op_debug();
6277 ea4e754f bellard
                    break;
6278 ea4e754f bellard
                }
6279 ea4e754f bellard
            }
6280 ea4e754f bellard
        }
6281 76a66253 j_mayer
        if (unlikely(search_pc)) {
6282 79aceca5 bellard
            j = gen_opc_ptr - gen_opc_buf;
6283 79aceca5 bellard
            if (lj < j) {
6284 79aceca5 bellard
                lj++;
6285 79aceca5 bellard
                while (lj < j)
6286 79aceca5 bellard
                    gen_opc_instr_start[lj++] = 0;
6287 046d6672 bellard
                gen_opc_pc[lj] = ctx.nip;
6288 79aceca5 bellard
                gen_opc_instr_start[lj] = 1;
6289 2e70f6ef pbrook
                gen_opc_icount[lj] = num_insns;
6290 79aceca5 bellard
            }
6291 79aceca5 bellard
        }
6292 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
6293 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
6294 79aceca5 bellard
            fprintf(logfile, "----------------\n");
6295 1b9eb036 j_mayer
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
6296 0411a972 j_mayer
                    ctx.nip, supervisor, (int)msr_ir);
6297 9a64fbe4 bellard
        }
6298 9a64fbe4 bellard
#endif
6299 2e70f6ef pbrook
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
6300 2e70f6ef pbrook
            gen_io_start();
6301 056401ea j_mayer
        if (unlikely(little_endian)) {
6302 056401ea j_mayer
            ctx.opcode = bswap32(ldl_code(ctx.nip));
6303 056401ea j_mayer
        } else {
6304 056401ea j_mayer
            ctx.opcode = ldl_code(ctx.nip);
6305 111bfab3 bellard
        }
6306 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
6307 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
6308 111bfab3 bellard
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
6309 9a64fbe4 bellard
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
6310 056401ea j_mayer
                    opc3(ctx.opcode), little_endian ? "little" : "big");
6311 79aceca5 bellard
        }
6312 79aceca5 bellard
#endif
6313 046d6672 bellard
        ctx.nip += 4;
6314 3fc6c082 bellard
        table = env->opcodes;
6315 2e70f6ef pbrook
        num_insns++;
6316 79aceca5 bellard
        handler = table[opc1(ctx.opcode)];
6317 79aceca5 bellard
        if (is_indirect_opcode(handler)) {
6318 79aceca5 bellard
            table = ind_table(handler);
6319 79aceca5 bellard
            handler = table[opc2(ctx.opcode)];
6320 79aceca5 bellard
            if (is_indirect_opcode(handler)) {
6321 79aceca5 bellard
                table = ind_table(handler);
6322 79aceca5 bellard
                handler = table[opc3(ctx.opcode)];
6323 79aceca5 bellard
            }
6324 79aceca5 bellard
        }
6325 79aceca5 bellard
        /* Is opcode *REALLY* valid ? */
6326 76a66253 j_mayer
        if (unlikely(handler->handler == &gen_invalid)) {
6327 4a057712 j_mayer
            if (loglevel != 0) {
6328 76a66253 j_mayer
                fprintf(logfile, "invalid/unsupported opcode: "
6329 6b542af7 j_mayer
                        "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
6330 76a66253 j_mayer
                        opc1(ctx.opcode), opc2(ctx.opcode),
6331 0411a972 j_mayer
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
6332 4b3686fa bellard
            } else {
6333 4b3686fa bellard
                printf("invalid/unsupported opcode: "
6334 6b542af7 j_mayer
                       "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
6335 4b3686fa bellard
                       opc1(ctx.opcode), opc2(ctx.opcode),
6336 0411a972 j_mayer
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
6337 4b3686fa bellard
            }
6338 76a66253 j_mayer
        } else {
6339 76a66253 j_mayer
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
6340 4a057712 j_mayer
                if (loglevel != 0) {
6341 79aceca5 bellard
                    fprintf(logfile, "invalid bits: %08x for opcode: "
6342 6b542af7 j_mayer
                            "%02x - %02x - %02x (%08x) " ADDRX "\n",
6343 79aceca5 bellard
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
6344 79aceca5 bellard
                            opc2(ctx.opcode), opc3(ctx.opcode),
6345 046d6672 bellard
                            ctx.opcode, ctx.nip - 4);
6346 9a64fbe4 bellard
                } else {
6347 9a64fbe4 bellard
                    printf("invalid bits: %08x for opcode: "
6348 6b542af7 j_mayer
                           "%02x - %02x - %02x (%08x) " ADDRX "\n",
6349 76a66253 j_mayer
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
6350 76a66253 j_mayer
                           opc2(ctx.opcode), opc3(ctx.opcode),
6351 046d6672 bellard
                           ctx.opcode, ctx.nip - 4);
6352 76a66253 j_mayer
                }
6353 e1833e1f j_mayer
                GEN_EXCP_INVAL(ctxp);
6354 4b3686fa bellard
                break;
6355 79aceca5 bellard
            }
6356 79aceca5 bellard
        }
6357 4b3686fa bellard
        (*(handler->handler))(&ctx);
6358 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
6359 76a66253 j_mayer
        handler->count++;
6360 76a66253 j_mayer
#endif
6361 9a64fbe4 bellard
        /* Check trace mode exceptions */
6362 8cbcb4fa aurel32
        if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
6363 8cbcb4fa aurel32
                     (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
6364 8cbcb4fa aurel32
                     ctx.exception != POWERPC_SYSCALL &&
6365 8cbcb4fa aurel32
                     ctx.exception != POWERPC_EXCP_TRAP &&
6366 8cbcb4fa aurel32
                     ctx.exception != POWERPC_EXCP_BRANCH)) {
6367 e1833e1f j_mayer
            GEN_EXCP(ctxp, POWERPC_EXCP_TRACE, 0);
6368 d26bfc9a j_mayer
        } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
6369 2e70f6ef pbrook
                            (env->singlestep_enabled) ||
6370 2e70f6ef pbrook
                            num_insns >= max_insns)) {
6371 d26bfc9a j_mayer
            /* if we reach a page boundary or are single stepping, stop
6372 d26bfc9a j_mayer
             * generation
6373 d26bfc9a j_mayer
             */
6374 8dd4983c bellard
            break;
6375 76a66253 j_mayer
        }
6376 3fc6c082 bellard
#if defined (DO_SINGLE_STEP)
6377 3fc6c082 bellard
        break;
6378 3fc6c082 bellard
#endif
6379 3fc6c082 bellard
    }
6380 2e70f6ef pbrook
    if (tb->cflags & CF_LAST_IO)
6381 2e70f6ef pbrook
        gen_io_end();
6382 e1833e1f j_mayer
    if (ctx.exception == POWERPC_EXCP_NONE) {
6383 c1942362 bellard
        gen_goto_tb(&ctx, 0, ctx.nip);
6384 e1833e1f j_mayer
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
6385 8cbcb4fa aurel32
        if (unlikely(env->singlestep_enabled)) {
6386 8cbcb4fa aurel32
            gen_update_nip(&ctx, ctx.nip);
6387 8cbcb4fa aurel32
            gen_op_debug();
6388 8cbcb4fa aurel32
        }
6389 76a66253 j_mayer
        /* Generate the return instruction */
6390 57fec1fe bellard
        tcg_gen_exit_tb(0);
6391 9a64fbe4 bellard
    }
6392 2e70f6ef pbrook
    gen_icount_end(tb, num_insns);
6393 79aceca5 bellard
    *gen_opc_ptr = INDEX_op_end;
6394 76a66253 j_mayer
    if (unlikely(search_pc)) {
6395 9a64fbe4 bellard
        j = gen_opc_ptr - gen_opc_buf;
6396 9a64fbe4 bellard
        lj++;
6397 9a64fbe4 bellard
        while (lj <= j)
6398 9a64fbe4 bellard
            gen_opc_instr_start[lj++] = 0;
6399 9a64fbe4 bellard
    } else {
6400 046d6672 bellard
        tb->size = ctx.nip - pc_start;
6401 2e70f6ef pbrook
        tb->icount = num_insns;
6402 9a64fbe4 bellard
    }
6403 d9bce9d9 j_mayer
#if defined(DEBUG_DISAS)
6404 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_CPU) {
6405 9a64fbe4 bellard
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
6406 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, 0);
6407 9fddaa0c bellard
    }
6408 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_IN_ASM) {
6409 76a66253 j_mayer
        int flags;
6410 237c0af0 j_mayer
        flags = env->bfd_mach;
6411 056401ea j_mayer
        flags |= little_endian << 16;
6412 0fa85d43 bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
6413 76a66253 j_mayer
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
6414 79aceca5 bellard
        fprintf(logfile, "\n");
6415 9fddaa0c bellard
    }
6416 79aceca5 bellard
#endif
6417 79aceca5 bellard
}
6418 79aceca5 bellard
6419 2cfc5f17 ths
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
6420 79aceca5 bellard
{
6421 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 0);
6422 79aceca5 bellard
}
6423 79aceca5 bellard
6424 2cfc5f17 ths
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
6425 79aceca5 bellard
{
6426 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 1);
6427 79aceca5 bellard
}
6428 d2856f1a aurel32
6429 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
6430 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
6431 d2856f1a aurel32
{
6432 d2856f1a aurel32
    int type, c;
6433 d2856f1a aurel32
    /* for PPC, we need to look at the micro operation to get the
6434 d2856f1a aurel32
     * access type */
6435 d2856f1a aurel32
    env->nip = gen_opc_pc[pc_pos];
6436 d2856f1a aurel32
    c = gen_opc_buf[pc_pos];
6437 d2856f1a aurel32
    switch(c) {
6438 d2856f1a aurel32
#if defined(CONFIG_USER_ONLY)
6439 d2856f1a aurel32
#define CASE3(op)\
6440 d2856f1a aurel32
    case INDEX_op_ ## op ## _raw
6441 d2856f1a aurel32
#else
6442 d2856f1a aurel32
#define CASE3(op)\
6443 d2856f1a aurel32
    case INDEX_op_ ## op ## _user:\
6444 d2856f1a aurel32
    case INDEX_op_ ## op ## _kernel:\
6445 d2856f1a aurel32
    case INDEX_op_ ## op ## _hypv
6446 d2856f1a aurel32
#endif
6447 d2856f1a aurel32
6448 d2856f1a aurel32
    CASE3(stfd):
6449 d2856f1a aurel32
    CASE3(stfs):
6450 d2856f1a aurel32
    CASE3(lfd):
6451 d2856f1a aurel32
    CASE3(lfs):
6452 d2856f1a aurel32
        type = ACCESS_FLOAT;
6453 d2856f1a aurel32
        break;
6454 d2856f1a aurel32
    CASE3(lwarx):
6455 d2856f1a aurel32
        type = ACCESS_RES;
6456 d2856f1a aurel32
        break;
6457 d2856f1a aurel32
    CASE3(stwcx):
6458 d2856f1a aurel32
        type = ACCESS_RES;
6459 d2856f1a aurel32
        break;
6460 d2856f1a aurel32
    CASE3(eciwx):
6461 d2856f1a aurel32
    CASE3(ecowx):
6462 d2856f1a aurel32
        type = ACCESS_EXT;
6463 d2856f1a aurel32
        break;
6464 d2856f1a aurel32
    default:
6465 d2856f1a aurel32
        type = ACCESS_INT;
6466 d2856f1a aurel32
        break;
6467 d2856f1a aurel32
    }
6468 d2856f1a aurel32
    env->access_type = type;
6469 d2856f1a aurel32
}