Statistics
| Branch: | Revision:

root / exec-all.h @ 8ca209ad

History | View | Annotate | Download (11.4 kB)

1 d4e8164f bellard
/*
2 d4e8164f bellard
 * internal execution defines for qemu
3 5fafdf24 ths
 *
4 d4e8164f bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 d4e8164f bellard
 *
6 d4e8164f bellard
 * This library is free software; you can redistribute it and/or
7 d4e8164f bellard
 * modify it under the terms of the GNU Lesser General Public
8 d4e8164f bellard
 * License as published by the Free Software Foundation; either
9 d4e8164f bellard
 * version 2 of the License, or (at your option) any later version.
10 d4e8164f bellard
 *
11 d4e8164f bellard
 * This library is distributed in the hope that it will be useful,
12 d4e8164f bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d4e8164f bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 d4e8164f bellard
 * Lesser General Public License for more details.
15 d4e8164f bellard
 *
16 d4e8164f bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 d4e8164f bellard
 */
19 d4e8164f bellard
20 875cdcf6 aliguori
#ifndef _EXEC_ALL_H_
21 875cdcf6 aliguori
#define _EXEC_ALL_H_
22 7d99a001 blueswir1
23 7d99a001 blueswir1
#include "qemu-common.h"
24 7d99a001 blueswir1
25 b346ff46 bellard
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26 de9a95f0 aurel32
#define DEBUG_DISAS
27 b346ff46 bellard
28 41c1b1c9 Paul Brook
/* Page tracking code uses ram addresses in system mode, and virtual
29 41c1b1c9 Paul Brook
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
30 41c1b1c9 Paul Brook
   type.  */
31 41c1b1c9 Paul Brook
#if defined(CONFIG_USER_ONLY)
32 b480d9b7 Paul Brook
typedef abi_ulong tb_page_addr_t;
33 41c1b1c9 Paul Brook
#else
34 41c1b1c9 Paul Brook
typedef ram_addr_t tb_page_addr_t;
35 41c1b1c9 Paul Brook
#endif
36 41c1b1c9 Paul Brook
37 b346ff46 bellard
/* is_jmp field values */
38 b346ff46 bellard
#define DISAS_NEXT    0 /* next instruction can be analyzed */
39 b346ff46 bellard
#define DISAS_JUMP    1 /* only pc was modified dynamically */
40 b346ff46 bellard
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
41 b346ff46 bellard
#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42 b346ff46 bellard
43 2e70f6ef pbrook
typedef struct TranslationBlock TranslationBlock;
44 b346ff46 bellard
45 b346ff46 bellard
/* XXX: make safe guess about sizes */
46 b689c622 Aurelien Jarno
#define MAX_OP_PER_INSTR 96
47 4d0e4ac7 Stuart Brady
48 4d0e4ac7 Stuart Brady
#if HOST_LONG_BITS == 32
49 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_PER_ARG 2
50 4d0e4ac7 Stuart Brady
#else
51 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_PER_ARG 1
52 4d0e4ac7 Stuart Brady
#endif
53 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_IARGS 4
54 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_OARGS 1
55 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
56 4d0e4ac7 Stuart Brady
57 4d0e4ac7 Stuart Brady
/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
58 4d0e4ac7 Stuart Brady
 * and up to 4 + N parameters on 64-bit archs
59 4d0e4ac7 Stuart Brady
 * (N = number of input arguments + output arguments).  */
60 4d0e4ac7 Stuart Brady
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
61 6db73509 Aurelien Jarno
#define OPC_BUF_SIZE 640
62 b346ff46 bellard
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
63 b346ff46 bellard
64 a208e54a pbrook
/* Maximum size a TCG op can expand to.  This is complicated because a
65 0cbfcd2b Aurelien Jarno
   single op may require several host instructions and register reloads.
66 0cbfcd2b Aurelien Jarno
   For now take a wild guess at 192 bytes, which should allow at least
67 a208e54a pbrook
   a couple of fixup instructions per argument.  */
68 0cbfcd2b Aurelien Jarno
#define TCG_MAX_OP_SIZE 192
69 a208e54a pbrook
70 0115be31 pbrook
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
71 b346ff46 bellard
72 c27004ec bellard
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
73 b346ff46 bellard
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
74 2e70f6ef pbrook
extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
75 b346ff46 bellard
76 79383c9c blueswir1
#include "qemu-log.h"
77 b346ff46 bellard
78 2cfc5f17 ths
void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
79 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
80 d2856f1a aurel32
void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
81 d2856f1a aurel32
                 unsigned long searched_pc, int pc_pos, void *puc);
82 d2856f1a aurel32
83 57fec1fe bellard
void cpu_gen_init(void);
84 4c3a88a2 bellard
int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
85 d07bde88 blueswir1
                 int *gen_code_size_ptr);
86 5fafdf24 ths
int cpu_restore_state(struct TranslationBlock *tb,
87 58fe2f10 bellard
                      CPUState *env, unsigned long searched_pc,
88 58fe2f10 bellard
                      void *puc);
89 2e12669a bellard
void cpu_resume_from_signal(CPUState *env1, void *puc);
90 2e70f6ef pbrook
void cpu_io_recompile(CPUState *env, void *retaddr);
91 2e70f6ef pbrook
TranslationBlock *tb_gen_code(CPUState *env, 
92 2e70f6ef pbrook
                              target_ulong pc, target_ulong cs_base, int flags,
93 2e70f6ef pbrook
                              int cflags);
94 6a00d601 bellard
void cpu_exec_init(CPUState *env);
95 a5e50b26 malc
void QEMU_NORETURN cpu_loop_exit(void);
96 53a5960a pbrook
int page_unprotect(target_ulong address, unsigned long pc, void *puc);
97 41c1b1c9 Paul Brook
void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
98 2e12669a bellard
                                   int is_cpu_write_access);
99 4390df51 bellard
void tb_invalidate_page_range(target_ulong start, target_ulong end);
100 2e12669a bellard
void tlb_flush_page(CPUState *env, target_ulong addr);
101 ee8b7021 bellard
void tlb_flush(CPUState *env, int flush_global);
102 c527ee8f Paul Brook
#if !defined(CONFIG_USER_ONLY)
103 d4c430a8 Paul Brook
void tlb_set_page(CPUState *env, target_ulong vaddr,
104 d4c430a8 Paul Brook
                  target_phys_addr_t paddr, int prot,
105 d4c430a8 Paul Brook
                  int mmu_idx, target_ulong size);
106 c527ee8f Paul Brook
#endif
107 d4e8164f bellard
108 d4e8164f bellard
#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */
109 d4e8164f bellard
110 4390df51 bellard
#define CODE_GEN_PHYS_HASH_BITS     15
111 4390df51 bellard
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)
112 4390df51 bellard
113 26a5f13b bellard
#define MIN_CODE_GEN_BUFFER_SIZE     (1024 * 1024)
114 d4e8164f bellard
115 4390df51 bellard
/* estimated block size for TB allocation */
116 4390df51 bellard
/* XXX: use a per code average code fragment size and modulate it
117 4390df51 bellard
   according to the host CPU */
118 4390df51 bellard
#if defined(CONFIG_SOFTMMU)
119 4390df51 bellard
#define CODE_GEN_AVG_BLOCK_SIZE 128
120 4390df51 bellard
#else
121 4390df51 bellard
#define CODE_GEN_AVG_BLOCK_SIZE 64
122 4390df51 bellard
#endif
123 4390df51 bellard
124 a8cd70fc Filip Navara
#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
125 d4e8164f bellard
#define USE_DIRECT_JUMP
126 d4e8164f bellard
#endif
127 d4e8164f bellard
128 2e70f6ef pbrook
struct TranslationBlock {
129 2e12669a bellard
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
130 2e12669a bellard
    target_ulong cs_base; /* CS base for this block */
131 c068688b j_mayer
    uint64_t flags; /* flags defining in which context the code was generated */
132 d4e8164f bellard
    uint16_t size;      /* size of target code for this block (1 <=
133 d4e8164f bellard
                           size <= TARGET_PAGE_SIZE) */
134 58fe2f10 bellard
    uint16_t cflags;    /* compile flags */
135 2e70f6ef pbrook
#define CF_COUNT_MASK  0x7fff
136 2e70f6ef pbrook
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
137 58fe2f10 bellard
138 d4e8164f bellard
    uint8_t *tc_ptr;    /* pointer to the translated code */
139 4390df51 bellard
    /* next matching tb for physical address. */
140 5fafdf24 ths
    struct TranslationBlock *phys_hash_next;
141 4390df51 bellard
    /* first and second physical page containing code. The lower bit
142 4390df51 bellard
       of the pointer tells the index in page_next[] */
143 5fafdf24 ths
    struct TranslationBlock *page_next[2];
144 41c1b1c9 Paul Brook
    tb_page_addr_t page_addr[2];
145 4390df51 bellard
146 d4e8164f bellard
    /* the following data are used to directly call another TB from
147 d4e8164f bellard
       the code of this one. */
148 d4e8164f bellard
    uint16_t tb_next_offset[2]; /* offset of original jump target */
149 d4e8164f bellard
#ifdef USE_DIRECT_JUMP
150 efc0a514 Filip Navara
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
151 d4e8164f bellard
#else
152 57fec1fe bellard
    unsigned long tb_next[2]; /* address of jump generated code */
153 d4e8164f bellard
#endif
154 d4e8164f bellard
    /* list of TBs jumping to this one. This is a circular list using
155 d4e8164f bellard
       the two least significant bits of the pointers to tell what is
156 d4e8164f bellard
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
157 d4e8164f bellard
       jmp_first */
158 5fafdf24 ths
    struct TranslationBlock *jmp_next[2];
159 d4e8164f bellard
    struct TranslationBlock *jmp_first;
160 2e70f6ef pbrook
    uint32_t icount;
161 2e70f6ef pbrook
};
162 d4e8164f bellard
163 b362e5e0 pbrook
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
164 b362e5e0 pbrook
{
165 b362e5e0 pbrook
    target_ulong tmp;
166 b362e5e0 pbrook
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
167 b5e19d4c edgar_igl
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
168 b362e5e0 pbrook
}
169 b362e5e0 pbrook
170 8a40a180 bellard
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
171 d4e8164f bellard
{
172 b362e5e0 pbrook
    target_ulong tmp;
173 b362e5e0 pbrook
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
174 b5e19d4c edgar_igl
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
175 b5e19d4c edgar_igl
            | (tmp & TB_JMP_ADDR_MASK));
176 d4e8164f bellard
}
177 d4e8164f bellard
178 41c1b1c9 Paul Brook
static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
179 4390df51 bellard
{
180 4390df51 bellard
    return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
181 4390df51 bellard
}
182 4390df51 bellard
183 c27004ec bellard
TranslationBlock *tb_alloc(target_ulong pc);
184 2e70f6ef pbrook
void tb_free(TranslationBlock *tb);
185 0124311e bellard
void tb_flush(CPUState *env);
186 41c1b1c9 Paul Brook
void tb_link_page(TranslationBlock *tb,
187 41c1b1c9 Paul Brook
                  tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
188 41c1b1c9 Paul Brook
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
189 d4e8164f bellard
190 4390df51 bellard
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
191 d4e8164f bellard
192 4390df51 bellard
#if defined(USE_DIRECT_JUMP)
193 4390df51 bellard
194 e58ffeb3 malc
#if defined(_ARCH_PPC)
195 810260a8 malc
extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
196 810260a8 malc
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
197 57fec1fe bellard
#elif defined(__i386__) || defined(__x86_64__)
198 4390df51 bellard
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
199 4390df51 bellard
{
200 4390df51 bellard
    /* patch the branch destination */
201 4390df51 bellard
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
202 1235fc06 ths
    /* no need to flush icache explicitly */
203 4390df51 bellard
}
204 811d4cf4 balrog
#elif defined(__arm__)
205 811d4cf4 balrog
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
206 811d4cf4 balrog
{
207 3233f0d4 balrog
#if QEMU_GNUC_PREREQ(4, 1)
208 3233f0d4 balrog
    void __clear_cache(char *beg, char *end);
209 3233f0d4 balrog
#else
210 811d4cf4 balrog
    register unsigned long _beg __asm ("a1");
211 811d4cf4 balrog
    register unsigned long _end __asm ("a2");
212 811d4cf4 balrog
    register unsigned long _flg __asm ("a3");
213 3233f0d4 balrog
#endif
214 811d4cf4 balrog
215 811d4cf4 balrog
    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
216 87b78ad1 Laurent Desnogues
    *(uint32_t *)jmp_addr =
217 87b78ad1 Laurent Desnogues
        (*(uint32_t *)jmp_addr & ~0xffffff)
218 87b78ad1 Laurent Desnogues
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
219 811d4cf4 balrog
220 3233f0d4 balrog
#if QEMU_GNUC_PREREQ(4, 1)
221 3233f0d4 balrog
    __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
222 3233f0d4 balrog
#else
223 811d4cf4 balrog
    /* flush icache */
224 811d4cf4 balrog
    _beg = jmp_addr;
225 811d4cf4 balrog
    _end = jmp_addr + 4;
226 811d4cf4 balrog
    _flg = 0;
227 811d4cf4 balrog
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
228 3233f0d4 balrog
#endif
229 811d4cf4 balrog
}
230 4390df51 bellard
#endif
231 d4e8164f bellard
232 5fafdf24 ths
static inline void tb_set_jmp_target(TranslationBlock *tb,
233 4cbb86e1 bellard
                                     int n, unsigned long addr)
234 4cbb86e1 bellard
{
235 4cbb86e1 bellard
    unsigned long offset;
236 4cbb86e1 bellard
237 4cbb86e1 bellard
    offset = tb->tb_jmp_offset[n];
238 4cbb86e1 bellard
    tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
239 4cbb86e1 bellard
}
240 4cbb86e1 bellard
241 d4e8164f bellard
#else
242 d4e8164f bellard
243 d4e8164f bellard
/* set the jump target */
244 5fafdf24 ths
static inline void tb_set_jmp_target(TranslationBlock *tb,
245 d4e8164f bellard
                                     int n, unsigned long addr)
246 d4e8164f bellard
{
247 95f7652d bellard
    tb->tb_next[n] = addr;
248 d4e8164f bellard
}
249 d4e8164f bellard
250 d4e8164f bellard
#endif
251 d4e8164f bellard
252 5fafdf24 ths
static inline void tb_add_jump(TranslationBlock *tb, int n,
253 d4e8164f bellard
                               TranslationBlock *tb_next)
254 d4e8164f bellard
{
255 cf25629d bellard
    /* NOTE: this test is only needed for thread safety */
256 cf25629d bellard
    if (!tb->jmp_next[n]) {
257 cf25629d bellard
        /* patch the native jump address */
258 cf25629d bellard
        tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
259 3b46e624 ths
260 cf25629d bellard
        /* add in TB jmp circular list */
261 cf25629d bellard
        tb->jmp_next[n] = tb_next->jmp_first;
262 cf25629d bellard
        tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
263 cf25629d bellard
    }
264 d4e8164f bellard
}
265 d4e8164f bellard
266 a513fe19 bellard
TranslationBlock *tb_find_pc(unsigned long pc_ptr);
267 a513fe19 bellard
268 d5975363 pbrook
#include "qemu-lock.h"
269 d4e8164f bellard
270 c227f099 Anthony Liguori
extern spinlock_t tb_lock;
271 d4e8164f bellard
272 36bdbe54 bellard
extern int tb_invalidated_flag;
273 6e59c1db bellard
274 e95c8d51 bellard
#if !defined(CONFIG_USER_ONLY)
275 6e59c1db bellard
276 b3755a91 Paul Brook
extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
277 b3755a91 Paul Brook
extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
278 b3755a91 Paul Brook
extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
279 b3755a91 Paul Brook
280 6ebbf390 j_mayer
void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
281 6e59c1db bellard
              void *retaddr);
282 6e59c1db bellard
283 79383c9c blueswir1
#include "softmmu_defs.h"
284 79383c9c blueswir1
285 6ebbf390 j_mayer
#define ACCESS_TYPE (NB_MMU_MODES + 1)
286 6e59c1db bellard
#define MEMSUFFIX _code
287 6e59c1db bellard
#define env cpu_single_env
288 6e59c1db bellard
289 6e59c1db bellard
#define DATA_SIZE 1
290 6e59c1db bellard
#include "softmmu_header.h"
291 6e59c1db bellard
292 6e59c1db bellard
#define DATA_SIZE 2
293 6e59c1db bellard
#include "softmmu_header.h"
294 6e59c1db bellard
295 6e59c1db bellard
#define DATA_SIZE 4
296 6e59c1db bellard
#include "softmmu_header.h"
297 6e59c1db bellard
298 c27004ec bellard
#define DATA_SIZE 8
299 c27004ec bellard
#include "softmmu_header.h"
300 c27004ec bellard
301 6e59c1db bellard
#undef ACCESS_TYPE
302 6e59c1db bellard
#undef MEMSUFFIX
303 6e59c1db bellard
#undef env
304 6e59c1db bellard
305 6e59c1db bellard
#endif
306 4390df51 bellard
307 4390df51 bellard
#if defined(CONFIG_USER_ONLY)
308 41c1b1c9 Paul Brook
static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
309 4390df51 bellard
{
310 4390df51 bellard
    return addr;
311 4390df51 bellard
}
312 4390df51 bellard
#else
313 4390df51 bellard
/* NOTE: this function can trigger an exception */
314 1ccde1cb bellard
/* NOTE2: the returned address is not exactly the physical address: it
315 1ccde1cb bellard
   is the offset relative to phys_ram_base */
316 41c1b1c9 Paul Brook
static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
317 4390df51 bellard
{
318 4d7a0880 blueswir1
    int mmu_idx, page_index, pd;
319 5579c7f3 pbrook
    void *p;
320 4390df51 bellard
321 4d7a0880 blueswir1
    page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
322 4d7a0880 blueswir1
    mmu_idx = cpu_mmu_index(env1);
323 551bd27f ths
    if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
324 551bd27f ths
                 (addr & TARGET_PAGE_MASK))) {
325 c27004ec bellard
        ldub_code(addr);
326 c27004ec bellard
    }
327 4d7a0880 blueswir1
    pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
328 2a4188a3 bellard
    if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
329 647de6ca ths
#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
330 e18231a3 blueswir1
        do_unassigned_access(addr, 0, 1, 0, 4);
331 6c36d3fa blueswir1
#else
332 4d7a0880 blueswir1
        cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
333 6c36d3fa blueswir1
#endif
334 4390df51 bellard
    }
335 5579c7f3 pbrook
    p = (void *)(unsigned long)addr
336 5579c7f3 pbrook
        + env1->tlb_table[mmu_idx][page_index].addend;
337 e890261f Marcelo Tosatti
    return qemu_ram_addr_from_host_nofail(p);
338 4390df51 bellard
}
339 4390df51 bellard
#endif
340 9df217a3 bellard
341 dde2367e aliguori
typedef void (CPUDebugExcpHandler)(CPUState *env);
342 dde2367e aliguori
343 dde2367e aliguori
CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
344 1b530a6d aurel32
345 1b530a6d aurel32
/* vl.c */
346 1b530a6d aurel32
extern int singlestep;
347 1b530a6d aurel32
348 1a28cac3 Marcelo Tosatti
/* cpu-exec.c */
349 1a28cac3 Marcelo Tosatti
extern volatile sig_atomic_t exit_request;
350 1a28cac3 Marcelo Tosatti
351 875cdcf6 aliguori
#endif