Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 92af06d2

History | View | Annotate | Download (16.1 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 4ad40f36 bellard
#define TARGET_HAS_ICE 1
5 4ad40f36 bellard
6 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
7 9042c0e2 ths
8 c5d6edc3 bellard
#include "config.h"
9 6af0bf9c bellard
#include "mips-defs.h"
10 6af0bf9c bellard
#include "cpu-defs.h"
11 6af0bf9c bellard
#include "softfloat.h"
12 6af0bf9c bellard
13 fdbb4691 bellard
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
14 fdbb4691 bellard
// XXX: move that elsewhere
15 36bb244b ths
#if defined(HOST_SOLARIS) && HOST_SOLARIS < 10
16 fdbb4691 bellard
typedef unsigned char           uint_fast8_t;
17 fdbb4691 bellard
typedef unsigned int            uint_fast16_t;
18 fdbb4691 bellard
#endif
19 fdbb4691 bellard
20 ead9360e ths
struct CPUMIPSState;
21 6af0bf9c bellard
22 29929e34 ths
typedef struct r4k_tlb_t r4k_tlb_t;
23 29929e34 ths
struct r4k_tlb_t {
24 6af0bf9c bellard
    target_ulong VPN;
25 9c2149c8 ths
    uint32_t PageMask;
26 98c1b82b pbrook
    uint_fast8_t ASID;
27 98c1b82b pbrook
    uint_fast16_t G:1;
28 98c1b82b pbrook
    uint_fast16_t C0:3;
29 98c1b82b pbrook
    uint_fast16_t C1:3;
30 98c1b82b pbrook
    uint_fast16_t V0:1;
31 98c1b82b pbrook
    uint_fast16_t V1:1;
32 98c1b82b pbrook
    uint_fast16_t D0:1;
33 98c1b82b pbrook
    uint_fast16_t D1:1;
34 6af0bf9c bellard
    target_ulong PFN[2];
35 6af0bf9c bellard
};
36 6af0bf9c bellard
37 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
38 ead9360e ths
struct CPUMIPSTLBContext {
39 ead9360e ths
    uint32_t nb_tlb;
40 ead9360e ths
    uint32_t tlb_in_use;
41 ead9360e ths
    int (*map_address) (struct CPUMIPSState *env, target_ulong *physical, int *prot, target_ulong address, int rw, int access_type);
42 ead9360e ths
    void (*do_tlbwi) (void);
43 ead9360e ths
    void (*do_tlbwr) (void);
44 ead9360e ths
    void (*do_tlbp) (void);
45 ead9360e ths
    void (*do_tlbr) (void);
46 ead9360e ths
    union {
47 ead9360e ths
        struct {
48 ead9360e ths
            r4k_tlb_t tlb[MIPS_TLB_MAX];
49 ead9360e ths
        } r4k;
50 ead9360e ths
    } mmu;
51 ead9360e ths
};
52 51b2772f ths
53 ead9360e ths
typedef union fpr_t fpr_t;
54 ead9360e ths
union fpr_t {
55 ead9360e ths
    float64  fd;   /* ieee double precision */
56 ead9360e ths
    float32  fs[2];/* ieee single precision */
57 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
58 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
59 ead9360e ths
};
60 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
61 ead9360e ths
 * in the fpr_t union regardless of the host endianess
62 ead9360e ths
 */
63 ead9360e ths
#if defined(WORDS_BIGENDIAN)
64 ead9360e ths
#  define FP_ENDIAN_IDX 1
65 ead9360e ths
#else
66 ead9360e ths
#  define FP_ENDIAN_IDX 0
67 c570fd16 ths
#endif
68 ead9360e ths
69 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
70 ead9360e ths
struct CPUMIPSFPUContext {
71 6af0bf9c bellard
    /* Floating point registers */
72 f7cfb2a1 ths
    fpr_t fpr[32];
73 6ea83fed bellard
    float_status fp_status;
74 5a5012ec ths
    /* fpu implementation/revision register (fir) */
75 6af0bf9c bellard
    uint32_t fcr0;
76 5a5012ec ths
#define FCR0_F64 22
77 5a5012ec ths
#define FCR0_L 21
78 5a5012ec ths
#define FCR0_W 20
79 5a5012ec ths
#define FCR0_3D 19
80 5a5012ec ths
#define FCR0_PS 18
81 5a5012ec ths
#define FCR0_D 17
82 5a5012ec ths
#define FCR0_S 16
83 5a5012ec ths
#define FCR0_PRID 8
84 5a5012ec ths
#define FCR0_REV 0
85 6ea83fed bellard
    /* fcsr */
86 6ea83fed bellard
    uint32_t fcr31;
87 fd4a04eb ths
#define SET_FP_COND(num,env)     do { ((env)->fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
88 fd4a04eb ths
#define CLEAR_FP_COND(num,env)   do { ((env)->fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
89 fd4a04eb ths
#define GET_FP_COND(env)         ((((env)->fcr31 >> 24) & 0xfe) | (((env)->fcr31 >> 23) & 0x1))
90 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
91 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
92 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
93 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
94 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
95 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
96 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
97 6ea83fed bellard
#define FP_INEXACT        1
98 6ea83fed bellard
#define FP_UNDERFLOW      2
99 6ea83fed bellard
#define FP_OVERFLOW       4
100 6ea83fed bellard
#define FP_DIV0           8
101 6ea83fed bellard
#define FP_INVALID        16
102 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
103 ead9360e ths
};
104 ead9360e ths
105 623a930e ths
#define NB_MMU_MODES 3
106 6ebbf390 j_mayer
107 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
108 ead9360e ths
struct CPUMIPSMVPContext {
109 ead9360e ths
    int32_t CP0_MVPControl;
110 ead9360e ths
#define CP0MVPCo_CPA        3
111 ead9360e ths
#define CP0MVPCo_STLB        2
112 ead9360e ths
#define CP0MVPCo_VPC        1
113 ead9360e ths
#define CP0MVPCo_EVP        0
114 ead9360e ths
    int32_t CP0_MVPConf0;
115 ead9360e ths
#define CP0MVPC0_M        31
116 ead9360e ths
#define CP0MVPC0_TLBS        29
117 ead9360e ths
#define CP0MVPC0_GS        28
118 ead9360e ths
#define CP0MVPC0_PCP        27
119 ead9360e ths
#define CP0MVPC0_PTLBE        16
120 ead9360e ths
#define CP0MVPC0_TCA        15
121 ead9360e ths
#define CP0MVPC0_PVPE        10
122 ead9360e ths
#define CP0MVPC0_PTC        0
123 ead9360e ths
    int32_t CP0_MVPConf1;
124 ead9360e ths
#define CP0MVPC1_CIM        31
125 ead9360e ths
#define CP0MVPC1_CIF        30
126 ead9360e ths
#define CP0MVPC1_PCX        20
127 ead9360e ths
#define CP0MVPC1_PCP2        10
128 ead9360e ths
#define CP0MVPC1_PCP1        0
129 ead9360e ths
};
130 ead9360e ths
131 ead9360e ths
typedef struct mips_def_t mips_def_t;
132 ead9360e ths
133 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
134 ead9360e ths
#define MIPS_TC_MAX 5
135 ead9360e ths
#define MIPS_DSP_ACC 4
136 ead9360e ths
137 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
138 ead9360e ths
struct CPUMIPSState {
139 ead9360e ths
    /* General integer registers */
140 d0dc7dc3 ths
    target_ulong gpr[MIPS_SHADOW_SET_MAX][32];
141 ead9360e ths
    /* Special registers */
142 ead9360e ths
    target_ulong PC[MIPS_TC_MAX];
143 ead9360e ths
#if TARGET_LONG_BITS > HOST_LONG_BITS
144 ead9360e ths
    target_ulong t0;
145 ead9360e ths
    target_ulong t1;
146 ead9360e ths
#endif
147 764dfc3f ths
    /* temporary hack for FP globals */
148 764dfc3f ths
#ifndef USE_HOST_FLOAT_REGS
149 764dfc3f ths
    fpr_t ft0;
150 764dfc3f ths
    fpr_t ft1;
151 764dfc3f ths
    fpr_t ft2;
152 764dfc3f ths
#endif
153 d0dc7dc3 ths
    target_ulong HI[MIPS_TC_MAX][MIPS_DSP_ACC];
154 d0dc7dc3 ths
    target_ulong LO[MIPS_TC_MAX][MIPS_DSP_ACC];
155 d0dc7dc3 ths
    target_ulong ACX[MIPS_TC_MAX][MIPS_DSP_ACC];
156 ead9360e ths
    target_ulong DSPControl[MIPS_TC_MAX];
157 ead9360e ths
158 ead9360e ths
    CPUMIPSMVPContext *mvp;
159 ead9360e ths
    CPUMIPSTLBContext *tlb;
160 ead9360e ths
    CPUMIPSFPUContext *fpu;
161 ead9360e ths
    uint32_t current_tc;
162 958fb4a9 ths
    target_ulong *current_tc_gprs;
163 893f9865 ths
    target_ulong *current_tc_hi;
164 36d23958 ths
165 e034e2c3 ths
    uint32_t SEGBITS;
166 e034e2c3 ths
    target_ulong SEGMask;
167 6d35524c ths
    uint32_t PABITS;
168 6d35524c ths
    target_ulong PAMask;
169 29929e34 ths
170 9c2149c8 ths
    int32_t CP0_Index;
171 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
172 9c2149c8 ths
    int32_t CP0_Random;
173 ead9360e ths
    int32_t CP0_VPEControl;
174 ead9360e ths
#define CP0VPECo_YSI        21
175 ead9360e ths
#define CP0VPECo_GSI        20
176 ead9360e ths
#define CP0VPECo_EXCPT        16
177 ead9360e ths
#define CP0VPECo_TE        15
178 ead9360e ths
#define CP0VPECo_TargTC        0
179 ead9360e ths
    int32_t CP0_VPEConf0;
180 ead9360e ths
#define CP0VPEC0_M        31
181 ead9360e ths
#define CP0VPEC0_XTC        21
182 ead9360e ths
#define CP0VPEC0_TCS        19
183 ead9360e ths
#define CP0VPEC0_SCS        18
184 ead9360e ths
#define CP0VPEC0_DSC        17
185 ead9360e ths
#define CP0VPEC0_ICS        16
186 ead9360e ths
#define CP0VPEC0_MVP        1
187 ead9360e ths
#define CP0VPEC0_VPA        0
188 ead9360e ths
    int32_t CP0_VPEConf1;
189 ead9360e ths
#define CP0VPEC1_NCX        20
190 ead9360e ths
#define CP0VPEC1_NCP2        10
191 ead9360e ths
#define CP0VPEC1_NCP1        0
192 ead9360e ths
    target_ulong CP0_YQMask;
193 ead9360e ths
    target_ulong CP0_VPESchedule;
194 ead9360e ths
    target_ulong CP0_VPEScheFBack;
195 ead9360e ths
    int32_t CP0_VPEOpt;
196 ead9360e ths
#define CP0VPEOpt_IWX7        15
197 ead9360e ths
#define CP0VPEOpt_IWX6        14
198 ead9360e ths
#define CP0VPEOpt_IWX5        13
199 ead9360e ths
#define CP0VPEOpt_IWX4        12
200 ead9360e ths
#define CP0VPEOpt_IWX3        11
201 ead9360e ths
#define CP0VPEOpt_IWX2        10
202 ead9360e ths
#define CP0VPEOpt_IWX1        9
203 ead9360e ths
#define CP0VPEOpt_IWX0        8
204 ead9360e ths
#define CP0VPEOpt_DWX7        7
205 ead9360e ths
#define CP0VPEOpt_DWX6        6
206 ead9360e ths
#define CP0VPEOpt_DWX5        5
207 ead9360e ths
#define CP0VPEOpt_DWX4        4
208 ead9360e ths
#define CP0VPEOpt_DWX3        3
209 ead9360e ths
#define CP0VPEOpt_DWX2        2
210 ead9360e ths
#define CP0VPEOpt_DWX1        1
211 ead9360e ths
#define CP0VPEOpt_DWX0        0
212 9c2149c8 ths
    target_ulong CP0_EntryLo0;
213 ead9360e ths
    int32_t CP0_TCStatus[MIPS_TC_MAX];
214 ead9360e ths
#define CP0TCSt_TCU3        31
215 ead9360e ths
#define CP0TCSt_TCU2        30
216 ead9360e ths
#define CP0TCSt_TCU1        29
217 ead9360e ths
#define CP0TCSt_TCU0        28
218 ead9360e ths
#define CP0TCSt_TMX        27
219 ead9360e ths
#define CP0TCSt_RNST        23
220 ead9360e ths
#define CP0TCSt_TDS        21
221 ead9360e ths
#define CP0TCSt_DT        20
222 ead9360e ths
#define CP0TCSt_DA        15
223 ead9360e ths
#define CP0TCSt_A        13
224 ead9360e ths
#define CP0TCSt_TKSU        11
225 ead9360e ths
#define CP0TCSt_IXMT        10
226 ead9360e ths
#define CP0TCSt_TASID        0
227 ead9360e ths
    int32_t CP0_TCBind[MIPS_TC_MAX];
228 ead9360e ths
#define CP0TCBd_CurTC        21
229 ead9360e ths
#define CP0TCBd_TBE        17
230 ead9360e ths
#define CP0TCBd_CurVPE        0
231 ead9360e ths
    target_ulong CP0_TCHalt[MIPS_TC_MAX];
232 ead9360e ths
    target_ulong CP0_TCContext[MIPS_TC_MAX];
233 ead9360e ths
    target_ulong CP0_TCSchedule[MIPS_TC_MAX];
234 ead9360e ths
    target_ulong CP0_TCScheFBack[MIPS_TC_MAX];
235 9c2149c8 ths
    target_ulong CP0_EntryLo1;
236 9c2149c8 ths
    target_ulong CP0_Context;
237 9c2149c8 ths
    int32_t CP0_PageMask;
238 9c2149c8 ths
    int32_t CP0_PageGrain;
239 9c2149c8 ths
    int32_t CP0_Wired;
240 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
241 ead9360e ths
    int32_t CP0_SRSConf0;
242 ead9360e ths
#define CP0SRSC0_M        31
243 ead9360e ths
#define CP0SRSC0_SRS3        20
244 ead9360e ths
#define CP0SRSC0_SRS2        10
245 ead9360e ths
#define CP0SRSC0_SRS1        0
246 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
247 ead9360e ths
    int32_t CP0_SRSConf1;
248 ead9360e ths
#define CP0SRSC1_M        31
249 ead9360e ths
#define CP0SRSC1_SRS6        20
250 ead9360e ths
#define CP0SRSC1_SRS5        10
251 ead9360e ths
#define CP0SRSC1_SRS4        0
252 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
253 ead9360e ths
    int32_t CP0_SRSConf2;
254 ead9360e ths
#define CP0SRSC2_M        31
255 ead9360e ths
#define CP0SRSC2_SRS9        20
256 ead9360e ths
#define CP0SRSC2_SRS8        10
257 ead9360e ths
#define CP0SRSC2_SRS7        0
258 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
259 ead9360e ths
    int32_t CP0_SRSConf3;
260 ead9360e ths
#define CP0SRSC3_M        31
261 ead9360e ths
#define CP0SRSC3_SRS12        20
262 ead9360e ths
#define CP0SRSC3_SRS11        10
263 ead9360e ths
#define CP0SRSC3_SRS10        0
264 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
265 ead9360e ths
    int32_t CP0_SRSConf4;
266 ead9360e ths
#define CP0SRSC4_SRS15        20
267 ead9360e ths
#define CP0SRSC4_SRS14        10
268 ead9360e ths
#define CP0SRSC4_SRS13        0
269 9c2149c8 ths
    int32_t CP0_HWREna;
270 c570fd16 ths
    target_ulong CP0_BadVAddr;
271 9c2149c8 ths
    int32_t CP0_Count;
272 9c2149c8 ths
    target_ulong CP0_EntryHi;
273 9c2149c8 ths
    int32_t CP0_Compare;
274 9c2149c8 ths
    int32_t CP0_Status;
275 6af0bf9c bellard
#define CP0St_CU3   31
276 6af0bf9c bellard
#define CP0St_CU2   30
277 6af0bf9c bellard
#define CP0St_CU1   29
278 6af0bf9c bellard
#define CP0St_CU0   28
279 6af0bf9c bellard
#define CP0St_RP    27
280 6ea83fed bellard
#define CP0St_FR    26
281 6af0bf9c bellard
#define CP0St_RE    25
282 7a387fff ths
#define CP0St_MX    24
283 7a387fff ths
#define CP0St_PX    23
284 6af0bf9c bellard
#define CP0St_BEV   22
285 6af0bf9c bellard
#define CP0St_TS    21
286 6af0bf9c bellard
#define CP0St_SR    20
287 6af0bf9c bellard
#define CP0St_NMI   19
288 6af0bf9c bellard
#define CP0St_IM    8
289 7a387fff ths
#define CP0St_KX    7
290 7a387fff ths
#define CP0St_SX    6
291 7a387fff ths
#define CP0St_UX    5
292 623a930e ths
#define CP0St_KSU   3
293 6af0bf9c bellard
#define CP0St_ERL   2
294 6af0bf9c bellard
#define CP0St_EXL   1
295 6af0bf9c bellard
#define CP0St_IE    0
296 9c2149c8 ths
    int32_t CP0_IntCtl;
297 ead9360e ths
#define CP0IntCtl_IPTI 29
298 ead9360e ths
#define CP0IntCtl_IPPC1 26
299 ead9360e ths
#define CP0IntCtl_VS 5
300 9c2149c8 ths
    int32_t CP0_SRSCtl;
301 ead9360e ths
#define CP0SRSCtl_HSS 26
302 ead9360e ths
#define CP0SRSCtl_EICSS 18
303 ead9360e ths
#define CP0SRSCtl_ESS 12
304 ead9360e ths
#define CP0SRSCtl_PSS 6
305 ead9360e ths
#define CP0SRSCtl_CSS 0
306 9c2149c8 ths
    int32_t CP0_SRSMap;
307 ead9360e ths
#define CP0SRSMap_SSV7 28
308 ead9360e ths
#define CP0SRSMap_SSV6 24
309 ead9360e ths
#define CP0SRSMap_SSV5 20
310 ead9360e ths
#define CP0SRSMap_SSV4 16
311 ead9360e ths
#define CP0SRSMap_SSV3 12
312 ead9360e ths
#define CP0SRSMap_SSV2 8
313 ead9360e ths
#define CP0SRSMap_SSV1 4
314 ead9360e ths
#define CP0SRSMap_SSV0 0
315 9c2149c8 ths
    int32_t CP0_Cause;
316 7a387fff ths
#define CP0Ca_BD   31
317 7a387fff ths
#define CP0Ca_TI   30
318 7a387fff ths
#define CP0Ca_CE   28
319 7a387fff ths
#define CP0Ca_DC   27
320 7a387fff ths
#define CP0Ca_PCI  26
321 6af0bf9c bellard
#define CP0Ca_IV   23
322 7a387fff ths
#define CP0Ca_WP   22
323 7a387fff ths
#define CP0Ca_IP    8
324 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
325 7a387fff ths
#define CP0Ca_EC    2
326 c570fd16 ths
    target_ulong CP0_EPC;
327 9c2149c8 ths
    int32_t CP0_PRid;
328 b29a0341 ths
    int32_t CP0_EBase;
329 9c2149c8 ths
    int32_t CP0_Config0;
330 6af0bf9c bellard
#define CP0C0_M    31
331 6af0bf9c bellard
#define CP0C0_K23  28
332 6af0bf9c bellard
#define CP0C0_KU   25
333 6af0bf9c bellard
#define CP0C0_MDU  20
334 6af0bf9c bellard
#define CP0C0_MM   17
335 6af0bf9c bellard
#define CP0C0_BM   16
336 6af0bf9c bellard
#define CP0C0_BE   15
337 6af0bf9c bellard
#define CP0C0_AT   13
338 6af0bf9c bellard
#define CP0C0_AR   10
339 6af0bf9c bellard
#define CP0C0_MT   7
340 7a387fff ths
#define CP0C0_VI   3
341 6af0bf9c bellard
#define CP0C0_K0   0
342 9c2149c8 ths
    int32_t CP0_Config1;
343 7a387fff ths
#define CP0C1_M    31
344 6af0bf9c bellard
#define CP0C1_MMU  25
345 6af0bf9c bellard
#define CP0C1_IS   22
346 6af0bf9c bellard
#define CP0C1_IL   19
347 6af0bf9c bellard
#define CP0C1_IA   16
348 6af0bf9c bellard
#define CP0C1_DS   13
349 6af0bf9c bellard
#define CP0C1_DL   10
350 6af0bf9c bellard
#define CP0C1_DA   7
351 7a387fff ths
#define CP0C1_C2   6
352 7a387fff ths
#define CP0C1_MD   5
353 6af0bf9c bellard
#define CP0C1_PC   4
354 6af0bf9c bellard
#define CP0C1_WR   3
355 6af0bf9c bellard
#define CP0C1_CA   2
356 6af0bf9c bellard
#define CP0C1_EP   1
357 6af0bf9c bellard
#define CP0C1_FP   0
358 9c2149c8 ths
    int32_t CP0_Config2;
359 7a387fff ths
#define CP0C2_M    31
360 7a387fff ths
#define CP0C2_TU   28
361 7a387fff ths
#define CP0C2_TS   24
362 7a387fff ths
#define CP0C2_TL   20
363 7a387fff ths
#define CP0C2_TA   16
364 7a387fff ths
#define CP0C2_SU   12
365 7a387fff ths
#define CP0C2_SS   8
366 7a387fff ths
#define CP0C2_SL   4
367 7a387fff ths
#define CP0C2_SA   0
368 9c2149c8 ths
    int32_t CP0_Config3;
369 7a387fff ths
#define CP0C3_M    31
370 7a387fff ths
#define CP0C3_DSPP 10
371 7a387fff ths
#define CP0C3_LPA  7
372 7a387fff ths
#define CP0C3_VEIC 6
373 7a387fff ths
#define CP0C3_VInt 5
374 7a387fff ths
#define CP0C3_SP   4
375 7a387fff ths
#define CP0C3_MT   2
376 7a387fff ths
#define CP0C3_SM   1
377 7a387fff ths
#define CP0C3_TL   0
378 e397ee33 ths
    int32_t CP0_Config6;
379 e397ee33 ths
    int32_t CP0_Config7;
380 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
381 c570fd16 ths
    target_ulong CP0_LLAddr;
382 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
383 fd88b6ab ths
    int32_t CP0_WatchHi[8];
384 9c2149c8 ths
    target_ulong CP0_XContext;
385 9c2149c8 ths
    int32_t CP0_Framemask;
386 9c2149c8 ths
    int32_t CP0_Debug;
387 ead9360e ths
#define CP0DB_DBD  31
388 6af0bf9c bellard
#define CP0DB_DM   30
389 6af0bf9c bellard
#define CP0DB_LSNM 28
390 6af0bf9c bellard
#define CP0DB_Doze 27
391 6af0bf9c bellard
#define CP0DB_Halt 26
392 6af0bf9c bellard
#define CP0DB_CNT  25
393 6af0bf9c bellard
#define CP0DB_IBEP 24
394 6af0bf9c bellard
#define CP0DB_DBEP 21
395 6af0bf9c bellard
#define CP0DB_IEXI 20
396 6af0bf9c bellard
#define CP0DB_VER  15
397 6af0bf9c bellard
#define CP0DB_DEC  10
398 6af0bf9c bellard
#define CP0DB_SSt  8
399 6af0bf9c bellard
#define CP0DB_DINT 5
400 6af0bf9c bellard
#define CP0DB_DIB  4
401 6af0bf9c bellard
#define CP0DB_DDBS 3
402 6af0bf9c bellard
#define CP0DB_DDBL 2
403 6af0bf9c bellard
#define CP0DB_DBp  1
404 6af0bf9c bellard
#define CP0DB_DSS  0
405 ead9360e ths
    int32_t CP0_Debug_tcstatus[MIPS_TC_MAX];
406 c570fd16 ths
    target_ulong CP0_DEPC;
407 9c2149c8 ths
    int32_t CP0_Performance0;
408 9c2149c8 ths
    int32_t CP0_TagLo;
409 9c2149c8 ths
    int32_t CP0_DataLo;
410 9c2149c8 ths
    int32_t CP0_TagHi;
411 9c2149c8 ths
    int32_t CP0_DataHi;
412 c570fd16 ths
    target_ulong CP0_ErrorEPC;
413 9c2149c8 ths
    int32_t CP0_DESAVE;
414 6af0bf9c bellard
    /* Qemu */
415 6af0bf9c bellard
    int interrupt_request;
416 6af0bf9c bellard
    int error_code;
417 6af0bf9c bellard
    int user_mode_only; /* user mode only simulation */
418 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
419 6af0bf9c bellard
    /* TMASK defines different execution modes */
420 b8aa4598 ths
#define MIPS_HFLAG_TMASK  0x01FF
421 78749ba8 ths
#define MIPS_HFLAG_MODE   0x0007 /* execution modes                    */
422 623a930e ths
    /* The KSU flags must be the lowest bits in hflags. The flag order
423 623a930e ths
       must be the same as defined for CP0 Status. This allows to use
424 623a930e ths
       the bits as the value of mmu_idx. */
425 623a930e ths
#define MIPS_HFLAG_KSU    0x0003 /* kernel/supervisor/user mode mask   */
426 623a930e ths
#define MIPS_HFLAG_UM       0x0002 /* user mode flag */
427 623a930e ths
#define MIPS_HFLAG_SM       0x0001 /* supervisor mode flag */
428 623a930e ths
#define MIPS_HFLAG_KM       0x0000 /* kernel mode flag */
429 623a930e ths
#define MIPS_HFLAG_DM     0x0004 /* Debug mode                         */
430 5e755519 ths
#define MIPS_HFLAG_64     0x0008 /* 64-bit instructions enabled        */
431 387a8fe5 ths
#define MIPS_HFLAG_CP0    0x0010 /* CP0 enabled                        */
432 387a8fe5 ths
#define MIPS_HFLAG_FPU    0x0020 /* FPU enabled                        */
433 387a8fe5 ths
#define MIPS_HFLAG_F64    0x0040 /* 64-bit FPU enabled                 */
434 b8aa4598 ths
    /* True if the MIPS IV COP1X instructions can be used.  This also
435 b8aa4598 ths
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
436 b8aa4598 ths
       and RSQRT.D.  */
437 b8aa4598 ths
#define MIPS_HFLAG_COP1X  0x0080 /* COP1X instructions enabled         */
438 b8aa4598 ths
#define MIPS_HFLAG_RE     0x0100 /* Reversed endianness                */
439 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
440 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
441 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
442 4ad40f36 bellard
     * this from three bits to two.  */
443 b8aa4598 ths
#define MIPS_HFLAG_BMASK  0x0e00
444 b8aa4598 ths
#define MIPS_HFLAG_B      0x0200 /* Unconditional branch               */
445 b8aa4598 ths
#define MIPS_HFLAG_BC     0x0400 /* Conditional branch                 */
446 b8aa4598 ths
#define MIPS_HFLAG_BL     0x0600 /* Likely branch                      */
447 b8aa4598 ths
#define MIPS_HFLAG_BR     0x0800 /* branch to register (can't link TB) */
448 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
449 6af0bf9c bellard
    int bcond;                   /* Branch condition (if needed)       */
450 a316d335 bellard
451 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
452 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
453 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
454 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
455 e189e748 ths
    int insn_flags; /* Supported instruction set */
456 7a387fff ths
457 33ac7f16 ths
#ifdef CONFIG_USER_ONLY
458 6f5b89a0 ths
    target_ulong tls_value;
459 6f5b89a0 ths
#endif
460 6f5b89a0 ths
461 a316d335 bellard
    CPU_COMMON
462 6ae81775 ths
463 aaed909a bellard
    const mips_def_t *cpu_model;
464 33ac7f16 ths
#ifndef CONFIG_USER_ONLY
465 33ac7f16 ths
    void *irq[8];
466 33ac7f16 ths
#endif
467 51b2772f ths
468 6ae81775 ths
    struct QEMUTimer *timer; /* Internal timer */
469 6af0bf9c bellard
};
470 6af0bf9c bellard
471 29929e34 ths
int no_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
472 29929e34 ths
                        target_ulong address, int rw, int access_type);
473 29929e34 ths
int fixed_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
474 29929e34 ths
                           target_ulong address, int rw, int access_type);
475 29929e34 ths
int r4k_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
476 29929e34 ths
                     target_ulong address, int rw, int access_type);
477 29929e34 ths
void r4k_do_tlbwi (void);
478 29929e34 ths
void r4k_do_tlbwr (void);
479 29929e34 ths
void r4k_do_tlbp (void);
480 29929e34 ths
void r4k_do_tlbr (void);
481 33d68b5f ths
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
482 33d68b5f ths
483 647de6ca ths
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
484 647de6ca ths
                          int unused);
485 647de6ca ths
486 9467d44c ths
#define CPUState CPUMIPSState
487 9467d44c ths
#define cpu_init cpu_mips_init
488 9467d44c ths
#define cpu_exec cpu_mips_exec
489 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
490 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
491 c732abe2 j_mayer
#define cpu_list mips_cpu_list
492 9467d44c ths
493 623a930e ths
/* MMU modes definitions. We carefully match the indices with our
494 623a930e ths
   hflags layout. */
495 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
496 623a930e ths
#define MMU_MODE1_SUFFIX _super
497 623a930e ths
#define MMU_MODE2_SUFFIX _user
498 623a930e ths
#define MMU_USER_IDX 2
499 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
500 6ebbf390 j_mayer
{
501 623a930e ths
    return env->hflags & MIPS_HFLAG_KSU;
502 6ebbf390 j_mayer
}
503 6ebbf390 j_mayer
504 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
505 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
506 6e68e076 pbrook
{
507 f8ed7070 pbrook
    if (newsp)
508 6e68e076 pbrook
        env->gpr[env->current_tc][29] = newsp;
509 6e68e076 pbrook
    env->gpr[env->current_tc][7] = 0;
510 6e68e076 pbrook
    env->gpr[env->current_tc][2] = 0;
511 6e68e076 pbrook
}
512 6e68e076 pbrook
#endif
513 6e68e076 pbrook
514 6af0bf9c bellard
#include "cpu-all.h"
515 6af0bf9c bellard
516 6af0bf9c bellard
/* Memory access type :
517 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
518 6af0bf9c bellard
 */
519 6af0bf9c bellard
enum {
520 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
521 6af0bf9c bellard
    ACCESS_USER  = 0x00,
522 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
523 6af0bf9c bellard
    /* 1 bit to indicate direction */
524 6af0bf9c bellard
    ACCESS_STORE = 0x02,
525 6af0bf9c bellard
    /* Type of instruction that generated the access */
526 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
527 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
528 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
529 6af0bf9c bellard
};
530 6af0bf9c bellard
531 6af0bf9c bellard
/* Exceptions */
532 6af0bf9c bellard
enum {
533 6af0bf9c bellard
    EXCP_NONE          = -1,
534 6af0bf9c bellard
    EXCP_RESET         = 0,
535 6af0bf9c bellard
    EXCP_SRESET,
536 6af0bf9c bellard
    EXCP_DSS,
537 6af0bf9c bellard
    EXCP_DINT,
538 14e51cc7 ths
    EXCP_DDBL,
539 14e51cc7 ths
    EXCP_DDBS,
540 6af0bf9c bellard
    EXCP_NMI,
541 6af0bf9c bellard
    EXCP_MCHECK,
542 14e51cc7 ths
    EXCP_EXT_INTERRUPT, /* 8 */
543 6af0bf9c bellard
    EXCP_DFWATCH,
544 14e51cc7 ths
    EXCP_DIB,
545 6af0bf9c bellard
    EXCP_IWATCH,
546 6af0bf9c bellard
    EXCP_AdEL,
547 6af0bf9c bellard
    EXCP_AdES,
548 6af0bf9c bellard
    EXCP_TLBF,
549 6af0bf9c bellard
    EXCP_IBE,
550 14e51cc7 ths
    EXCP_DBp, /* 16 */
551 6af0bf9c bellard
    EXCP_SYSCALL,
552 14e51cc7 ths
    EXCP_BREAK,
553 4ad40f36 bellard
    EXCP_CpU,
554 6af0bf9c bellard
    EXCP_RI,
555 6af0bf9c bellard
    EXCP_OVERFLOW,
556 6af0bf9c bellard
    EXCP_TRAP,
557 5a5012ec ths
    EXCP_FPE,
558 14e51cc7 ths
    EXCP_DWATCH, /* 24 */
559 6af0bf9c bellard
    EXCP_LTLBL,
560 6af0bf9c bellard
    EXCP_TLBL,
561 6af0bf9c bellard
    EXCP_TLBS,
562 6af0bf9c bellard
    EXCP_DBE,
563 ead9360e ths
    EXCP_THREAD,
564 14e51cc7 ths
    EXCP_MDMX,
565 14e51cc7 ths
    EXCP_C2E,
566 14e51cc7 ths
    EXCP_CACHE, /* 32 */
567 14e51cc7 ths
568 14e51cc7 ths
    EXCP_LAST = EXCP_CACHE,
569 6af0bf9c bellard
};
570 6af0bf9c bellard
571 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
572 aaed909a bellard
CPUMIPSState *cpu_mips_init(const char *cpu_model);
573 6af0bf9c bellard
uint32_t cpu_mips_get_clock (void);
574 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
575 6af0bf9c bellard
576 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */