Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 92af06d2

History | View | Annotate | Download (16.1 kB)

1
#if !defined (__MIPS_CPU_H__)
2
#define __MIPS_CPU_H__
3

    
4
#define TARGET_HAS_ICE 1
5

    
6
#define ELF_MACHINE        EM_MIPS
7

    
8
#include "config.h"
9
#include "mips-defs.h"
10
#include "cpu-defs.h"
11
#include "softfloat.h"
12

    
13
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
14
// XXX: move that elsewhere
15
#if defined(HOST_SOLARIS) && HOST_SOLARIS < 10
16
typedef unsigned char           uint_fast8_t;
17
typedef unsigned int            uint_fast16_t;
18
#endif
19

    
20
struct CPUMIPSState;
21

    
22
typedef struct r4k_tlb_t r4k_tlb_t;
23
struct r4k_tlb_t {
24
    target_ulong VPN;
25
    uint32_t PageMask;
26
    uint_fast8_t ASID;
27
    uint_fast16_t G:1;
28
    uint_fast16_t C0:3;
29
    uint_fast16_t C1:3;
30
    uint_fast16_t V0:1;
31
    uint_fast16_t V1:1;
32
    uint_fast16_t D0:1;
33
    uint_fast16_t D1:1;
34
    target_ulong PFN[2];
35
};
36

    
37
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
38
struct CPUMIPSTLBContext {
39
    uint32_t nb_tlb;
40
    uint32_t tlb_in_use;
41
    int (*map_address) (struct CPUMIPSState *env, target_ulong *physical, int *prot, target_ulong address, int rw, int access_type);
42
    void (*do_tlbwi) (void);
43
    void (*do_tlbwr) (void);
44
    void (*do_tlbp) (void);
45
    void (*do_tlbr) (void);
46
    union {
47
        struct {
48
            r4k_tlb_t tlb[MIPS_TLB_MAX];
49
        } r4k;
50
    } mmu;
51
};
52

    
53
typedef union fpr_t fpr_t;
54
union fpr_t {
55
    float64  fd;   /* ieee double precision */
56
    float32  fs[2];/* ieee single precision */
57
    uint64_t d;    /* binary double fixed-point */
58
    uint32_t w[2]; /* binary single fixed-point */
59
};
60
/* define FP_ENDIAN_IDX to access the same location
61
 * in the fpr_t union regardless of the host endianess
62
 */
63
#if defined(WORDS_BIGENDIAN)
64
#  define FP_ENDIAN_IDX 1
65
#else
66
#  define FP_ENDIAN_IDX 0
67
#endif
68

    
69
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
70
struct CPUMIPSFPUContext {
71
    /* Floating point registers */
72
    fpr_t fpr[32];
73
    float_status fp_status;
74
    /* fpu implementation/revision register (fir) */
75
    uint32_t fcr0;
76
#define FCR0_F64 22
77
#define FCR0_L 21
78
#define FCR0_W 20
79
#define FCR0_3D 19
80
#define FCR0_PS 18
81
#define FCR0_D 17
82
#define FCR0_S 16
83
#define FCR0_PRID 8
84
#define FCR0_REV 0
85
    /* fcsr */
86
    uint32_t fcr31;
87
#define SET_FP_COND(num,env)     do { ((env)->fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
88
#define CLEAR_FP_COND(num,env)   do { ((env)->fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
89
#define GET_FP_COND(env)         ((((env)->fcr31 >> 24) & 0xfe) | (((env)->fcr31 >> 23) & 0x1))
90
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
91
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
92
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
93
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
94
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
95
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
96
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
97
#define FP_INEXACT        1
98
#define FP_UNDERFLOW      2
99
#define FP_OVERFLOW       4
100
#define FP_DIV0           8
101
#define FP_INVALID        16
102
#define FP_UNIMPLEMENTED  32
103
};
104

    
105
#define NB_MMU_MODES 3
106

    
107
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
108
struct CPUMIPSMVPContext {
109
    int32_t CP0_MVPControl;
110
#define CP0MVPCo_CPA        3
111
#define CP0MVPCo_STLB        2
112
#define CP0MVPCo_VPC        1
113
#define CP0MVPCo_EVP        0
114
    int32_t CP0_MVPConf0;
115
#define CP0MVPC0_M        31
116
#define CP0MVPC0_TLBS        29
117
#define CP0MVPC0_GS        28
118
#define CP0MVPC0_PCP        27
119
#define CP0MVPC0_PTLBE        16
120
#define CP0MVPC0_TCA        15
121
#define CP0MVPC0_PVPE        10
122
#define CP0MVPC0_PTC        0
123
    int32_t CP0_MVPConf1;
124
#define CP0MVPC1_CIM        31
125
#define CP0MVPC1_CIF        30
126
#define CP0MVPC1_PCX        20
127
#define CP0MVPC1_PCP2        10
128
#define CP0MVPC1_PCP1        0
129
};
130

    
131
typedef struct mips_def_t mips_def_t;
132

    
133
#define MIPS_SHADOW_SET_MAX 16
134
#define MIPS_TC_MAX 5
135
#define MIPS_DSP_ACC 4
136

    
137
typedef struct CPUMIPSState CPUMIPSState;
138
struct CPUMIPSState {
139
    /* General integer registers */
140
    target_ulong gpr[MIPS_SHADOW_SET_MAX][32];
141
    /* Special registers */
142
    target_ulong PC[MIPS_TC_MAX];
143
#if TARGET_LONG_BITS > HOST_LONG_BITS
144
    target_ulong t0;
145
    target_ulong t1;
146
#endif
147
    /* temporary hack for FP globals */
148
#ifndef USE_HOST_FLOAT_REGS
149
    fpr_t ft0;
150
    fpr_t ft1;
151
    fpr_t ft2;
152
#endif
153
    target_ulong HI[MIPS_TC_MAX][MIPS_DSP_ACC];
154
    target_ulong LO[MIPS_TC_MAX][MIPS_DSP_ACC];
155
    target_ulong ACX[MIPS_TC_MAX][MIPS_DSP_ACC];
156
    target_ulong DSPControl[MIPS_TC_MAX];
157

    
158
    CPUMIPSMVPContext *mvp;
159
    CPUMIPSTLBContext *tlb;
160
    CPUMIPSFPUContext *fpu;
161
    uint32_t current_tc;
162
    target_ulong *current_tc_gprs;
163
    target_ulong *current_tc_hi;
164

    
165
    uint32_t SEGBITS;
166
    target_ulong SEGMask;
167
    uint32_t PABITS;
168
    target_ulong PAMask;
169

    
170
    int32_t CP0_Index;
171
    /* CP0_MVP* are per MVP registers. */
172
    int32_t CP0_Random;
173
    int32_t CP0_VPEControl;
174
#define CP0VPECo_YSI        21
175
#define CP0VPECo_GSI        20
176
#define CP0VPECo_EXCPT        16
177
#define CP0VPECo_TE        15
178
#define CP0VPECo_TargTC        0
179
    int32_t CP0_VPEConf0;
180
#define CP0VPEC0_M        31
181
#define CP0VPEC0_XTC        21
182
#define CP0VPEC0_TCS        19
183
#define CP0VPEC0_SCS        18
184
#define CP0VPEC0_DSC        17
185
#define CP0VPEC0_ICS        16
186
#define CP0VPEC0_MVP        1
187
#define CP0VPEC0_VPA        0
188
    int32_t CP0_VPEConf1;
189
#define CP0VPEC1_NCX        20
190
#define CP0VPEC1_NCP2        10
191
#define CP0VPEC1_NCP1        0
192
    target_ulong CP0_YQMask;
193
    target_ulong CP0_VPESchedule;
194
    target_ulong CP0_VPEScheFBack;
195
    int32_t CP0_VPEOpt;
196
#define CP0VPEOpt_IWX7        15
197
#define CP0VPEOpt_IWX6        14
198
#define CP0VPEOpt_IWX5        13
199
#define CP0VPEOpt_IWX4        12
200
#define CP0VPEOpt_IWX3        11
201
#define CP0VPEOpt_IWX2        10
202
#define CP0VPEOpt_IWX1        9
203
#define CP0VPEOpt_IWX0        8
204
#define CP0VPEOpt_DWX7        7
205
#define CP0VPEOpt_DWX6        6
206
#define CP0VPEOpt_DWX5        5
207
#define CP0VPEOpt_DWX4        4
208
#define CP0VPEOpt_DWX3        3
209
#define CP0VPEOpt_DWX2        2
210
#define CP0VPEOpt_DWX1        1
211
#define CP0VPEOpt_DWX0        0
212
    target_ulong CP0_EntryLo0;
213
    int32_t CP0_TCStatus[MIPS_TC_MAX];
214
#define CP0TCSt_TCU3        31
215
#define CP0TCSt_TCU2        30
216
#define CP0TCSt_TCU1        29
217
#define CP0TCSt_TCU0        28
218
#define CP0TCSt_TMX        27
219
#define CP0TCSt_RNST        23
220
#define CP0TCSt_TDS        21
221
#define CP0TCSt_DT        20
222
#define CP0TCSt_DA        15
223
#define CP0TCSt_A        13
224
#define CP0TCSt_TKSU        11
225
#define CP0TCSt_IXMT        10
226
#define CP0TCSt_TASID        0
227
    int32_t CP0_TCBind[MIPS_TC_MAX];
228
#define CP0TCBd_CurTC        21
229
#define CP0TCBd_TBE        17
230
#define CP0TCBd_CurVPE        0
231
    target_ulong CP0_TCHalt[MIPS_TC_MAX];
232
    target_ulong CP0_TCContext[MIPS_TC_MAX];
233
    target_ulong CP0_TCSchedule[MIPS_TC_MAX];
234
    target_ulong CP0_TCScheFBack[MIPS_TC_MAX];
235
    target_ulong CP0_EntryLo1;
236
    target_ulong CP0_Context;
237
    int32_t CP0_PageMask;
238
    int32_t CP0_PageGrain;
239
    int32_t CP0_Wired;
240
    int32_t CP0_SRSConf0_rw_bitmask;
241
    int32_t CP0_SRSConf0;
242
#define CP0SRSC0_M        31
243
#define CP0SRSC0_SRS3        20
244
#define CP0SRSC0_SRS2        10
245
#define CP0SRSC0_SRS1        0
246
    int32_t CP0_SRSConf1_rw_bitmask;
247
    int32_t CP0_SRSConf1;
248
#define CP0SRSC1_M        31
249
#define CP0SRSC1_SRS6        20
250
#define CP0SRSC1_SRS5        10
251
#define CP0SRSC1_SRS4        0
252
    int32_t CP0_SRSConf2_rw_bitmask;
253
    int32_t CP0_SRSConf2;
254
#define CP0SRSC2_M        31
255
#define CP0SRSC2_SRS9        20
256
#define CP0SRSC2_SRS8        10
257
#define CP0SRSC2_SRS7        0
258
    int32_t CP0_SRSConf3_rw_bitmask;
259
    int32_t CP0_SRSConf3;
260
#define CP0SRSC3_M        31
261
#define CP0SRSC3_SRS12        20
262
#define CP0SRSC3_SRS11        10
263
#define CP0SRSC3_SRS10        0
264
    int32_t CP0_SRSConf4_rw_bitmask;
265
    int32_t CP0_SRSConf4;
266
#define CP0SRSC4_SRS15        20
267
#define CP0SRSC4_SRS14        10
268
#define CP0SRSC4_SRS13        0
269
    int32_t CP0_HWREna;
270
    target_ulong CP0_BadVAddr;
271
    int32_t CP0_Count;
272
    target_ulong CP0_EntryHi;
273
    int32_t CP0_Compare;
274
    int32_t CP0_Status;
275
#define CP0St_CU3   31
276
#define CP0St_CU2   30
277
#define CP0St_CU1   29
278
#define CP0St_CU0   28
279
#define CP0St_RP    27
280
#define CP0St_FR    26
281
#define CP0St_RE    25
282
#define CP0St_MX    24
283
#define CP0St_PX    23
284
#define CP0St_BEV   22
285
#define CP0St_TS    21
286
#define CP0St_SR    20
287
#define CP0St_NMI   19
288
#define CP0St_IM    8
289
#define CP0St_KX    7
290
#define CP0St_SX    6
291
#define CP0St_UX    5
292
#define CP0St_KSU   3
293
#define CP0St_ERL   2
294
#define CP0St_EXL   1
295
#define CP0St_IE    0
296
    int32_t CP0_IntCtl;
297
#define CP0IntCtl_IPTI 29
298
#define CP0IntCtl_IPPC1 26
299
#define CP0IntCtl_VS 5
300
    int32_t CP0_SRSCtl;
301
#define CP0SRSCtl_HSS 26
302
#define CP0SRSCtl_EICSS 18
303
#define CP0SRSCtl_ESS 12
304
#define CP0SRSCtl_PSS 6
305
#define CP0SRSCtl_CSS 0
306
    int32_t CP0_SRSMap;
307
#define CP0SRSMap_SSV7 28
308
#define CP0SRSMap_SSV6 24
309
#define CP0SRSMap_SSV5 20
310
#define CP0SRSMap_SSV4 16
311
#define CP0SRSMap_SSV3 12
312
#define CP0SRSMap_SSV2 8
313
#define CP0SRSMap_SSV1 4
314
#define CP0SRSMap_SSV0 0
315
    int32_t CP0_Cause;
316
#define CP0Ca_BD   31
317
#define CP0Ca_TI   30
318
#define CP0Ca_CE   28
319
#define CP0Ca_DC   27
320
#define CP0Ca_PCI  26
321
#define CP0Ca_IV   23
322
#define CP0Ca_WP   22
323
#define CP0Ca_IP    8
324
#define CP0Ca_IP_mask 0x0000FF00
325
#define CP0Ca_EC    2
326
    target_ulong CP0_EPC;
327
    int32_t CP0_PRid;
328
    int32_t CP0_EBase;
329
    int32_t CP0_Config0;
330
#define CP0C0_M    31
331
#define CP0C0_K23  28
332
#define CP0C0_KU   25
333
#define CP0C0_MDU  20
334
#define CP0C0_MM   17
335
#define CP0C0_BM   16
336
#define CP0C0_BE   15
337
#define CP0C0_AT   13
338
#define CP0C0_AR   10
339
#define CP0C0_MT   7
340
#define CP0C0_VI   3
341
#define CP0C0_K0   0
342
    int32_t CP0_Config1;
343
#define CP0C1_M    31
344
#define CP0C1_MMU  25
345
#define CP0C1_IS   22
346
#define CP0C1_IL   19
347
#define CP0C1_IA   16
348
#define CP0C1_DS   13
349
#define CP0C1_DL   10
350
#define CP0C1_DA   7
351
#define CP0C1_C2   6
352
#define CP0C1_MD   5
353
#define CP0C1_PC   4
354
#define CP0C1_WR   3
355
#define CP0C1_CA   2
356
#define CP0C1_EP   1
357
#define CP0C1_FP   0
358
    int32_t CP0_Config2;
359
#define CP0C2_M    31
360
#define CP0C2_TU   28
361
#define CP0C2_TS   24
362
#define CP0C2_TL   20
363
#define CP0C2_TA   16
364
#define CP0C2_SU   12
365
#define CP0C2_SS   8
366
#define CP0C2_SL   4
367
#define CP0C2_SA   0
368
    int32_t CP0_Config3;
369
#define CP0C3_M    31
370
#define CP0C3_DSPP 10
371
#define CP0C3_LPA  7
372
#define CP0C3_VEIC 6
373
#define CP0C3_VInt 5
374
#define CP0C3_SP   4
375
#define CP0C3_MT   2
376
#define CP0C3_SM   1
377
#define CP0C3_TL   0
378
    int32_t CP0_Config6;
379
    int32_t CP0_Config7;
380
    /* XXX: Maybe make LLAddr per-TC? */
381
    target_ulong CP0_LLAddr;
382
    target_ulong CP0_WatchLo[8];
383
    int32_t CP0_WatchHi[8];
384
    target_ulong CP0_XContext;
385
    int32_t CP0_Framemask;
386
    int32_t CP0_Debug;
387
#define CP0DB_DBD  31
388
#define CP0DB_DM   30
389
#define CP0DB_LSNM 28
390
#define CP0DB_Doze 27
391
#define CP0DB_Halt 26
392
#define CP0DB_CNT  25
393
#define CP0DB_IBEP 24
394
#define CP0DB_DBEP 21
395
#define CP0DB_IEXI 20
396
#define CP0DB_VER  15
397
#define CP0DB_DEC  10
398
#define CP0DB_SSt  8
399
#define CP0DB_DINT 5
400
#define CP0DB_DIB  4
401
#define CP0DB_DDBS 3
402
#define CP0DB_DDBL 2
403
#define CP0DB_DBp  1
404
#define CP0DB_DSS  0
405
    int32_t CP0_Debug_tcstatus[MIPS_TC_MAX];
406
    target_ulong CP0_DEPC;
407
    int32_t CP0_Performance0;
408
    int32_t CP0_TagLo;
409
    int32_t CP0_DataLo;
410
    int32_t CP0_TagHi;
411
    int32_t CP0_DataHi;
412
    target_ulong CP0_ErrorEPC;
413
    int32_t CP0_DESAVE;
414
    /* Qemu */
415
    int interrupt_request;
416
    int error_code;
417
    int user_mode_only; /* user mode only simulation */
418
    uint32_t hflags;    /* CPU State */
419
    /* TMASK defines different execution modes */
420
#define MIPS_HFLAG_TMASK  0x01FF
421
#define MIPS_HFLAG_MODE   0x0007 /* execution modes                    */
422
    /* The KSU flags must be the lowest bits in hflags. The flag order
423
       must be the same as defined for CP0 Status. This allows to use
424
       the bits as the value of mmu_idx. */
425
#define MIPS_HFLAG_KSU    0x0003 /* kernel/supervisor/user mode mask   */
426
#define MIPS_HFLAG_UM       0x0002 /* user mode flag */
427
#define MIPS_HFLAG_SM       0x0001 /* supervisor mode flag */
428
#define MIPS_HFLAG_KM       0x0000 /* kernel mode flag */
429
#define MIPS_HFLAG_DM     0x0004 /* Debug mode                         */
430
#define MIPS_HFLAG_64     0x0008 /* 64-bit instructions enabled        */
431
#define MIPS_HFLAG_CP0    0x0010 /* CP0 enabled                        */
432
#define MIPS_HFLAG_FPU    0x0020 /* FPU enabled                        */
433
#define MIPS_HFLAG_F64    0x0040 /* 64-bit FPU enabled                 */
434
    /* True if the MIPS IV COP1X instructions can be used.  This also
435
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
436
       and RSQRT.D.  */
437
#define MIPS_HFLAG_COP1X  0x0080 /* COP1X instructions enabled         */
438
#define MIPS_HFLAG_RE     0x0100 /* Reversed endianness                */
439
    /* If translation is interrupted between the branch instruction and
440
     * the delay slot, record what type of branch it is so that we can
441
     * resume translation properly.  It might be possible to reduce
442
     * this from three bits to two.  */
443
#define MIPS_HFLAG_BMASK  0x0e00
444
#define MIPS_HFLAG_B      0x0200 /* Unconditional branch               */
445
#define MIPS_HFLAG_BC     0x0400 /* Conditional branch                 */
446
#define MIPS_HFLAG_BL     0x0600 /* Likely branch                      */
447
#define MIPS_HFLAG_BR     0x0800 /* branch to register (can't link TB) */
448
    target_ulong btarget;        /* Jump / branch target               */
449
    int bcond;                   /* Branch condition (if needed)       */
450

    
451
    int SYNCI_Step; /* Address step size for SYNCI */
452
    int CCRes; /* Cycle count resolution/divisor */
453
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
454
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
455
    int insn_flags; /* Supported instruction set */
456

    
457
#ifdef CONFIG_USER_ONLY
458
    target_ulong tls_value;
459
#endif
460

    
461
    CPU_COMMON
462

    
463
    const mips_def_t *cpu_model;
464
#ifndef CONFIG_USER_ONLY
465
    void *irq[8];
466
#endif
467

    
468
    struct QEMUTimer *timer; /* Internal timer */
469
};
470

    
471
int no_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
472
                        target_ulong address, int rw, int access_type);
473
int fixed_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
474
                           target_ulong address, int rw, int access_type);
475
int r4k_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
476
                     target_ulong address, int rw, int access_type);
477
void r4k_do_tlbwi (void);
478
void r4k_do_tlbwr (void);
479
void r4k_do_tlbp (void);
480
void r4k_do_tlbr (void);
481
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
482

    
483
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
484
                          int unused);
485

    
486
#define CPUState CPUMIPSState
487
#define cpu_init cpu_mips_init
488
#define cpu_exec cpu_mips_exec
489
#define cpu_gen_code cpu_mips_gen_code
490
#define cpu_signal_handler cpu_mips_signal_handler
491
#define cpu_list mips_cpu_list
492

    
493
/* MMU modes definitions. We carefully match the indices with our
494
   hflags layout. */
495
#define MMU_MODE0_SUFFIX _kernel
496
#define MMU_MODE1_SUFFIX _super
497
#define MMU_MODE2_SUFFIX _user
498
#define MMU_USER_IDX 2
499
static inline int cpu_mmu_index (CPUState *env)
500
{
501
    return env->hflags & MIPS_HFLAG_KSU;
502
}
503

    
504
#if defined(CONFIG_USER_ONLY)
505
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
506
{
507
    if (newsp)
508
        env->gpr[env->current_tc][29] = newsp;
509
    env->gpr[env->current_tc][7] = 0;
510
    env->gpr[env->current_tc][2] = 0;
511
}
512
#endif
513

    
514
#include "cpu-all.h"
515

    
516
/* Memory access type :
517
 * may be needed for precise access rights control and precise exceptions.
518
 */
519
enum {
520
    /* 1 bit to define user level / supervisor access */
521
    ACCESS_USER  = 0x00,
522
    ACCESS_SUPER = 0x01,
523
    /* 1 bit to indicate direction */
524
    ACCESS_STORE = 0x02,
525
    /* Type of instruction that generated the access */
526
    ACCESS_CODE  = 0x10, /* Code fetch access                */
527
    ACCESS_INT   = 0x20, /* Integer load/store access        */
528
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
529
};
530

    
531
/* Exceptions */
532
enum {
533
    EXCP_NONE          = -1,
534
    EXCP_RESET         = 0,
535
    EXCP_SRESET,
536
    EXCP_DSS,
537
    EXCP_DINT,
538
    EXCP_DDBL,
539
    EXCP_DDBS,
540
    EXCP_NMI,
541
    EXCP_MCHECK,
542
    EXCP_EXT_INTERRUPT, /* 8 */
543
    EXCP_DFWATCH,
544
    EXCP_DIB,
545
    EXCP_IWATCH,
546
    EXCP_AdEL,
547
    EXCP_AdES,
548
    EXCP_TLBF,
549
    EXCP_IBE,
550
    EXCP_DBp, /* 16 */
551
    EXCP_SYSCALL,
552
    EXCP_BREAK,
553
    EXCP_CpU,
554
    EXCP_RI,
555
    EXCP_OVERFLOW,
556
    EXCP_TRAP,
557
    EXCP_FPE,
558
    EXCP_DWATCH, /* 24 */
559
    EXCP_LTLBL,
560
    EXCP_TLBL,
561
    EXCP_TLBS,
562
    EXCP_DBE,
563
    EXCP_THREAD,
564
    EXCP_MDMX,
565
    EXCP_C2E,
566
    EXCP_CACHE, /* 32 */
567

    
568
    EXCP_LAST = EXCP_CACHE,
569
};
570

    
571
int cpu_mips_exec(CPUMIPSState *s);
572
CPUMIPSState *cpu_mips_init(const char *cpu_model);
573
uint32_t cpu_mips_get_clock (void);
574
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
575

    
576
#endif /* !defined (__MIPS_CPU_H__) */