Statistics
| Branch: | Revision:

root / hw / spapr.h @ 9e2c1298

History | View | Annotate | Download (13.2 kB)

1 9fdf0c29 David Gibson
#if !defined(__HW_SPAPR_H__)
2 9fdf0c29 David Gibson
#define __HW_SPAPR_H__
3 9fdf0c29 David Gibson
4 ad0ebb91 David Gibson
#include "dma.h"
5 277f9acf Paolo Bonzini
#include "hw/xics.h"
6 277f9acf Paolo Bonzini
7 4040ab72 David Gibson
struct VIOsPAPRBus;
8 3384f95c David Gibson
struct sPAPRPHBState;
9 639e8102 David Gibson
struct sPAPRNVRAM;
10 b5cec4c5 David Gibson
struct icp_state;
11 4040ab72 David Gibson
12 9fdf0c29 David Gibson
typedef struct sPAPREnvironment {
13 4040ab72 David Gibson
    struct VIOsPAPRBus *vio_bus;
14 3384f95c David Gibson
    QLIST_HEAD(, sPAPRPHBState) phbs;
15 639e8102 David Gibson
    struct sPAPRNVRAM *nvram;
16 b5cec4c5 David Gibson
    struct icp_state *icp;
17 a3467baa David Gibson
18 a8170e5e Avi Kivity
    hwaddr ram_limit;
19 a3467baa David Gibson
    void *htab;
20 7f763a5d David Gibson
    long htab_shift;
21 a8170e5e Avi Kivity
    hwaddr rma_size;
22 7f763a5d David Gibson
    int vrma_adjust;
23 a8170e5e Avi Kivity
    hwaddr fdt_addr, rtas_addr;
24 a3467baa David Gibson
    long rtas_size;
25 a3467baa David Gibson
    void *fdt_skel;
26 a3467baa David Gibson
    target_ulong entry_point;
27 e6c866d4 David Gibson
    int next_irq;
28 ac26f8c3 Breno Leitao
    int rtc_offset;
29 6e806cc3 Bharata B Rao
    char *cpu_model;
30 3fc5acde Alexander Graf
    bool has_graphics;
31 74d042e5 David Gibson
32 74d042e5 David Gibson
    uint32_t epow_irq;
33 74d042e5 David Gibson
    Notifier epow_notifier;
34 9fdf0c29 David Gibson
} sPAPREnvironment;
35 9fdf0c29 David Gibson
36 9fdf0c29 David Gibson
#define H_SUCCESS         0
37 9fdf0c29 David Gibson
#define H_BUSY            1        /* Hardware busy -- retry later */
38 9fdf0c29 David Gibson
#define H_CLOSED          2        /* Resource closed */
39 9fdf0c29 David Gibson
#define H_NOT_AVAILABLE   3
40 9fdf0c29 David Gibson
#define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
41 9fdf0c29 David Gibson
#define H_PARTIAL         5
42 9fdf0c29 David Gibson
#define H_IN_PROGRESS     14       /* Kind of like busy */
43 9fdf0c29 David Gibson
#define H_PAGE_REGISTERED 15
44 9fdf0c29 David Gibson
#define H_PARTIAL_STORE   16
45 9fdf0c29 David Gibson
#define H_PENDING         17       /* returned from H_POLL_PENDING */
46 9fdf0c29 David Gibson
#define H_CONTINUE        18       /* Returned from H_Join on success */
47 9fdf0c29 David Gibson
#define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
48 9fdf0c29 David Gibson
#define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
49 9fdf0c29 David Gibson
                                                 is a good time to retry */
50 9fdf0c29 David Gibson
#define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
51 9fdf0c29 David Gibson
                                                 is a good time to retry */
52 9fdf0c29 David Gibson
#define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
53 9fdf0c29 David Gibson
                                                 is a good time to retry */
54 9fdf0c29 David Gibson
#define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
55 9fdf0c29 David Gibson
                                                 is a good time to retry */
56 9fdf0c29 David Gibson
#define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
57 9fdf0c29 David Gibson
                                                 is a good time to retry */
58 9fdf0c29 David Gibson
#define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
59 9fdf0c29 David Gibson
                                                 is a good time to retry */
60 9fdf0c29 David Gibson
#define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
61 9fdf0c29 David Gibson
#define H_HARDWARE        -1       /* Hardware error */
62 9fdf0c29 David Gibson
#define H_FUNCTION        -2       /* Function not supported */
63 9fdf0c29 David Gibson
#define H_PRIVILEGE       -3       /* Caller not privileged */
64 9fdf0c29 David Gibson
#define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
65 9fdf0c29 David Gibson
#define H_BAD_MODE        -5       /* Illegal msr value */
66 9fdf0c29 David Gibson
#define H_PTEG_FULL       -6       /* PTEG is full */
67 9fdf0c29 David Gibson
#define H_NOT_FOUND       -7       /* PTE was not found" */
68 9fdf0c29 David Gibson
#define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
69 9fdf0c29 David Gibson
#define H_NO_MEM          -9
70 9fdf0c29 David Gibson
#define H_AUTHORITY       -10
71 9fdf0c29 David Gibson
#define H_PERMISSION      -11
72 9fdf0c29 David Gibson
#define H_DROPPED         -12
73 9fdf0c29 David Gibson
#define H_SOURCE_PARM     -13
74 9fdf0c29 David Gibson
#define H_DEST_PARM       -14
75 9fdf0c29 David Gibson
#define H_REMOTE_PARM     -15
76 9fdf0c29 David Gibson
#define H_RESOURCE        -16
77 9fdf0c29 David Gibson
#define H_ADAPTER_PARM    -17
78 9fdf0c29 David Gibson
#define H_RH_PARM         -18
79 9fdf0c29 David Gibson
#define H_RCQ_PARM        -19
80 9fdf0c29 David Gibson
#define H_SCQ_PARM        -20
81 9fdf0c29 David Gibson
#define H_EQ_PARM         -21
82 9fdf0c29 David Gibson
#define H_RT_PARM         -22
83 9fdf0c29 David Gibson
#define H_ST_PARM         -23
84 9fdf0c29 David Gibson
#define H_SIGT_PARM       -24
85 9fdf0c29 David Gibson
#define H_TOKEN_PARM      -25
86 9fdf0c29 David Gibson
#define H_MLENGTH_PARM    -27
87 9fdf0c29 David Gibson
#define H_MEM_PARM        -28
88 9fdf0c29 David Gibson
#define H_MEM_ACCESS_PARM -29
89 9fdf0c29 David Gibson
#define H_ATTR_PARM       -30
90 9fdf0c29 David Gibson
#define H_PORT_PARM       -31
91 9fdf0c29 David Gibson
#define H_MCG_PARM        -32
92 9fdf0c29 David Gibson
#define H_VL_PARM         -33
93 9fdf0c29 David Gibson
#define H_TSIZE_PARM      -34
94 9fdf0c29 David Gibson
#define H_TRACE_PARM      -35
95 9fdf0c29 David Gibson
96 9fdf0c29 David Gibson
#define H_MASK_PARM       -37
97 9fdf0c29 David Gibson
#define H_MCG_FULL        -38
98 9fdf0c29 David Gibson
#define H_ALIAS_EXIST     -39
99 9fdf0c29 David Gibson
#define H_P_COUNTER       -40
100 9fdf0c29 David Gibson
#define H_TABLE_FULL      -41
101 9fdf0c29 David Gibson
#define H_ALT_TABLE       -42
102 9fdf0c29 David Gibson
#define H_MR_CONDITION    -43
103 9fdf0c29 David Gibson
#define H_NOT_ENOUGH_RESOURCES -44
104 9fdf0c29 David Gibson
#define H_R_STATE         -45
105 9fdf0c29 David Gibson
#define H_RESCINDEND      -46
106 9fdf0c29 David Gibson
#define H_MULTI_THREADS_ACTIVE -9005
107 9fdf0c29 David Gibson
108 9fdf0c29 David Gibson
109 9fdf0c29 David Gibson
/* Long Busy is a condition that can be returned by the firmware
110 9fdf0c29 David Gibson
 * when a call cannot be completed now, but the identical call
111 9fdf0c29 David Gibson
 * should be retried later.  This prevents calls blocking in the
112 9fdf0c29 David Gibson
 * firmware for long periods of time.  Annoyingly the firmware can return
113 9fdf0c29 David Gibson
 * a range of return codes, hinting at how long we should wait before
114 9fdf0c29 David Gibson
 * retrying.  If you don't care for the hint, the macro below is a good
115 9fdf0c29 David Gibson
 * way to check for the long_busy return codes
116 9fdf0c29 David Gibson
 */
117 9fdf0c29 David Gibson
#define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
118 9fdf0c29 David Gibson
                            && (x <= H_LONG_BUSY_END_RANGE))
119 9fdf0c29 David Gibson
120 9fdf0c29 David Gibson
/* Flags */
121 9fdf0c29 David Gibson
#define H_LARGE_PAGE      (1ULL<<(63-16))
122 9fdf0c29 David Gibson
#define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
123 9fdf0c29 David Gibson
#define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
124 9fdf0c29 David Gibson
#define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
125 9fdf0c29 David Gibson
#define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
126 9fdf0c29 David Gibson
#define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
127 9fdf0c29 David Gibson
#define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
128 9fdf0c29 David Gibson
#define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
129 9fdf0c29 David Gibson
#define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
130 9fdf0c29 David Gibson
#define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
131 9fdf0c29 David Gibson
#define H_ANDCOND         (1ULL<<(63-33))
132 9fdf0c29 David Gibson
#define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
133 9fdf0c29 David Gibson
#define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
134 9fdf0c29 David Gibson
#define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
135 9fdf0c29 David Gibson
#define H_COPY_PAGE       (1ULL<<(63-49))
136 9fdf0c29 David Gibson
#define H_N               (1ULL<<(63-61))
137 9fdf0c29 David Gibson
#define H_PP1             (1ULL<<(63-62))
138 9fdf0c29 David Gibson
#define H_PP2             (1ULL<<(63-63))
139 9fdf0c29 David Gibson
140 9fdf0c29 David Gibson
/* VASI States */
141 9fdf0c29 David Gibson
#define H_VASI_INVALID    0
142 9fdf0c29 David Gibson
#define H_VASI_ENABLED    1
143 9fdf0c29 David Gibson
#define H_VASI_ABORTED    2
144 9fdf0c29 David Gibson
#define H_VASI_SUSPENDING 3
145 9fdf0c29 David Gibson
#define H_VASI_SUSPENDED  4
146 9fdf0c29 David Gibson
#define H_VASI_RESUMED    5
147 9fdf0c29 David Gibson
#define H_VASI_COMPLETED  6
148 9fdf0c29 David Gibson
149 9fdf0c29 David Gibson
/* DABRX flags */
150 9fdf0c29 David Gibson
#define H_DABRX_HYPERVISOR (1ULL<<(63-61))
151 9fdf0c29 David Gibson
#define H_DABRX_KERNEL     (1ULL<<(63-62))
152 9fdf0c29 David Gibson
#define H_DABRX_USER       (1ULL<<(63-63))
153 9fdf0c29 David Gibson
154 66a0a2cb Dong Xu Wang
/* Each control block has to be on a 4K boundary */
155 9fdf0c29 David Gibson
#define H_CB_ALIGNMENT     4096
156 9fdf0c29 David Gibson
157 9fdf0c29 David Gibson
/* pSeries hypervisor opcodes */
158 9fdf0c29 David Gibson
#define H_REMOVE                0x04
159 9fdf0c29 David Gibson
#define H_ENTER                 0x08
160 9fdf0c29 David Gibson
#define H_READ                  0x0c
161 9fdf0c29 David Gibson
#define H_CLEAR_MOD             0x10
162 9fdf0c29 David Gibson
#define H_CLEAR_REF             0x14
163 9fdf0c29 David Gibson
#define H_PROTECT               0x18
164 9fdf0c29 David Gibson
#define H_GET_TCE               0x1c
165 9fdf0c29 David Gibson
#define H_PUT_TCE               0x20
166 9fdf0c29 David Gibson
#define H_SET_SPRG0             0x24
167 9fdf0c29 David Gibson
#define H_SET_DABR              0x28
168 9fdf0c29 David Gibson
#define H_PAGE_INIT             0x2c
169 9fdf0c29 David Gibson
#define H_SET_ASR               0x30
170 9fdf0c29 David Gibson
#define H_ASR_ON                0x34
171 9fdf0c29 David Gibson
#define H_ASR_OFF               0x38
172 9fdf0c29 David Gibson
#define H_LOGICAL_CI_LOAD       0x3c
173 9fdf0c29 David Gibson
#define H_LOGICAL_CI_STORE      0x40
174 9fdf0c29 David Gibson
#define H_LOGICAL_CACHE_LOAD    0x44
175 9fdf0c29 David Gibson
#define H_LOGICAL_CACHE_STORE   0x48
176 9fdf0c29 David Gibson
#define H_LOGICAL_ICBI          0x4c
177 9fdf0c29 David Gibson
#define H_LOGICAL_DCBF          0x50
178 9fdf0c29 David Gibson
#define H_GET_TERM_CHAR         0x54
179 9fdf0c29 David Gibson
#define H_PUT_TERM_CHAR         0x58
180 9fdf0c29 David Gibson
#define H_REAL_TO_LOGICAL       0x5c
181 9fdf0c29 David Gibson
#define H_HYPERVISOR_DATA       0x60
182 9fdf0c29 David Gibson
#define H_EOI                   0x64
183 9fdf0c29 David Gibson
#define H_CPPR                  0x68
184 9fdf0c29 David Gibson
#define H_IPI                   0x6c
185 9fdf0c29 David Gibson
#define H_IPOLL                 0x70
186 9fdf0c29 David Gibson
#define H_XIRR                  0x74
187 9fdf0c29 David Gibson
#define H_PERFMON               0x7c
188 9fdf0c29 David Gibson
#define H_MIGRATE_DMA           0x78
189 9fdf0c29 David Gibson
#define H_REGISTER_VPA          0xDC
190 9fdf0c29 David Gibson
#define H_CEDE                  0xE0
191 9fdf0c29 David Gibson
#define H_CONFER                0xE4
192 9fdf0c29 David Gibson
#define H_PROD                  0xE8
193 9fdf0c29 David Gibson
#define H_GET_PPP               0xEC
194 9fdf0c29 David Gibson
#define H_SET_PPP               0xF0
195 9fdf0c29 David Gibson
#define H_PURR                  0xF4
196 9fdf0c29 David Gibson
#define H_PIC                   0xF8
197 9fdf0c29 David Gibson
#define H_REG_CRQ               0xFC
198 9fdf0c29 David Gibson
#define H_FREE_CRQ              0x100
199 9fdf0c29 David Gibson
#define H_VIO_SIGNAL            0x104
200 9fdf0c29 David Gibson
#define H_SEND_CRQ              0x108
201 9fdf0c29 David Gibson
#define H_COPY_RDMA             0x110
202 9fdf0c29 David Gibson
#define H_REGISTER_LOGICAL_LAN  0x114
203 9fdf0c29 David Gibson
#define H_FREE_LOGICAL_LAN      0x118
204 9fdf0c29 David Gibson
#define H_ADD_LOGICAL_LAN_BUFFER 0x11C
205 9fdf0c29 David Gibson
#define H_SEND_LOGICAL_LAN      0x120
206 9fdf0c29 David Gibson
#define H_BULK_REMOVE           0x124
207 9fdf0c29 David Gibson
#define H_MULTICAST_CTRL        0x130
208 9fdf0c29 David Gibson
#define H_SET_XDABR             0x134
209 9fdf0c29 David Gibson
#define H_STUFF_TCE             0x138
210 9fdf0c29 David Gibson
#define H_PUT_TCE_INDIRECT      0x13C
211 9fdf0c29 David Gibson
#define H_CHANGE_LOGICAL_LAN_MAC 0x14C
212 9fdf0c29 David Gibson
#define H_VTERM_PARTNER_INFO    0x150
213 9fdf0c29 David Gibson
#define H_REGISTER_VTERM        0x154
214 9fdf0c29 David Gibson
#define H_FREE_VTERM            0x158
215 9fdf0c29 David Gibson
#define H_RESET_EVENTS          0x15C
216 9fdf0c29 David Gibson
#define H_ALLOC_RESOURCE        0x160
217 9fdf0c29 David Gibson
#define H_FREE_RESOURCE         0x164
218 9fdf0c29 David Gibson
#define H_MODIFY_QP             0x168
219 9fdf0c29 David Gibson
#define H_QUERY_QP              0x16C
220 9fdf0c29 David Gibson
#define H_REREGISTER_PMR        0x170
221 9fdf0c29 David Gibson
#define H_REGISTER_SMR          0x174
222 9fdf0c29 David Gibson
#define H_QUERY_MR              0x178
223 9fdf0c29 David Gibson
#define H_QUERY_MW              0x17C
224 9fdf0c29 David Gibson
#define H_QUERY_HCA             0x180
225 9fdf0c29 David Gibson
#define H_QUERY_PORT            0x184
226 9fdf0c29 David Gibson
#define H_MODIFY_PORT           0x188
227 9fdf0c29 David Gibson
#define H_DEFINE_AQP1           0x18C
228 9fdf0c29 David Gibson
#define H_GET_TRACE_BUFFER      0x190
229 9fdf0c29 David Gibson
#define H_DEFINE_AQP0           0x194
230 9fdf0c29 David Gibson
#define H_RESIZE_MR             0x198
231 9fdf0c29 David Gibson
#define H_ATTACH_MCQP           0x19C
232 9fdf0c29 David Gibson
#define H_DETACH_MCQP           0x1A0
233 9fdf0c29 David Gibson
#define H_CREATE_RPT            0x1A4
234 9fdf0c29 David Gibson
#define H_REMOVE_RPT            0x1A8
235 9fdf0c29 David Gibson
#define H_REGISTER_RPAGES       0x1AC
236 9fdf0c29 David Gibson
#define H_DISABLE_AND_GETC      0x1B0
237 9fdf0c29 David Gibson
#define H_ERROR_DATA            0x1B4
238 9fdf0c29 David Gibson
#define H_GET_HCA_INFO          0x1B8
239 9fdf0c29 David Gibson
#define H_GET_PERF_COUNT        0x1BC
240 9fdf0c29 David Gibson
#define H_MANAGE_TRACE          0x1C0
241 9fdf0c29 David Gibson
#define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
242 9fdf0c29 David Gibson
#define H_QUERY_INT_STATE       0x1E4
243 9fdf0c29 David Gibson
#define H_POLL_PENDING          0x1D8
244 9fdf0c29 David Gibson
#define H_ILLAN_ATTRIBUTES      0x244
245 9fdf0c29 David Gibson
#define H_MODIFY_HEA_QP         0x250
246 9fdf0c29 David Gibson
#define H_QUERY_HEA_QP          0x254
247 9fdf0c29 David Gibson
#define H_QUERY_HEA             0x258
248 9fdf0c29 David Gibson
#define H_QUERY_HEA_PORT        0x25C
249 9fdf0c29 David Gibson
#define H_MODIFY_HEA_PORT       0x260
250 9fdf0c29 David Gibson
#define H_REG_BCMC              0x264
251 9fdf0c29 David Gibson
#define H_DEREG_BCMC            0x268
252 9fdf0c29 David Gibson
#define H_REGISTER_HEA_RPAGES   0x26C
253 9fdf0c29 David Gibson
#define H_DISABLE_AND_GET_HEA   0x270
254 9fdf0c29 David Gibson
#define H_GET_HEA_INFO          0x274
255 9fdf0c29 David Gibson
#define H_ALLOC_HEA_RESOURCE    0x278
256 9fdf0c29 David Gibson
#define H_ADD_CONN              0x284
257 9fdf0c29 David Gibson
#define H_DEL_CONN              0x288
258 9fdf0c29 David Gibson
#define H_JOIN                  0x298
259 9fdf0c29 David Gibson
#define H_VASI_STATE            0x2A4
260 9fdf0c29 David Gibson
#define H_ENABLE_CRQ            0x2B0
261 9fdf0c29 David Gibson
#define H_GET_EM_PARMS          0x2B8
262 9fdf0c29 David Gibson
#define H_SET_MPP               0x2D0
263 9fdf0c29 David Gibson
#define H_GET_MPP               0x2D4
264 9fdf0c29 David Gibson
#define MAX_HCALL_OPCODE        H_GET_MPP
265 9fdf0c29 David Gibson
266 39ac8455 David Gibson
/* The hcalls above are standardized in PAPR and implemented by pHyp
267 39ac8455 David Gibson
 * as well.
268 39ac8455 David Gibson
 *
269 39ac8455 David Gibson
 * We also need some hcalls which are specific to qemu / KVM-on-POWER.
270 39ac8455 David Gibson
 * So far we just need one for H_RTAS, but in future we'll need more
271 39ac8455 David Gibson
 * for extensions like virtio.  We put those into the 0xf000-0xfffc
272 39ac8455 David Gibson
 * range which is reserved by PAPR for "platform-specific" hcalls.
273 39ac8455 David Gibson
 */
274 39ac8455 David Gibson
#define KVMPPC_HCALL_BASE       0xf000
275 39ac8455 David Gibson
#define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
276 c73e3771 Benjamin Herrenschmidt
#define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
277 c73e3771 Benjamin Herrenschmidt
#define KVMPPC_HCALL_MAX        KVMPPC_H_LOGICAL_MEMOP
278 39ac8455 David Gibson
279 9fdf0c29 David Gibson
extern sPAPREnvironment *spapr;
280 9fdf0c29 David Gibson
281 9fdf0c29 David Gibson
/*#define DEBUG_SPAPR_HCALLS*/
282 9fdf0c29 David Gibson
283 9fdf0c29 David Gibson
#ifdef DEBUG_SPAPR_HCALLS
284 9fdf0c29 David Gibson
#define hcall_dprintf(fmt, ...) \
285 d9599c92 David Gibson
    do { fprintf(stderr, "%s: " fmt, __func__, ## __VA_ARGS__); } while (0)
286 9fdf0c29 David Gibson
#else
287 9fdf0c29 David Gibson
#define hcall_dprintf(fmt, ...) \
288 9fdf0c29 David Gibson
    do { } while (0)
289 9fdf0c29 David Gibson
#endif
290 9fdf0c29 David Gibson
291 b13ce26d Andreas Färber
typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPREnvironment *spapr,
292 9fdf0c29 David Gibson
                                       target_ulong opcode,
293 9fdf0c29 David Gibson
                                       target_ulong *args);
294 9fdf0c29 David Gibson
295 9fdf0c29 David Gibson
void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
296 aa100fa4 Andreas Färber
target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
297 9fdf0c29 David Gibson
                             target_ulong *args);
298 9fdf0c29 David Gibson
299 ff9d2afa David Gibson
int spapr_allocate_irq(int hint, bool lsi);
300 ff9d2afa David Gibson
int spapr_allocate_irq_block(int num, bool lsi);
301 d07fee7e David Gibson
302 a307d594 Alexey Kardashevskiy
static inline int spapr_allocate_msi(int hint)
303 d07fee7e David Gibson
{
304 ff9d2afa David Gibson
    return spapr_allocate_irq(hint, false);
305 d07fee7e David Gibson
}
306 d07fee7e David Gibson
307 a307d594 Alexey Kardashevskiy
static inline int spapr_allocate_lsi(int hint)
308 d07fee7e David Gibson
{
309 ff9d2afa David Gibson
    return spapr_allocate_irq(hint, true);
310 d07fee7e David Gibson
}
311 277f9acf Paolo Bonzini
312 39ac8455 David Gibson
static inline uint32_t rtas_ld(target_ulong phys, int n)
313 39ac8455 David Gibson
{
314 06c46bba Alexander Graf
    return ldl_be_phys(phys + 4*n);
315 39ac8455 David Gibson
}
316 39ac8455 David Gibson
317 39ac8455 David Gibson
static inline void rtas_st(target_ulong phys, int n, uint32_t val)
318 39ac8455 David Gibson
{
319 06c46bba Alexander Graf
    stl_be_phys(phys + 4*n, val);
320 39ac8455 David Gibson
}
321 39ac8455 David Gibson
322 39ac8455 David Gibson
typedef void (*spapr_rtas_fn)(sPAPREnvironment *spapr, uint32_t token,
323 39ac8455 David Gibson
                              uint32_t nargs, target_ulong args,
324 39ac8455 David Gibson
                              uint32_t nret, target_ulong rets);
325 4aac82c3 Michael Ellerman
int spapr_rtas_register(const char *name, spapr_rtas_fn fn);
326 39ac8455 David Gibson
target_ulong spapr_rtas_call(sPAPREnvironment *spapr,
327 39ac8455 David Gibson
                             uint32_t token, uint32_t nargs, target_ulong args,
328 39ac8455 David Gibson
                             uint32_t nret, target_ulong rets);
329 a8170e5e Avi Kivity
int spapr_rtas_device_tree_setup(void *fdt, hwaddr rtas_addr,
330 a8170e5e Avi Kivity
                                 hwaddr rtas_size);
331 39ac8455 David Gibson
332 ad0ebb91 David Gibson
#define SPAPR_TCE_PAGE_SHIFT   12
333 ad0ebb91 David Gibson
#define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
334 ad0ebb91 David Gibson
#define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
335 ad0ebb91 David Gibson
336 ad0ebb91 David Gibson
typedef struct sPAPRTCE {
337 ad0ebb91 David Gibson
    uint64_t tce;
338 ad0ebb91 David Gibson
} sPAPRTCE;
339 ad0ebb91 David Gibson
340 ad0ebb91 David Gibson
#define SPAPR_VIO_BASE_LIOBN    0x00000000
341 edded454 David Gibson
#define SPAPR_PCI_BASE_LIOBN    0x80000000
342 ad0ebb91 David Gibson
343 74d042e5 David Gibson
#define RTAS_ERROR_LOG_MAX      2048
344 74d042e5 David Gibson
345 74d042e5 David Gibson
346 ad0ebb91 David Gibson
void spapr_iommu_init(void);
347 74d042e5 David Gibson
void spapr_events_init(sPAPREnvironment *spapr);
348 74d042e5 David Gibson
void spapr_events_fdt_skel(void *fdt, uint32_t epow_irq);
349 ad0ebb91 David Gibson
DMAContext *spapr_tce_new_dma_context(uint32_t liobn, size_t window_size);
350 ad0ebb91 David Gibson
void spapr_tce_free(DMAContext *dma);
351 eddeed26 David Gibson
void spapr_tce_reset(DMAContext *dma);
352 53724ee5 David Gibson
void spapr_tce_set_bypass(DMAContext *dma, bool bypass);
353 ad0ebb91 David Gibson
int spapr_dma_dt(void *fdt, int node_off, const char *propname,
354 5c4cbcf2 Alexey Kardashevskiy
                 uint32_t liobn, uint64_t window, uint32_t size);
355 5c4cbcf2 Alexey Kardashevskiy
int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
356 5c4cbcf2 Alexey Kardashevskiy
                      DMAContext *dma);
357 ad0ebb91 David Gibson
358 9fdf0c29 David Gibson
#endif /* !defined (__HW_SPAPR_H__) */