Statistics
| Branch: | Revision:

root / target-arm / cpu.h @ a1705768

History | View | Annotate | Download (16.6 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * ARM virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#ifndef CPU_ARM_H
20 2c0262af bellard
#define CPU_ARM_H
21 2c0262af bellard
22 3cf1e035 bellard
#define TARGET_LONG_BITS 32
23 3cf1e035 bellard
24 9042c0e2 ths
#define ELF_MACHINE        EM_ARM
25 9042c0e2 ths
26 c2764719 pbrook
#define CPUState struct CPUARMState
27 c2764719 pbrook
28 9a78eead Stefan Weil
#include "config.h"
29 9a78eead Stefan Weil
#include "qemu-common.h"
30 2c0262af bellard
#include "cpu-defs.h"
31 2c0262af bellard
32 53cd6637 bellard
#include "softfloat.h"
33 53cd6637 bellard
34 1fddef4b bellard
#define TARGET_HAS_ICE 1
35 1fddef4b bellard
36 b8a9e8f1 bellard
#define EXCP_UDEF            1   /* undefined instruction */
37 b8a9e8f1 bellard
#define EXCP_SWI             2   /* software interrupt */
38 b8a9e8f1 bellard
#define EXCP_PREFETCH_ABORT  3
39 b8a9e8f1 bellard
#define EXCP_DATA_ABORT      4
40 b5ff1b31 bellard
#define EXCP_IRQ             5
41 b5ff1b31 bellard
#define EXCP_FIQ             6
42 06c949e6 pbrook
#define EXCP_BKPT            7
43 9ee6e8bb pbrook
#define EXCP_EXCEPTION_EXIT  8   /* Return from v7M exception.  */
44 fbb4a2e3 pbrook
#define EXCP_KERNEL_TRAP     9   /* Jumped to kernel code page.  */
45 426f5abc Paul Brook
#define EXCP_STREX          10
46 9ee6e8bb pbrook
47 9ee6e8bb pbrook
#define ARMV7M_EXCP_RESET   1
48 9ee6e8bb pbrook
#define ARMV7M_EXCP_NMI     2
49 9ee6e8bb pbrook
#define ARMV7M_EXCP_HARD    3
50 9ee6e8bb pbrook
#define ARMV7M_EXCP_MEM     4
51 9ee6e8bb pbrook
#define ARMV7M_EXCP_BUS     5
52 9ee6e8bb pbrook
#define ARMV7M_EXCP_USAGE   6
53 9ee6e8bb pbrook
#define ARMV7M_EXCP_SVC     11
54 9ee6e8bb pbrook
#define ARMV7M_EXCP_DEBUG   12
55 9ee6e8bb pbrook
#define ARMV7M_EXCP_PENDSV  14
56 9ee6e8bb pbrook
#define ARMV7M_EXCP_SYSTICK 15
57 2c0262af bellard
58 c1713132 balrog
typedef void ARMWriteCPFunc(void *opaque, int cp_info,
59 c1713132 balrog
                            int srcreg, int operand, uint32_t value);
60 c1713132 balrog
typedef uint32_t ARMReadCPFunc(void *opaque, int cp_info,
61 c1713132 balrog
                               int dstreg, int operand);
62 c1713132 balrog
63 f93eb9ff balrog
struct arm_boot_info;
64 f93eb9ff balrog
65 6ebbf390 j_mayer
#define NB_MMU_MODES 2
66 6ebbf390 j_mayer
67 b7bcbe95 bellard
/* We currently assume float and double are IEEE single and double
68 b7bcbe95 bellard
   precision respectively.
69 b7bcbe95 bellard
   Doing runtime conversions is tricky because VFP registers may contain
70 b7bcbe95 bellard
   integer values (eg. as the result of a FTOSI instruction).
71 8e96005d bellard
   s<2n> maps to the least significant half of d<n>
72 8e96005d bellard
   s<2n+1> maps to the most significant half of d<n>
73 8e96005d bellard
 */
74 b7bcbe95 bellard
75 2c0262af bellard
typedef struct CPUARMState {
76 b5ff1b31 bellard
    /* Regs for current mode.  */
77 2c0262af bellard
    uint32_t regs[16];
78 b5ff1b31 bellard
    /* Frequently accessed CPSR bits are stored separately for efficiently.
79 d37aca66 pbrook
       This contains all the other bits.  Use cpsr_{read,write} to access
80 b5ff1b31 bellard
       the whole CPSR.  */
81 b5ff1b31 bellard
    uint32_t uncached_cpsr;
82 b5ff1b31 bellard
    uint32_t spsr;
83 b5ff1b31 bellard
84 b5ff1b31 bellard
    /* Banked registers.  */
85 b5ff1b31 bellard
    uint32_t banked_spsr[6];
86 b5ff1b31 bellard
    uint32_t banked_r13[6];
87 b5ff1b31 bellard
    uint32_t banked_r14[6];
88 3b46e624 ths
89 b5ff1b31 bellard
    /* These hold r8-r12.  */
90 b5ff1b31 bellard
    uint32_t usr_regs[5];
91 b5ff1b31 bellard
    uint32_t fiq_regs[5];
92 3b46e624 ths
93 2c0262af bellard
    /* cpsr flag cache for faster execution */
94 2c0262af bellard
    uint32_t CF; /* 0 or 1 */
95 2c0262af bellard
    uint32_t VF; /* V is the bit 31. All other bits are undefined */
96 6fbe23d5 pbrook
    uint32_t NF; /* N is bit 31. All other bits are undefined.  */
97 6fbe23d5 pbrook
    uint32_t ZF; /* Z set if zero.  */
98 99c475ab bellard
    uint32_t QF; /* 0 or 1 */
99 9ee6e8bb pbrook
    uint32_t GE; /* cpsr[19:16] */
100 b26eefb6 pbrook
    uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
101 9ee6e8bb pbrook
    uint32_t condexec_bits; /* IT bits.  cpsr[15:10,26:25].  */
102 2c0262af bellard
103 b5ff1b31 bellard
    /* System control coprocessor (cp15) */
104 b5ff1b31 bellard
    struct {
105 40f137e1 pbrook
        uint32_t c0_cpuid;
106 c1713132 balrog
        uint32_t c0_cachetype;
107 a49ea279 pbrook
        uint32_t c0_ccsid[16]; /* Cache size.  */
108 a49ea279 pbrook
        uint32_t c0_clid; /* Cache level.  */
109 a49ea279 pbrook
        uint32_t c0_cssel; /* Cache size selection.  */
110 9ee6e8bb pbrook
        uint32_t c0_c1[8]; /* Feature registers.  */
111 9ee6e8bb pbrook
        uint32_t c0_c2[8]; /* Instruction set registers.  */
112 b5ff1b31 bellard
        uint32_t c1_sys; /* System control register.  */
113 b5ff1b31 bellard
        uint32_t c1_coproc; /* Coprocessor access register.  */
114 610c3c8a balrog
        uint32_t c1_xscaleauxcr; /* XScale auxiliary control register.  */
115 9ee6e8bb pbrook
        uint32_t c2_base0; /* MMU translation table base 0.  */
116 9ee6e8bb pbrook
        uint32_t c2_base1; /* MMU translation table base 1.  */
117 b2fa1797 pbrook
        uint32_t c2_control; /* MMU translation table base control.  */
118 b2fa1797 pbrook
        uint32_t c2_mask; /* MMU translation table base selection mask.  */
119 b2fa1797 pbrook
        uint32_t c2_base_mask; /* MMU translation table base 0 mask. */
120 ce819861 pbrook
        uint32_t c2_data; /* MPU data cachable bits.  */
121 ce819861 pbrook
        uint32_t c2_insn; /* MPU instruction cachable bits.  */
122 ce819861 pbrook
        uint32_t c3; /* MMU domain access control register
123 ce819861 pbrook
                        MPU write buffer control.  */
124 b5ff1b31 bellard
        uint32_t c5_insn; /* Fault status registers.  */
125 b5ff1b31 bellard
        uint32_t c5_data;
126 ce819861 pbrook
        uint32_t c6_region[8]; /* MPU base/size registers.  */
127 b5ff1b31 bellard
        uint32_t c6_insn; /* Fault address registers.  */
128 b5ff1b31 bellard
        uint32_t c6_data;
129 b5ff1b31 bellard
        uint32_t c9_insn; /* Cache lockdown registers.  */
130 b5ff1b31 bellard
        uint32_t c9_data;
131 b5ff1b31 bellard
        uint32_t c13_fcse; /* FCSE PID.  */
132 b5ff1b31 bellard
        uint32_t c13_context; /* Context ID.  */
133 9ee6e8bb pbrook
        uint32_t c13_tls1; /* User RW Thread register.  */
134 9ee6e8bb pbrook
        uint32_t c13_tls2; /* User RO Thread register.  */
135 9ee6e8bb pbrook
        uint32_t c13_tls3; /* Privileged Thread register.  */
136 c1713132 balrog
        uint32_t c15_cpar; /* XScale Coprocessor Access Register */
137 c3d2689d balrog
        uint32_t c15_ticonfig; /* TI925T configuration byte.  */
138 c3d2689d balrog
        uint32_t c15_i_max; /* Maximum D-cache dirty line index.  */
139 c3d2689d balrog
        uint32_t c15_i_min; /* Minimum D-cache dirty line index.  */
140 c3d2689d balrog
        uint32_t c15_threadid; /* TI debugger thread-ID.  */
141 b5ff1b31 bellard
    } cp15;
142 40f137e1 pbrook
143 9ee6e8bb pbrook
    struct {
144 9ee6e8bb pbrook
        uint32_t other_sp;
145 9ee6e8bb pbrook
        uint32_t vecbase;
146 9ee6e8bb pbrook
        uint32_t basepri;
147 9ee6e8bb pbrook
        uint32_t control;
148 9ee6e8bb pbrook
        int current_sp;
149 9ee6e8bb pbrook
        int exception;
150 9ee6e8bb pbrook
        int pending_exception;
151 9ee6e8bb pbrook
    } v7m;
152 9ee6e8bb pbrook
153 fe1479c3 pbrook
    /* Thumb-2 EE state.  */
154 fe1479c3 pbrook
    uint32_t teecr;
155 fe1479c3 pbrook
    uint32_t teehbr;
156 fe1479c3 pbrook
157 40f137e1 pbrook
    /* Internal CPU feature flags.  */
158 40f137e1 pbrook
    uint32_t features;
159 40f137e1 pbrook
160 9ee6e8bb pbrook
    /* Callback for vectored interrupt controller.  */
161 9ee6e8bb pbrook
    int (*get_irq_vector)(struct CPUARMState *);
162 9ee6e8bb pbrook
    void *irq_opaque;
163 9ee6e8bb pbrook
164 b7bcbe95 bellard
    /* VFP coprocessor state.  */
165 b7bcbe95 bellard
    struct {
166 9ee6e8bb pbrook
        float64 regs[32];
167 b7bcbe95 bellard
168 40f137e1 pbrook
        uint32_t xregs[16];
169 b7bcbe95 bellard
        /* We store these fpcsr fields separately for convenience.  */
170 b7bcbe95 bellard
        int vec_len;
171 b7bcbe95 bellard
        int vec_stride;
172 b7bcbe95 bellard
173 9ee6e8bb pbrook
        /* scratch space when Tn are not sufficient.  */
174 9ee6e8bb pbrook
        uint32_t scratch[8];
175 3b46e624 ths
176 3a492f3a Peter Maydell
        /* fp_status is the "normal" fp status. standard_fp_status retains
177 3a492f3a Peter Maydell
         * values corresponding to the ARM "Standard FPSCR Value", ie
178 3a492f3a Peter Maydell
         * default-NaN, flush-to-zero, round-to-nearest and is used by
179 3a492f3a Peter Maydell
         * any operations (generally Neon) which the architecture defines
180 3a492f3a Peter Maydell
         * as controlled by the standard FPSCR value rather than the FPSCR.
181 3a492f3a Peter Maydell
         *
182 3a492f3a Peter Maydell
         * To avoid having to transfer exception bits around, we simply
183 3a492f3a Peter Maydell
         * say that the FPSCR cumulative exception flags are the logical
184 3a492f3a Peter Maydell
         * OR of the flags in the two fp statuses. This relies on the
185 3a492f3a Peter Maydell
         * only thing which needs to read the exception flags being
186 3a492f3a Peter Maydell
         * an explicit FPSCR read.
187 3a492f3a Peter Maydell
         */
188 53cd6637 bellard
        float_status fp_status;
189 3a492f3a Peter Maydell
        float_status standard_fp_status;
190 b7bcbe95 bellard
    } vfp;
191 426f5abc Paul Brook
    uint32_t exclusive_addr;
192 426f5abc Paul Brook
    uint32_t exclusive_val;
193 426f5abc Paul Brook
    uint32_t exclusive_high;
194 9ee6e8bb pbrook
#if defined(CONFIG_USER_ONLY)
195 426f5abc Paul Brook
    uint32_t exclusive_test;
196 426f5abc Paul Brook
    uint32_t exclusive_info;
197 9ee6e8bb pbrook
#endif
198 b7bcbe95 bellard
199 18c9b560 balrog
    /* iwMMXt coprocessor state.  */
200 18c9b560 balrog
    struct {
201 18c9b560 balrog
        uint64_t regs[16];
202 18c9b560 balrog
        uint64_t val;
203 18c9b560 balrog
204 18c9b560 balrog
        uint32_t cregs[16];
205 18c9b560 balrog
    } iwmmxt;
206 18c9b560 balrog
207 ce4defa0 pbrook
#if defined(CONFIG_USER_ONLY)
208 ce4defa0 pbrook
    /* For usermode syscall translation.  */
209 ce4defa0 pbrook
    int eabi;
210 ce4defa0 pbrook
#endif
211 ce4defa0 pbrook
212 a316d335 bellard
    CPU_COMMON
213 a316d335 bellard
214 9d551997 balrog
    /* These fields after the common ones so they are preserved on reset.  */
215 9ba8c3f4 Lars Munch
216 9ba8c3f4 Lars Munch
    /* Coprocessor IO used by peripherals */
217 9ba8c3f4 Lars Munch
    struct {
218 9ba8c3f4 Lars Munch
        ARMReadCPFunc *cp_read;
219 9ba8c3f4 Lars Munch
        ARMWriteCPFunc *cp_write;
220 9ba8c3f4 Lars Munch
        void *opaque;
221 9ba8c3f4 Lars Munch
    } cp[15];
222 983fe826 Paul Brook
    void *nvic;
223 f93eb9ff balrog
    struct arm_boot_info *boot_info;
224 2c0262af bellard
} CPUARMState;
225 2c0262af bellard
226 aaed909a bellard
CPUARMState *cpu_arm_init(const char *cpu_model);
227 b26eefb6 pbrook
void arm_translate_init(void);
228 2c0262af bellard
int cpu_arm_exec(CPUARMState *s);
229 2c0262af bellard
void cpu_arm_close(CPUARMState *s);
230 b5ff1b31 bellard
void do_interrupt(CPUARMState *);
231 b5ff1b31 bellard
void switch_mode(CPUARMState *, int);
232 9ee6e8bb pbrook
uint32_t do_arm_semihosting(CPUARMState *env);
233 b5ff1b31 bellard
234 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
235 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
236 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
237 5fafdf24 ths
int cpu_arm_signal_handler(int host_signum, void *pinfo,
238 2c0262af bellard
                           void *puc);
239 84a031c6 aurel32
int cpu_arm_handle_mmu_fault (CPUARMState *env, target_ulong address, int rw,
240 84a031c6 aurel32
                              int mmu_idx, int is_softmuu);
241 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_arm_handle_mmu_fault
242 2c0262af bellard
243 fbb4a2e3 pbrook
static inline void cpu_set_tls(CPUARMState *env, target_ulong newtls)
244 fbb4a2e3 pbrook
{
245 fbb4a2e3 pbrook
  env->cp15.c13_tls2 = newtls;
246 fbb4a2e3 pbrook
}
247 9ee6e8bb pbrook
248 b5ff1b31 bellard
#define CPSR_M (0x1f)
249 b5ff1b31 bellard
#define CPSR_T (1 << 5)
250 b5ff1b31 bellard
#define CPSR_F (1 << 6)
251 b5ff1b31 bellard
#define CPSR_I (1 << 7)
252 b5ff1b31 bellard
#define CPSR_A (1 << 8)
253 b5ff1b31 bellard
#define CPSR_E (1 << 9)
254 b5ff1b31 bellard
#define CPSR_IT_2_7 (0xfc00)
255 9ee6e8bb pbrook
#define CPSR_GE (0xf << 16)
256 9ee6e8bb pbrook
#define CPSR_RESERVED (0xf << 20)
257 b5ff1b31 bellard
#define CPSR_J (1 << 24)
258 b5ff1b31 bellard
#define CPSR_IT_0_1 (3 << 25)
259 b5ff1b31 bellard
#define CPSR_Q (1 << 27)
260 9ee6e8bb pbrook
#define CPSR_V (1 << 28)
261 9ee6e8bb pbrook
#define CPSR_C (1 << 29)
262 9ee6e8bb pbrook
#define CPSR_Z (1 << 30)
263 9ee6e8bb pbrook
#define CPSR_N (1 << 31)
264 9ee6e8bb pbrook
#define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
265 9ee6e8bb pbrook
266 9ee6e8bb pbrook
#define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
267 9ee6e8bb pbrook
#define CACHED_CPSR_BITS (CPSR_T | CPSR_GE | CPSR_IT | CPSR_Q | CPSR_NZCV)
268 9ee6e8bb pbrook
/* Bits writable in user mode.  */
269 9ee6e8bb pbrook
#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
270 9ee6e8bb pbrook
/* Execution state bits.  MRS read as zero, MSR writes ignored.  */
271 9ee6e8bb pbrook
#define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J)
272 b5ff1b31 bellard
273 b5ff1b31 bellard
/* Return the current CPSR value.  */
274 2f4a40e5 balrog
uint32_t cpsr_read(CPUARMState *env);
275 2f4a40e5 balrog
/* Set the CPSR.  Note that some bits of mask must be all-set or all-clear.  */
276 2f4a40e5 balrog
void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
277 9ee6e8bb pbrook
278 9ee6e8bb pbrook
/* Return the current xPSR value.  */
279 9ee6e8bb pbrook
static inline uint32_t xpsr_read(CPUARMState *env)
280 9ee6e8bb pbrook
{
281 9ee6e8bb pbrook
    int ZF;
282 6fbe23d5 pbrook
    ZF = (env->ZF == 0);
283 6fbe23d5 pbrook
    return (env->NF & 0x80000000) | (ZF << 30)
284 9ee6e8bb pbrook
        | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
285 9ee6e8bb pbrook
        | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
286 9ee6e8bb pbrook
        | ((env->condexec_bits & 0xfc) << 8)
287 9ee6e8bb pbrook
        | env->v7m.exception;
288 b5ff1b31 bellard
}
289 b5ff1b31 bellard
290 9ee6e8bb pbrook
/* Set the xPSR.  Note that some bits of mask must be all-set or all-clear.  */
291 9ee6e8bb pbrook
static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
292 9ee6e8bb pbrook
{
293 9ee6e8bb pbrook
    if (mask & CPSR_NZCV) {
294 6fbe23d5 pbrook
        env->ZF = (~val) & CPSR_Z;
295 6fbe23d5 pbrook
        env->NF = val;
296 9ee6e8bb pbrook
        env->CF = (val >> 29) & 1;
297 9ee6e8bb pbrook
        env->VF = (val << 3) & 0x80000000;
298 9ee6e8bb pbrook
    }
299 9ee6e8bb pbrook
    if (mask & CPSR_Q)
300 9ee6e8bb pbrook
        env->QF = ((val & CPSR_Q) != 0);
301 9ee6e8bb pbrook
    if (mask & (1 << 24))
302 9ee6e8bb pbrook
        env->thumb = ((val & (1 << 24)) != 0);
303 9ee6e8bb pbrook
    if (mask & CPSR_IT_0_1) {
304 9ee6e8bb pbrook
        env->condexec_bits &= ~3;
305 9ee6e8bb pbrook
        env->condexec_bits |= (val >> 25) & 3;
306 9ee6e8bb pbrook
    }
307 9ee6e8bb pbrook
    if (mask & CPSR_IT_2_7) {
308 9ee6e8bb pbrook
        env->condexec_bits &= 3;
309 9ee6e8bb pbrook
        env->condexec_bits |= (val >> 8) & 0xfc;
310 9ee6e8bb pbrook
    }
311 9ee6e8bb pbrook
    if (mask & 0x1ff) {
312 9ee6e8bb pbrook
        env->v7m.exception = val & 0x1ff;
313 9ee6e8bb pbrook
    }
314 9ee6e8bb pbrook
}
315 9ee6e8bb pbrook
316 01653295 Peter Maydell
/* Return the current FPSCR value.  */
317 01653295 Peter Maydell
uint32_t vfp_get_fpscr(CPUARMState *env);
318 01653295 Peter Maydell
void vfp_set_fpscr(CPUARMState *env, uint32_t val);
319 01653295 Peter Maydell
320 b5ff1b31 bellard
enum arm_cpu_mode {
321 b5ff1b31 bellard
  ARM_CPU_MODE_USR = 0x10,
322 b5ff1b31 bellard
  ARM_CPU_MODE_FIQ = 0x11,
323 b5ff1b31 bellard
  ARM_CPU_MODE_IRQ = 0x12,
324 b5ff1b31 bellard
  ARM_CPU_MODE_SVC = 0x13,
325 b5ff1b31 bellard
  ARM_CPU_MODE_ABT = 0x17,
326 b5ff1b31 bellard
  ARM_CPU_MODE_UND = 0x1b,
327 b5ff1b31 bellard
  ARM_CPU_MODE_SYS = 0x1f
328 b5ff1b31 bellard
};
329 b5ff1b31 bellard
330 40f137e1 pbrook
/* VFP system registers.  */
331 40f137e1 pbrook
#define ARM_VFP_FPSID   0
332 40f137e1 pbrook
#define ARM_VFP_FPSCR   1
333 9ee6e8bb pbrook
#define ARM_VFP_MVFR1   6
334 9ee6e8bb pbrook
#define ARM_VFP_MVFR0   7
335 40f137e1 pbrook
#define ARM_VFP_FPEXC   8
336 40f137e1 pbrook
#define ARM_VFP_FPINST  9
337 40f137e1 pbrook
#define ARM_VFP_FPINST2 10
338 40f137e1 pbrook
339 18c9b560 balrog
/* iwMMXt coprocessor control registers.  */
340 18c9b560 balrog
#define ARM_IWMMXT_wCID                0
341 18c9b560 balrog
#define ARM_IWMMXT_wCon                1
342 18c9b560 balrog
#define ARM_IWMMXT_wCSSF        2
343 18c9b560 balrog
#define ARM_IWMMXT_wCASF        3
344 18c9b560 balrog
#define ARM_IWMMXT_wCGR0        8
345 18c9b560 balrog
#define ARM_IWMMXT_wCGR1        9
346 18c9b560 balrog
#define ARM_IWMMXT_wCGR2        10
347 18c9b560 balrog
#define ARM_IWMMXT_wCGR3        11
348 18c9b560 balrog
349 40f137e1 pbrook
enum arm_features {
350 40f137e1 pbrook
    ARM_FEATURE_VFP,
351 c1713132 balrog
    ARM_FEATURE_AUXCR,  /* ARM1026 Auxiliary control register.  */
352 c1713132 balrog
    ARM_FEATURE_XSCALE, /* Intel XScale extensions.  */
353 ce819861 pbrook
    ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension.  */
354 9ee6e8bb pbrook
    ARM_FEATURE_V6,
355 9ee6e8bb pbrook
    ARM_FEATURE_V6K,
356 9ee6e8bb pbrook
    ARM_FEATURE_V7,
357 9ee6e8bb pbrook
    ARM_FEATURE_THUMB2,
358 c3d2689d balrog
    ARM_FEATURE_MPU,    /* Only has Memory Protection Unit, not full MMU.  */
359 9ee6e8bb pbrook
    ARM_FEATURE_VFP3,
360 60011498 Paul Brook
    ARM_FEATURE_VFP_FP16,
361 9ee6e8bb pbrook
    ARM_FEATURE_NEON,
362 9ee6e8bb pbrook
    ARM_FEATURE_DIV,
363 9ee6e8bb pbrook
    ARM_FEATURE_M, /* Microcontroller profile.  */
364 fe1479c3 pbrook
    ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling.  */
365 fe1479c3 pbrook
    ARM_FEATURE_THUMB2EE
366 40f137e1 pbrook
};
367 40f137e1 pbrook
368 40f137e1 pbrook
static inline int arm_feature(CPUARMState *env, int feature)
369 40f137e1 pbrook
{
370 40f137e1 pbrook
    return (env->features & (1u << feature)) != 0;
371 40f137e1 pbrook
}
372 40f137e1 pbrook
373 9a78eead Stefan Weil
void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf);
374 40f137e1 pbrook
375 9ee6e8bb pbrook
/* Interface between CPU and Interrupt controller.  */
376 9ee6e8bb pbrook
void armv7m_nvic_set_pending(void *opaque, int irq);
377 9ee6e8bb pbrook
int armv7m_nvic_acknowledge_irq(void *opaque);
378 9ee6e8bb pbrook
void armv7m_nvic_complete_irq(void *opaque, int irq);
379 9ee6e8bb pbrook
380 c1713132 balrog
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
381 c1713132 balrog
                       ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
382 c1713132 balrog
                       void *opaque);
383 c1713132 balrog
384 9ee6e8bb pbrook
/* Does the core conform to the the "MicroController" profile. e.g. Cortex-M3.
385 9ee6e8bb pbrook
   Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
386 9ee6e8bb pbrook
   conventional cores (ie. Application or Realtime profile).  */
387 9ee6e8bb pbrook
388 9ee6e8bb pbrook
#define IS_M(env) arm_feature(env, ARM_FEATURE_M)
389 9ee6e8bb pbrook
#define ARM_CPUID(env) (env->cp15.c0_cpuid)
390 9ee6e8bb pbrook
391 9ee6e8bb pbrook
#define ARM_CPUID_ARM1026     0x4106a262
392 9ee6e8bb pbrook
#define ARM_CPUID_ARM926      0x41069265
393 9ee6e8bb pbrook
#define ARM_CPUID_ARM946      0x41059461
394 9ee6e8bb pbrook
#define ARM_CPUID_TI915T      0x54029152
395 9ee6e8bb pbrook
#define ARM_CPUID_TI925T      0x54029252
396 9ee6e8bb pbrook
#define ARM_CPUID_PXA250      0x69052100
397 9ee6e8bb pbrook
#define ARM_CPUID_PXA255      0x69052d00
398 9ee6e8bb pbrook
#define ARM_CPUID_PXA260      0x69052903
399 9ee6e8bb pbrook
#define ARM_CPUID_PXA261      0x69052d05
400 9ee6e8bb pbrook
#define ARM_CPUID_PXA262      0x69052d06
401 9ee6e8bb pbrook
#define ARM_CPUID_PXA270      0x69054110
402 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_A0   0x69054110
403 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_A1   0x69054111
404 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_B0   0x69054112
405 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_B1   0x69054113
406 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_C0   0x69054114
407 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_C5   0x69054117
408 9ee6e8bb pbrook
#define ARM_CPUID_ARM1136     0x4117b363
409 827df9f3 balrog
#define ARM_CPUID_ARM1136_R2  0x4107b362
410 9ee6e8bb pbrook
#define ARM_CPUID_ARM11MPCORE 0x410fb022
411 9ee6e8bb pbrook
#define ARM_CPUID_CORTEXA8    0x410fc080
412 10055562 Paul Brook
#define ARM_CPUID_CORTEXA9    0x410fc090
413 9ee6e8bb pbrook
#define ARM_CPUID_CORTEXM3    0x410fc231
414 9ee6e8bb pbrook
#define ARM_CPUID_ANY         0xffffffff
415 40f137e1 pbrook
416 b5ff1b31 bellard
#if defined(CONFIG_USER_ONLY)
417 2c0262af bellard
#define TARGET_PAGE_BITS 12
418 b5ff1b31 bellard
#else
419 b5ff1b31 bellard
/* The ARM MMU allows 1k pages.  */
420 b5ff1b31 bellard
/* ??? Linux doesn't actually use these, and they're deprecated in recent
421 82d17978 balrog
   architecture revisions.  Maybe a configure option to disable them.  */
422 b5ff1b31 bellard
#define TARGET_PAGE_BITS 10
423 b5ff1b31 bellard
#endif
424 9467d44c ths
425 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 32
426 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
427 52705890 Richard Henderson
428 9467d44c ths
#define cpu_init cpu_arm_init
429 9467d44c ths
#define cpu_exec cpu_arm_exec
430 9467d44c ths
#define cpu_gen_code cpu_arm_gen_code
431 9467d44c ths
#define cpu_signal_handler cpu_arm_signal_handler
432 c732abe2 j_mayer
#define cpu_list arm_cpu_list
433 9467d44c ths
434 ffe47d33 Paul Brook
#define CPU_SAVE_VERSION 2
435 9ee6e8bb pbrook
436 6ebbf390 j_mayer
/* MMU modes definitions */
437 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
438 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
439 6ebbf390 j_mayer
#define MMU_USER_IDX 1
440 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
441 6ebbf390 j_mayer
{
442 6ebbf390 j_mayer
    return (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR ? 1 : 0;
443 6ebbf390 j_mayer
}
444 6ebbf390 j_mayer
445 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
446 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
447 6e68e076 pbrook
{
448 f8ed7070 pbrook
    if (newsp)
449 6e68e076 pbrook
        env->regs[13] = newsp;
450 6e68e076 pbrook
    env->regs[0] = 0;
451 6e68e076 pbrook
}
452 6e68e076 pbrook
#endif
453 6e68e076 pbrook
454 2c0262af bellard
#include "cpu-all.h"
455 622ed360 aliguori
456 a1705768 Peter Maydell
/* Bit usage in the TB flags field: */
457 a1705768 Peter Maydell
#define ARM_TBFLAG_THUMB_SHIFT      0
458 a1705768 Peter Maydell
#define ARM_TBFLAG_THUMB_MASK       (1 << ARM_TBFLAG_THUMB_SHIFT)
459 a1705768 Peter Maydell
#define ARM_TBFLAG_VECLEN_SHIFT     1
460 a1705768 Peter Maydell
#define ARM_TBFLAG_VECLEN_MASK      (0x7 << ARM_TBFLAG_VECLEN_SHIFT)
461 a1705768 Peter Maydell
#define ARM_TBFLAG_VECSTRIDE_SHIFT  4
462 a1705768 Peter Maydell
#define ARM_TBFLAG_VECSTRIDE_MASK   (0x3 << ARM_TBFLAG_VECSTRIDE_SHIFT)
463 a1705768 Peter Maydell
#define ARM_TBFLAG_PRIV_SHIFT       6
464 a1705768 Peter Maydell
#define ARM_TBFLAG_PRIV_MASK        (1 << ARM_TBFLAG_PRIV_SHIFT)
465 a1705768 Peter Maydell
#define ARM_TBFLAG_VFPEN_SHIFT      7
466 a1705768 Peter Maydell
#define ARM_TBFLAG_VFPEN_MASK       (1 << ARM_TBFLAG_VFPEN_SHIFT)
467 a1705768 Peter Maydell
#define ARM_TBFLAG_CONDEXEC_SHIFT   8
468 a1705768 Peter Maydell
#define ARM_TBFLAG_CONDEXEC_MASK    (0xff << ARM_TBFLAG_CONDEXEC_SHIFT)
469 a1705768 Peter Maydell
/* Bits 31..16 are currently unused. */
470 a1705768 Peter Maydell
471 a1705768 Peter Maydell
/* some convenience accessor macros */
472 a1705768 Peter Maydell
#define ARM_TBFLAG_THUMB(F) \
473 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_THUMB_MASK) >> ARM_TBFLAG_THUMB_SHIFT)
474 a1705768 Peter Maydell
#define ARM_TBFLAG_VECLEN(F) \
475 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_VECLEN_MASK) >> ARM_TBFLAG_VECLEN_SHIFT)
476 a1705768 Peter Maydell
#define ARM_TBFLAG_VECSTRIDE(F) \
477 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_VECSTRIDE_MASK) >> ARM_TBFLAG_VECSTRIDE_SHIFT)
478 a1705768 Peter Maydell
#define ARM_TBFLAG_PRIV(F) \
479 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_PRIV_MASK) >> ARM_TBFLAG_PRIV_SHIFT)
480 a1705768 Peter Maydell
#define ARM_TBFLAG_VFPEN(F) \
481 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_VFPEN_MASK) >> ARM_TBFLAG_VFPEN_SHIFT)
482 a1705768 Peter Maydell
#define ARM_TBFLAG_CONDEXEC(F) \
483 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_CONDEXEC_MASK) >> ARM_TBFLAG_CONDEXEC_SHIFT)
484 a1705768 Peter Maydell
485 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
486 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
487 6b917547 aliguori
{
488 6b917547 aliguori
    *pc = env->regs[15];
489 6b917547 aliguori
    *cs_base = 0;
490 a1705768 Peter Maydell
    *flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
491 a1705768 Peter Maydell
        | (env->vfp.vec_len << ARM_TBFLAG_VECLEN_SHIFT)
492 a1705768 Peter Maydell
        | (env->vfp.vec_stride << ARM_TBFLAG_VECSTRIDE_SHIFT)
493 a1705768 Peter Maydell
        | (env->condexec_bits << ARM_TBFLAG_CONDEXEC_SHIFT);
494 a1705768 Peter Maydell
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR) {
495 a1705768 Peter Maydell
        *flags |= ARM_TBFLAG_PRIV_MASK;
496 a1705768 Peter Maydell
    }
497 a1705768 Peter Maydell
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) {
498 a1705768 Peter Maydell
        *flags |= ARM_TBFLAG_VFPEN_MASK;
499 a1705768 Peter Maydell
    }
500 6b917547 aliguori
}
501 6b917547 aliguori
502 2c0262af bellard
#endif