Statistics
| Branch: | Revision:

root / target-sh4 / translate.c @ a18b2ce2

History | View | Annotate | Download (60.8 kB)

1 fdf9b3e8 bellard
/*
2 fdf9b3e8 bellard
 *  SH4 translation
3 5fafdf24 ths
 *
4 fdf9b3e8 bellard
 *  Copyright (c) 2005 Samuel Tardieu
5 fdf9b3e8 bellard
 *
6 fdf9b3e8 bellard
 * This library is free software; you can redistribute it and/or
7 fdf9b3e8 bellard
 * modify it under the terms of the GNU Lesser General Public
8 fdf9b3e8 bellard
 * License as published by the Free Software Foundation; either
9 fdf9b3e8 bellard
 * version 2 of the License, or (at your option) any later version.
10 fdf9b3e8 bellard
 *
11 fdf9b3e8 bellard
 * This library is distributed in the hope that it will be useful,
12 fdf9b3e8 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 fdf9b3e8 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 fdf9b3e8 bellard
 * Lesser General Public License for more details.
15 fdf9b3e8 bellard
 *
16 fdf9b3e8 bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 fdf9b3e8 bellard
 */
19 fdf9b3e8 bellard
#include <stdarg.h>
20 fdf9b3e8 bellard
#include <stdlib.h>
21 fdf9b3e8 bellard
#include <stdio.h>
22 fdf9b3e8 bellard
#include <string.h>
23 fdf9b3e8 bellard
#include <inttypes.h>
24 fdf9b3e8 bellard
25 fdf9b3e8 bellard
#define DEBUG_DISAS
26 fdf9b3e8 bellard
#define SH4_DEBUG_DISAS
27 fdf9b3e8 bellard
//#define SH4_SINGLE_STEP
28 fdf9b3e8 bellard
29 fdf9b3e8 bellard
#include "cpu.h"
30 fdf9b3e8 bellard
#include "exec-all.h"
31 fdf9b3e8 bellard
#include "disas.h"
32 57fec1fe bellard
#include "tcg-op.h"
33 ca10f867 aurel32
#include "qemu-common.h"
34 fdf9b3e8 bellard
35 a7812ae4 pbrook
#include "helper.h"
36 a7812ae4 pbrook
#define GEN_HELPER 1
37 a7812ae4 pbrook
#include "helper.h"
38 a7812ae4 pbrook
39 fdf9b3e8 bellard
typedef struct DisasContext {
40 fdf9b3e8 bellard
    struct TranslationBlock *tb;
41 fdf9b3e8 bellard
    target_ulong pc;
42 fdf9b3e8 bellard
    uint32_t sr;
43 eda9b09b bellard
    uint32_t fpscr;
44 fdf9b3e8 bellard
    uint16_t opcode;
45 fdf9b3e8 bellard
    uint32_t flags;
46 823029f9 ths
    int bstate;
47 fdf9b3e8 bellard
    int memidx;
48 fdf9b3e8 bellard
    uint32_t delayed_pc;
49 fdf9b3e8 bellard
    int singlestep_enabled;
50 71968fa6 aurel32
    uint32_t features;
51 852d481f edgar_igl
    int has_movcal;
52 fdf9b3e8 bellard
} DisasContext;
53 fdf9b3e8 bellard
54 fe25591e aurel32
#if defined(CONFIG_USER_ONLY)
55 fe25591e aurel32
#define IS_USER(ctx) 1
56 fe25591e aurel32
#else
57 fe25591e aurel32
#define IS_USER(ctx) (!(ctx->sr & SR_MD))
58 fe25591e aurel32
#endif
59 fe25591e aurel32
60 823029f9 ths
enum {
61 823029f9 ths
    BS_NONE     = 0, /* We go out of the TB without reaching a branch or an
62 823029f9 ths
                      * exception condition
63 823029f9 ths
                      */
64 823029f9 ths
    BS_STOP     = 1, /* We want to stop translation for any reason */
65 823029f9 ths
    BS_BRANCH   = 2, /* We reached a branch condition     */
66 823029f9 ths
    BS_EXCP     = 3, /* We reached an exception condition */
67 823029f9 ths
};
68 823029f9 ths
69 1e8864f7 aurel32
/* global register indexes */
70 a7812ae4 pbrook
static TCGv_ptr cpu_env;
71 1e8864f7 aurel32
static TCGv cpu_gregs[24];
72 3a8a44c4 aurel32
static TCGv cpu_pc, cpu_sr, cpu_ssr, cpu_spc, cpu_gbr;
73 3a8a44c4 aurel32
static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl;
74 66c7c806 aurel32
static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst;
75 66ba317c aurel32
static TCGv cpu_fregs[32];
76 1000822b aurel32
77 1000822b aurel32
/* internal register indexes */
78 1000822b aurel32
static TCGv cpu_flags, cpu_delayed_pc;
79 1e8864f7 aurel32
80 1a7ff922 Paolo Bonzini
static uint32_t gen_opc_hflags[OPC_BUF_SIZE];
81 1a7ff922 Paolo Bonzini
82 2e70f6ef pbrook
#include "gen-icount.h"
83 2e70f6ef pbrook
84 a5f1b965 blueswir1
static void sh4_translate_init(void)
85 2e70f6ef pbrook
{
86 1e8864f7 aurel32
    int i;
87 2e70f6ef pbrook
    static int done_init = 0;
88 559dd74d aurel32
    static const char * const gregnames[24] = {
89 1e8864f7 aurel32
        "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0",
90 1e8864f7 aurel32
        "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0",
91 1e8864f7 aurel32
        "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15",
92 1e8864f7 aurel32
        "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1",
93 1e8864f7 aurel32
        "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1"
94 1e8864f7 aurel32
    };
95 66ba317c aurel32
    static const char * const fregnames[32] = {
96 66ba317c aurel32
         "FPR0_BANK0",  "FPR1_BANK0",  "FPR2_BANK0",  "FPR3_BANK0",
97 66ba317c aurel32
         "FPR4_BANK0",  "FPR5_BANK0",  "FPR6_BANK0",  "FPR7_BANK0",
98 66ba317c aurel32
         "FPR8_BANK0",  "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0",
99 66ba317c aurel32
        "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0",
100 66ba317c aurel32
         "FPR0_BANK1",  "FPR1_BANK1",  "FPR2_BANK1",  "FPR3_BANK1",
101 66ba317c aurel32
         "FPR4_BANK1",  "FPR5_BANK1",  "FPR6_BANK1",  "FPR7_BANK1",
102 66ba317c aurel32
         "FPR8_BANK1",  "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1",
103 66ba317c aurel32
        "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1",
104 66ba317c aurel32
    };
105 1e8864f7 aurel32
106 2e70f6ef pbrook
    if (done_init)
107 2e70f6ef pbrook
        return;
108 1e8864f7 aurel32
109 a7812ae4 pbrook
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
110 1e8864f7 aurel32
111 1e8864f7 aurel32
    for (i = 0; i < 24; i++)
112 a7812ae4 pbrook
        cpu_gregs[i] = tcg_global_mem_new_i32(TCG_AREG0,
113 66ba317c aurel32
                                              offsetof(CPUState, gregs[i]),
114 66ba317c aurel32
                                              gregnames[i]);
115 988d7eaa aurel32
116 a7812ae4 pbrook
    cpu_pc = tcg_global_mem_new_i32(TCG_AREG0,
117 a7812ae4 pbrook
                                    offsetof(CPUState, pc), "PC");
118 a7812ae4 pbrook
    cpu_sr = tcg_global_mem_new_i32(TCG_AREG0,
119 a7812ae4 pbrook
                                    offsetof(CPUState, sr), "SR");
120 a7812ae4 pbrook
    cpu_ssr = tcg_global_mem_new_i32(TCG_AREG0,
121 a7812ae4 pbrook
                                     offsetof(CPUState, ssr), "SSR");
122 a7812ae4 pbrook
    cpu_spc = tcg_global_mem_new_i32(TCG_AREG0,
123 a7812ae4 pbrook
                                     offsetof(CPUState, spc), "SPC");
124 a7812ae4 pbrook
    cpu_gbr = tcg_global_mem_new_i32(TCG_AREG0,
125 a7812ae4 pbrook
                                     offsetof(CPUState, gbr), "GBR");
126 a7812ae4 pbrook
    cpu_vbr = tcg_global_mem_new_i32(TCG_AREG0,
127 a7812ae4 pbrook
                                     offsetof(CPUState, vbr), "VBR");
128 a7812ae4 pbrook
    cpu_sgr = tcg_global_mem_new_i32(TCG_AREG0,
129 a7812ae4 pbrook
                                     offsetof(CPUState, sgr), "SGR");
130 a7812ae4 pbrook
    cpu_dbr = tcg_global_mem_new_i32(TCG_AREG0,
131 a7812ae4 pbrook
                                     offsetof(CPUState, dbr), "DBR");
132 a7812ae4 pbrook
    cpu_mach = tcg_global_mem_new_i32(TCG_AREG0,
133 a7812ae4 pbrook
                                      offsetof(CPUState, mach), "MACH");
134 a7812ae4 pbrook
    cpu_macl = tcg_global_mem_new_i32(TCG_AREG0,
135 a7812ae4 pbrook
                                      offsetof(CPUState, macl), "MACL");
136 a7812ae4 pbrook
    cpu_pr = tcg_global_mem_new_i32(TCG_AREG0,
137 a7812ae4 pbrook
                                    offsetof(CPUState, pr), "PR");
138 a7812ae4 pbrook
    cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
139 a7812ae4 pbrook
                                       offsetof(CPUState, fpscr), "FPSCR");
140 a7812ae4 pbrook
    cpu_fpul = tcg_global_mem_new_i32(TCG_AREG0,
141 a7812ae4 pbrook
                                      offsetof(CPUState, fpul), "FPUL");
142 a7812ae4 pbrook
143 a7812ae4 pbrook
    cpu_flags = tcg_global_mem_new_i32(TCG_AREG0,
144 a7812ae4 pbrook
                                       offsetof(CPUState, flags), "_flags_");
145 a7812ae4 pbrook
    cpu_delayed_pc = tcg_global_mem_new_i32(TCG_AREG0,
146 a7812ae4 pbrook
                                            offsetof(CPUState, delayed_pc),
147 a7812ae4 pbrook
                                            "_delayed_pc_");
148 66c7c806 aurel32
    cpu_ldst = tcg_global_mem_new_i32(TCG_AREG0,
149 66c7c806 aurel32
                                      offsetof(CPUState, ldst), "_ldst_");
150 1000822b aurel32
151 66ba317c aurel32
    for (i = 0; i < 32; i++)
152 66ba317c aurel32
        cpu_fregs[i] = tcg_global_mem_new_i32(TCG_AREG0,
153 66ba317c aurel32
                                              offsetof(CPUState, fregs[i]),
154 66ba317c aurel32
                                              fregnames[i]);
155 66ba317c aurel32
156 988d7eaa aurel32
    /* register helpers */
157 a7812ae4 pbrook
#define GEN_HELPER 2
158 988d7eaa aurel32
#include "helper.h"
159 988d7eaa aurel32
160 2e70f6ef pbrook
    done_init = 1;
161 2e70f6ef pbrook
}
162 2e70f6ef pbrook
163 fdf9b3e8 bellard
void cpu_dump_state(CPUState * env, FILE * f,
164 fdf9b3e8 bellard
                    int (*cpu_fprintf) (FILE * f, const char *fmt, ...),
165 fdf9b3e8 bellard
                    int flags)
166 fdf9b3e8 bellard
{
167 fdf9b3e8 bellard
    int i;
168 eda9b09b bellard
    cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n",
169 eda9b09b bellard
                env->pc, env->sr, env->pr, env->fpscr);
170 274a9e70 aurel32
    cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n",
171 274a9e70 aurel32
                env->spc, env->ssr, env->gbr, env->vbr);
172 274a9e70 aurel32
    cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n",
173 274a9e70 aurel32
                env->sgr, env->dbr, env->delayed_pc, env->fpul);
174 fdf9b3e8 bellard
    for (i = 0; i < 24; i += 4) {
175 fdf9b3e8 bellard
        cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n",
176 fdf9b3e8 bellard
                    i, env->gregs[i], i + 1, env->gregs[i + 1],
177 fdf9b3e8 bellard
                    i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]);
178 fdf9b3e8 bellard
    }
179 fdf9b3e8 bellard
    if (env->flags & DELAY_SLOT) {
180 fdf9b3e8 bellard
        cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n",
181 fdf9b3e8 bellard
                    env->delayed_pc);
182 fdf9b3e8 bellard
    } else if (env->flags & DELAY_SLOT_CONDITIONAL) {
183 fdf9b3e8 bellard
        cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n",
184 fdf9b3e8 bellard
                    env->delayed_pc);
185 fdf9b3e8 bellard
    }
186 fdf9b3e8 bellard
}
187 fdf9b3e8 bellard
188 b79e1752 aurel32
static void cpu_sh4_reset(CPUSH4State * env)
189 fdf9b3e8 bellard
{
190 eca1bdf4 aliguori
    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
191 eca1bdf4 aliguori
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
192 eca1bdf4 aliguori
        log_cpu_state(env, 0);
193 eca1bdf4 aliguori
    }
194 eca1bdf4 aliguori
195 9c2a9ea1 pbrook
#if defined(CONFIG_USER_ONLY)
196 f3ff7fac aurel32
    env->sr = 0;
197 9c2a9ea1 pbrook
#else
198 56cd2b96 aurel32
    env->sr = SR_MD | SR_RB | SR_BL | SR_I3 | SR_I2 | SR_I1 | SR_I0;
199 9c2a9ea1 pbrook
#endif
200 fdf9b3e8 bellard
    env->vbr = 0;
201 fdf9b3e8 bellard
    env->pc = 0xA0000000;
202 ea6cf6be ths
#if defined(CONFIG_USER_ONLY)
203 ea6cf6be ths
    env->fpscr = FPSCR_PR; /* value for userspace according to the kernel */
204 b0b3de89 bellard
    set_float_rounding_mode(float_round_nearest_even, &env->fp_status); /* ?! */
205 ea6cf6be ths
#else
206 ea6cf6be ths
    env->fpscr = 0x00040001; /* CPU reset value according to SH4 manual */
207 b0b3de89 bellard
    set_float_rounding_mode(float_round_to_zero, &env->fp_status);
208 ea6cf6be ths
#endif
209 fdf9b3e8 bellard
    env->mmucr = 0;
210 fdf9b3e8 bellard
}
211 fdf9b3e8 bellard
212 0fd3ca30 aurel32
typedef struct {
213 b55266b5 blueswir1
    const char *name;
214 0fd3ca30 aurel32
    int id;
215 0fd3ca30 aurel32
    uint32_t pvr;
216 0fd3ca30 aurel32
    uint32_t prr;
217 0fd3ca30 aurel32
    uint32_t cvr;
218 71968fa6 aurel32
    uint32_t features;
219 0fd3ca30 aurel32
} sh4_def_t;
220 0fd3ca30 aurel32
221 0fd3ca30 aurel32
static sh4_def_t sh4_defs[] = {
222 0fd3ca30 aurel32
    {
223 0fd3ca30 aurel32
        .name = "SH7750R",
224 0fd3ca30 aurel32
        .id = SH_CPU_SH7750R,
225 0fd3ca30 aurel32
        .pvr = 0x00050000,
226 0fd3ca30 aurel32
        .prr = 0x00000100,
227 0fd3ca30 aurel32
        .cvr = 0x00110000,
228 c2432a42 aurel32
        .features = SH_FEATURE_BCR3_AND_BCR4,
229 0fd3ca30 aurel32
    }, {
230 0fd3ca30 aurel32
        .name = "SH7751R",
231 0fd3ca30 aurel32
        .id = SH_CPU_SH7751R,
232 0fd3ca30 aurel32
        .pvr = 0x04050005,
233 0fd3ca30 aurel32
        .prr = 0x00000113,
234 0fd3ca30 aurel32
        .cvr = 0x00110000,        /* Neutered caches, should be 0x20480000 */
235 c2432a42 aurel32
        .features = SH_FEATURE_BCR3_AND_BCR4,
236 a9c43f8e aurel32
    }, {
237 a9c43f8e aurel32
        .name = "SH7785",
238 a9c43f8e aurel32
        .id = SH_CPU_SH7785,
239 a9c43f8e aurel32
        .pvr = 0x10300700,
240 a9c43f8e aurel32
        .prr = 0x00000200,
241 a9c43f8e aurel32
        .cvr = 0x71440211,
242 71968fa6 aurel32
        .features = SH_FEATURE_SH4A,
243 a9c43f8e aurel32
     },
244 0fd3ca30 aurel32
};
245 0fd3ca30 aurel32
246 b55266b5 blueswir1
static const sh4_def_t *cpu_sh4_find_by_name(const char *name)
247 0fd3ca30 aurel32
{
248 0fd3ca30 aurel32
    int i;
249 0fd3ca30 aurel32
250 0fd3ca30 aurel32
    if (strcasecmp(name, "any") == 0)
251 0fd3ca30 aurel32
        return &sh4_defs[0];
252 0fd3ca30 aurel32
253 b1503cda malc
    for (i = 0; i < ARRAY_SIZE(sh4_defs); i++)
254 0fd3ca30 aurel32
        if (strcasecmp(name, sh4_defs[i].name) == 0)
255 0fd3ca30 aurel32
            return &sh4_defs[i];
256 0fd3ca30 aurel32
257 0fd3ca30 aurel32
    return NULL;
258 0fd3ca30 aurel32
}
259 0fd3ca30 aurel32
260 0fd3ca30 aurel32
void sh4_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
261 0fd3ca30 aurel32
{
262 0fd3ca30 aurel32
    int i;
263 0fd3ca30 aurel32
264 b1503cda malc
    for (i = 0; i < ARRAY_SIZE(sh4_defs); i++)
265 0fd3ca30 aurel32
        (*cpu_fprintf)(f, "%s\n", sh4_defs[i].name);
266 0fd3ca30 aurel32
}
267 0fd3ca30 aurel32
268 1ed1a787 blueswir1
static void cpu_sh4_register(CPUSH4State *env, const sh4_def_t *def)
269 0fd3ca30 aurel32
{
270 0fd3ca30 aurel32
    env->pvr = def->pvr;
271 0fd3ca30 aurel32
    env->prr = def->prr;
272 0fd3ca30 aurel32
    env->cvr = def->cvr;
273 0fd3ca30 aurel32
    env->id = def->id;
274 0fd3ca30 aurel32
}
275 0fd3ca30 aurel32
276 aaed909a bellard
CPUSH4State *cpu_sh4_init(const char *cpu_model)
277 fdf9b3e8 bellard
{
278 fdf9b3e8 bellard
    CPUSH4State *env;
279 0fd3ca30 aurel32
    const sh4_def_t *def;
280 fdf9b3e8 bellard
281 0fd3ca30 aurel32
    def = cpu_sh4_find_by_name(cpu_model);
282 0fd3ca30 aurel32
    if (!def)
283 0fd3ca30 aurel32
        return NULL;
284 fdf9b3e8 bellard
    env = qemu_mallocz(sizeof(CPUSH4State));
285 71968fa6 aurel32
    env->features = def->features;
286 fdf9b3e8 bellard
    cpu_exec_init(env);
287 852d481f edgar_igl
    env->movcal_backup_tail = &(env->movcal_backup);
288 2e70f6ef pbrook
    sh4_translate_init();
289 7478757e aurel32
    env->cpu_model_str = cpu_model;
290 fdf9b3e8 bellard
    cpu_sh4_reset(env);
291 0fd3ca30 aurel32
    cpu_sh4_register(env, def);
292 fdf9b3e8 bellard
    tlb_flush(env, 1);
293 0bf46a40 aliguori
    qemu_init_vcpu(env);
294 fdf9b3e8 bellard
    return env;
295 fdf9b3e8 bellard
}
296 fdf9b3e8 bellard
297 fdf9b3e8 bellard
static void gen_goto_tb(DisasContext * ctx, int n, target_ulong dest)
298 fdf9b3e8 bellard
{
299 fdf9b3e8 bellard
    TranslationBlock *tb;
300 fdf9b3e8 bellard
    tb = ctx->tb;
301 fdf9b3e8 bellard
302 fdf9b3e8 bellard
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
303 fdf9b3e8 bellard
        !ctx->singlestep_enabled) {
304 fdf9b3e8 bellard
        /* Use a direct jump if in same page and singlestep not enabled */
305 57fec1fe bellard
        tcg_gen_goto_tb(n);
306 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_pc, dest);
307 57fec1fe bellard
        tcg_gen_exit_tb((long) tb + n);
308 fdf9b3e8 bellard
    } else {
309 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_pc, dest);
310 57fec1fe bellard
        if (ctx->singlestep_enabled)
311 a7812ae4 pbrook
            gen_helper_debug();
312 57fec1fe bellard
        tcg_gen_exit_tb(0);
313 fdf9b3e8 bellard
    }
314 fdf9b3e8 bellard
}
315 fdf9b3e8 bellard
316 fdf9b3e8 bellard
static void gen_jump(DisasContext * ctx)
317 fdf9b3e8 bellard
{
318 fdf9b3e8 bellard
    if (ctx->delayed_pc == (uint32_t) - 1) {
319 fdf9b3e8 bellard
        /* Target is not statically known, it comes necessarily from a
320 fdf9b3e8 bellard
           delayed jump as immediate jump are conditinal jumps */
321 1000822b aurel32
        tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc);
322 fdf9b3e8 bellard
        if (ctx->singlestep_enabled)
323 a7812ae4 pbrook
            gen_helper_debug();
324 57fec1fe bellard
        tcg_gen_exit_tb(0);
325 fdf9b3e8 bellard
    } else {
326 fdf9b3e8 bellard
        gen_goto_tb(ctx, 0, ctx->delayed_pc);
327 fdf9b3e8 bellard
    }
328 fdf9b3e8 bellard
}
329 fdf9b3e8 bellard
330 1000822b aurel32
static inline void gen_branch_slot(uint32_t delayed_pc, int t)
331 1000822b aurel32
{
332 c55497ec aurel32
    TCGv sr;
333 1000822b aurel32
    int label = gen_new_label();
334 1000822b aurel32
    tcg_gen_movi_i32(cpu_delayed_pc, delayed_pc);
335 a7812ae4 pbrook
    sr = tcg_temp_new();
336 c55497ec aurel32
    tcg_gen_andi_i32(sr, cpu_sr, SR_T);
337 c55497ec aurel32
    tcg_gen_brcondi_i32(TCG_COND_NE, sr, t ? SR_T : 0, label);
338 1000822b aurel32
    tcg_gen_ori_i32(cpu_flags, cpu_flags, DELAY_SLOT_TRUE);
339 1000822b aurel32
    gen_set_label(label);
340 1000822b aurel32
}
341 1000822b aurel32
342 fdf9b3e8 bellard
/* Immediate conditional jump (bt or bf) */
343 fdf9b3e8 bellard
static void gen_conditional_jump(DisasContext * ctx,
344 fdf9b3e8 bellard
                                 target_ulong ift, target_ulong ifnott)
345 fdf9b3e8 bellard
{
346 fdf9b3e8 bellard
    int l1;
347 c55497ec aurel32
    TCGv sr;
348 fdf9b3e8 bellard
349 fdf9b3e8 bellard
    l1 = gen_new_label();
350 a7812ae4 pbrook
    sr = tcg_temp_new();
351 c55497ec aurel32
    tcg_gen_andi_i32(sr, cpu_sr, SR_T);
352 c55497ec aurel32
    tcg_gen_brcondi_i32(TCG_COND_EQ, sr, SR_T, l1);
353 fdf9b3e8 bellard
    gen_goto_tb(ctx, 0, ifnott);
354 fdf9b3e8 bellard
    gen_set_label(l1);
355 fdf9b3e8 bellard
    gen_goto_tb(ctx, 1, ift);
356 fdf9b3e8 bellard
}
357 fdf9b3e8 bellard
358 fdf9b3e8 bellard
/* Delayed conditional jump (bt or bf) */
359 fdf9b3e8 bellard
static void gen_delayed_conditional_jump(DisasContext * ctx)
360 fdf9b3e8 bellard
{
361 fdf9b3e8 bellard
    int l1;
362 c55497ec aurel32
    TCGv ds;
363 fdf9b3e8 bellard
364 fdf9b3e8 bellard
    l1 = gen_new_label();
365 a7812ae4 pbrook
    ds = tcg_temp_new();
366 c55497ec aurel32
    tcg_gen_andi_i32(ds, cpu_flags, DELAY_SLOT_TRUE);
367 c55497ec aurel32
    tcg_gen_brcondi_i32(TCG_COND_EQ, ds, DELAY_SLOT_TRUE, l1);
368 823029f9 ths
    gen_goto_tb(ctx, 1, ctx->pc + 2);
369 fdf9b3e8 bellard
    gen_set_label(l1);
370 1000822b aurel32
    tcg_gen_andi_i32(cpu_flags, cpu_flags, ~DELAY_SLOT_TRUE);
371 9c2a9ea1 pbrook
    gen_jump(ctx);
372 fdf9b3e8 bellard
}
373 fdf9b3e8 bellard
374 a4625612 aurel32
static inline void gen_set_t(void)
375 a4625612 aurel32
{
376 a4625612 aurel32
    tcg_gen_ori_i32(cpu_sr, cpu_sr, SR_T);
377 a4625612 aurel32
}
378 a4625612 aurel32
379 a4625612 aurel32
static inline void gen_clr_t(void)
380 a4625612 aurel32
{
381 a4625612 aurel32
    tcg_gen_andi_i32(cpu_sr, cpu_sr, ~SR_T);
382 a4625612 aurel32
}
383 a4625612 aurel32
384 a4625612 aurel32
static inline void gen_cmp(int cond, TCGv t0, TCGv t1)
385 a4625612 aurel32
{
386 a4625612 aurel32
    int label1 = gen_new_label();
387 a4625612 aurel32
    int label2 = gen_new_label();
388 a4625612 aurel32
    tcg_gen_brcond_i32(cond, t1, t0, label1);
389 a4625612 aurel32
    gen_clr_t();
390 a4625612 aurel32
    tcg_gen_br(label2);
391 a4625612 aurel32
    gen_set_label(label1);
392 a4625612 aurel32
    gen_set_t();
393 a4625612 aurel32
    gen_set_label(label2);
394 a4625612 aurel32
}
395 a4625612 aurel32
396 a4625612 aurel32
static inline void gen_cmp_imm(int cond, TCGv t0, int32_t imm)
397 a4625612 aurel32
{
398 a4625612 aurel32
    int label1 = gen_new_label();
399 a4625612 aurel32
    int label2 = gen_new_label();
400 a4625612 aurel32
    tcg_gen_brcondi_i32(cond, t0, imm, label1);
401 a4625612 aurel32
    gen_clr_t();
402 a4625612 aurel32
    tcg_gen_br(label2);
403 a4625612 aurel32
    gen_set_label(label1);
404 a4625612 aurel32
    gen_set_t();
405 a4625612 aurel32
    gen_set_label(label2);
406 a4625612 aurel32
}
407 a4625612 aurel32
408 1000822b aurel32
static inline void gen_store_flags(uint32_t flags)
409 1000822b aurel32
{
410 1000822b aurel32
    tcg_gen_andi_i32(cpu_flags, cpu_flags, DELAY_SLOT_TRUE);
411 1000822b aurel32
    tcg_gen_ori_i32(cpu_flags, cpu_flags, flags);
412 1000822b aurel32
}
413 1000822b aurel32
414 69d6275b aurel32
static inline void gen_copy_bit_i32(TCGv t0, int p0, TCGv t1, int p1)
415 69d6275b aurel32
{
416 a7812ae4 pbrook
    TCGv tmp = tcg_temp_new();
417 69d6275b aurel32
418 69d6275b aurel32
    p0 &= 0x1f;
419 69d6275b aurel32
    p1 &= 0x1f;
420 69d6275b aurel32
421 69d6275b aurel32
    tcg_gen_andi_i32(tmp, t1, (1 << p1));
422 69d6275b aurel32
    tcg_gen_andi_i32(t0, t0, ~(1 << p0));
423 69d6275b aurel32
    if (p0 < p1)
424 69d6275b aurel32
        tcg_gen_shri_i32(tmp, tmp, p1 - p0);
425 69d6275b aurel32
    else if (p0 > p1)
426 69d6275b aurel32
        tcg_gen_shli_i32(tmp, tmp, p0 - p1);
427 69d6275b aurel32
    tcg_gen_or_i32(t0, t0, tmp);
428 69d6275b aurel32
429 69d6275b aurel32
    tcg_temp_free(tmp);
430 69d6275b aurel32
}
431 69d6275b aurel32
432 a7812ae4 pbrook
static inline void gen_load_fpr64(TCGv_i64 t, int reg)
433 cc4ba6a9 aurel32
{
434 66ba317c aurel32
    tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]);
435 cc4ba6a9 aurel32
}
436 cc4ba6a9 aurel32
437 a7812ae4 pbrook
static inline void gen_store_fpr64 (TCGv_i64 t, int reg)
438 cc4ba6a9 aurel32
{
439 a7812ae4 pbrook
    TCGv_i32 tmp = tcg_temp_new_i32();
440 cc4ba6a9 aurel32
    tcg_gen_trunc_i64_i32(tmp, t);
441 66ba317c aurel32
    tcg_gen_mov_i32(cpu_fregs[reg + 1], tmp);
442 cc4ba6a9 aurel32
    tcg_gen_shri_i64(t, t, 32);
443 cc4ba6a9 aurel32
    tcg_gen_trunc_i64_i32(tmp, t);
444 66ba317c aurel32
    tcg_gen_mov_i32(cpu_fregs[reg], tmp);
445 a7812ae4 pbrook
    tcg_temp_free_i32(tmp);
446 cc4ba6a9 aurel32
}
447 cc4ba6a9 aurel32
448 fdf9b3e8 bellard
#define B3_0 (ctx->opcode & 0xf)
449 fdf9b3e8 bellard
#define B6_4 ((ctx->opcode >> 4) & 0x7)
450 fdf9b3e8 bellard
#define B7_4 ((ctx->opcode >> 4) & 0xf)
451 fdf9b3e8 bellard
#define B7_0 (ctx->opcode & 0xff)
452 fdf9b3e8 bellard
#define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff))
453 fdf9b3e8 bellard
#define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \
454 fdf9b3e8 bellard
  (ctx->opcode & 0xfff))
455 fdf9b3e8 bellard
#define B11_8 ((ctx->opcode >> 8) & 0xf)
456 fdf9b3e8 bellard
#define B15_12 ((ctx->opcode >> 12) & 0xf)
457 fdf9b3e8 bellard
458 fdf9b3e8 bellard
#define REG(x) ((x) < 8 && (ctx->sr & (SR_MD | SR_RB)) == (SR_MD | SR_RB) ? \
459 7efbe241 aurel32
                (cpu_gregs[x + 16]) : (cpu_gregs[x]))
460 fdf9b3e8 bellard
461 fdf9b3e8 bellard
#define ALTREG(x) ((x) < 8 && (ctx->sr & (SR_MD | SR_RB)) != (SR_MD | SR_RB) \
462 7efbe241 aurel32
                ? (cpu_gregs[x + 16]) : (cpu_gregs[x]))
463 fdf9b3e8 bellard
464 eda9b09b bellard
#define FREG(x) (ctx->fpscr & FPSCR_FR ? (x) ^ 0x10 : (x))
465 f09111e0 ths
#define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe))
466 eda9b09b bellard
#define XREG(x) (ctx->fpscr & FPSCR_FR ? XHACK(x) ^ 0x10 : XHACK(x))
467 ea6cf6be ths
#define DREG(x) FREG(x) /* Assumes lsb of (x) is always 0 */
468 eda9b09b bellard
469 fdf9b3e8 bellard
#define CHECK_NOT_DELAY_SLOT \
470 d8299bcc aurel32
  if (ctx->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL))     \
471 d8299bcc aurel32
  {                                                           \
472 d8299bcc aurel32
      tcg_gen_movi_i32(cpu_pc, ctx->pc-2);                    \
473 d8299bcc aurel32
      gen_helper_raise_slot_illegal_instruction();            \
474 d8299bcc aurel32
      ctx->bstate = BS_EXCP;                                  \
475 d8299bcc aurel32
      return;                                                 \
476 d8299bcc aurel32
  }
477 fdf9b3e8 bellard
478 fe25591e aurel32
#define CHECK_PRIVILEGED                                      \
479 fe25591e aurel32
  if (IS_USER(ctx)) {                                         \
480 d8299bcc aurel32
      tcg_gen_movi_i32(cpu_pc, ctx->pc);                      \
481 a7812ae4 pbrook
      gen_helper_raise_illegal_instruction();                 \
482 fe25591e aurel32
      ctx->bstate = BS_EXCP;                                  \
483 fe25591e aurel32
      return;                                                 \
484 fe25591e aurel32
  }
485 fe25591e aurel32
486 d8299bcc aurel32
#define CHECK_FPU_ENABLED                                       \
487 d8299bcc aurel32
  if (ctx->flags & SR_FD) {                                     \
488 d8299bcc aurel32
      if (ctx->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \
489 d8299bcc aurel32
          tcg_gen_movi_i32(cpu_pc, ctx->pc-2);                  \
490 d8299bcc aurel32
          gen_helper_raise_slot_fpu_disable();                  \
491 d8299bcc aurel32
      } else {                                                  \
492 d8299bcc aurel32
          tcg_gen_movi_i32(cpu_pc, ctx->pc);                    \
493 d8299bcc aurel32
          gen_helper_raise_fpu_disable();                       \
494 d8299bcc aurel32
      }                                                         \
495 d8299bcc aurel32
      ctx->bstate = BS_EXCP;                                    \
496 d8299bcc aurel32
      return;                                                   \
497 d8299bcc aurel32
  }
498 d8299bcc aurel32
499 b1d8e52e blueswir1
static void _decode_opc(DisasContext * ctx)
500 fdf9b3e8 bellard
{
501 852d481f edgar_igl
    /* This code tries to make movcal emulation sufficiently
502 852d481f edgar_igl
       accurate for Linux purposes.  This instruction writes
503 852d481f edgar_igl
       memory, and prior to that, always allocates a cache line.
504 852d481f edgar_igl
       It is used in two contexts:
505 852d481f edgar_igl
       - in memcpy, where data is copied in blocks, the first write
506 852d481f edgar_igl
       of to a block uses movca.l for performance.
507 852d481f edgar_igl
       - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used
508 852d481f edgar_igl
       to flush the cache. Here, the data written by movcal.l is never
509 852d481f edgar_igl
       written to memory, and the data written is just bogus.
510 852d481f edgar_igl

511 852d481f edgar_igl
       To simulate this, we simulate movcal.l, we store the value to memory,
512 852d481f edgar_igl
       but we also remember the previous content. If we see ocbi, we check
513 852d481f edgar_igl
       if movcal.l for that address was done previously. If so, the write should
514 852d481f edgar_igl
       not have hit the memory, so we restore the previous content.
515 852d481f edgar_igl
       When we see an instruction that is neither movca.l
516 852d481f edgar_igl
       nor ocbi, the previous content is discarded.
517 852d481f edgar_igl

518 852d481f edgar_igl
       To optimize, we only try to flush stores when we're at the start of
519 852d481f edgar_igl
       TB, or if we already saw movca.l in this TB and did not flush stores
520 852d481f edgar_igl
       yet.  */
521 852d481f edgar_igl
    if (ctx->has_movcal)
522 852d481f edgar_igl
        {
523 852d481f edgar_igl
          int opcode = ctx->opcode & 0xf0ff;
524 852d481f edgar_igl
          if (opcode != 0x0093 /* ocbi */
525 852d481f edgar_igl
              && opcode != 0x00c3 /* movca.l */)
526 852d481f edgar_igl
              {
527 852d481f edgar_igl
                  gen_helper_discard_movcal_backup ();
528 852d481f edgar_igl
                  ctx->has_movcal = 0;
529 852d481f edgar_igl
              }
530 852d481f edgar_igl
        }
531 852d481f edgar_igl
532 fdf9b3e8 bellard
#if 0
533 fdf9b3e8 bellard
    fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode);
534 fdf9b3e8 bellard
#endif
535 f6198371 aurel32
536 fdf9b3e8 bellard
    switch (ctx->opcode) {
537 fdf9b3e8 bellard
    case 0x0019:                /* div0u */
538 3a8a44c4 aurel32
        tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(SR_M | SR_Q | SR_T));
539 fdf9b3e8 bellard
        return;
540 fdf9b3e8 bellard
    case 0x000b:                /* rts */
541 1000822b aurel32
        CHECK_NOT_DELAY_SLOT
542 1000822b aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr);
543 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
544 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
545 fdf9b3e8 bellard
        return;
546 fdf9b3e8 bellard
    case 0x0028:                /* clrmac */
547 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_mach, 0);
548 3a8a44c4 aurel32
        tcg_gen_movi_i32(cpu_macl, 0);
549 fdf9b3e8 bellard
        return;
550 fdf9b3e8 bellard
    case 0x0048:                /* clrs */
551 3a8a44c4 aurel32
        tcg_gen_andi_i32(cpu_sr, cpu_sr, ~SR_S);
552 fdf9b3e8 bellard
        return;
553 fdf9b3e8 bellard
    case 0x0008:                /* clrt */
554 a4625612 aurel32
        gen_clr_t();
555 fdf9b3e8 bellard
        return;
556 fdf9b3e8 bellard
    case 0x0038:                /* ldtlb */
557 fe25591e aurel32
        CHECK_PRIVILEGED
558 a7812ae4 pbrook
        gen_helper_ldtlb();
559 fdf9b3e8 bellard
        return;
560 c5e814b2 ths
    case 0x002b:                /* rte */
561 fe25591e aurel32
        CHECK_PRIVILEGED
562 1000822b aurel32
        CHECK_NOT_DELAY_SLOT
563 1000822b aurel32
        tcg_gen_mov_i32(cpu_sr, cpu_ssr);
564 1000822b aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc);
565 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
566 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
567 fdf9b3e8 bellard
        return;
568 fdf9b3e8 bellard
    case 0x0058:                /* sets */
569 3a8a44c4 aurel32
        tcg_gen_ori_i32(cpu_sr, cpu_sr, SR_S);
570 fdf9b3e8 bellard
        return;
571 fdf9b3e8 bellard
    case 0x0018:                /* sett */
572 a4625612 aurel32
        gen_set_t();
573 fdf9b3e8 bellard
        return;
574 24988dc2 aurel32
    case 0xfbfd:                /* frchg */
575 6f06939b aurel32
        tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR);
576 823029f9 ths
        ctx->bstate = BS_STOP;
577 fdf9b3e8 bellard
        return;
578 24988dc2 aurel32
    case 0xf3fd:                /* fschg */
579 6f06939b aurel32
        tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ);
580 823029f9 ths
        ctx->bstate = BS_STOP;
581 fdf9b3e8 bellard
        return;
582 fdf9b3e8 bellard
    case 0x0009:                /* nop */
583 fdf9b3e8 bellard
        return;
584 fdf9b3e8 bellard
    case 0x001b:                /* sleep */
585 fe25591e aurel32
        CHECK_PRIVILEGED
586 a7812ae4 pbrook
        gen_helper_sleep(tcg_const_i32(ctx->pc + 2));
587 fdf9b3e8 bellard
        return;
588 fdf9b3e8 bellard
    }
589 fdf9b3e8 bellard
590 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf000) {
591 fdf9b3e8 bellard
    case 0x1000:                /* mov.l Rm,@(disp,Rn) */
592 c55497ec aurel32
        {
593 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
594 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4);
595 c55497ec aurel32
            tcg_gen_qemu_st32(REG(B7_4), addr, ctx->memidx);
596 c55497ec aurel32
            tcg_temp_free(addr);
597 c55497ec aurel32
        }
598 fdf9b3e8 bellard
        return;
599 fdf9b3e8 bellard
    case 0x5000:                /* mov.l @(disp,Rm),Rn */
600 c55497ec aurel32
        {
601 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
602 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4);
603 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(B11_8), addr, ctx->memidx);
604 c55497ec aurel32
            tcg_temp_free(addr);
605 c55497ec aurel32
        }
606 fdf9b3e8 bellard
        return;
607 24988dc2 aurel32
    case 0xe000:                /* mov #imm,Rn */
608 7efbe241 aurel32
        tcg_gen_movi_i32(REG(B11_8), B7_0s);
609 fdf9b3e8 bellard
        return;
610 fdf9b3e8 bellard
    case 0x9000:                /* mov.w @(disp,PC),Rn */
611 c55497ec aurel32
        {
612 c55497ec aurel32
            TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2);
613 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(B11_8), addr, ctx->memidx);
614 c55497ec aurel32
            tcg_temp_free(addr);
615 c55497ec aurel32
        }
616 fdf9b3e8 bellard
        return;
617 fdf9b3e8 bellard
    case 0xd000:                /* mov.l @(disp,PC),Rn */
618 c55497ec aurel32
        {
619 c55497ec aurel32
            TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3);
620 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(B11_8), addr, ctx->memidx);
621 c55497ec aurel32
            tcg_temp_free(addr);
622 c55497ec aurel32
        }
623 fdf9b3e8 bellard
        return;
624 24988dc2 aurel32
    case 0x7000:                /* add #imm,Rn */
625 7efbe241 aurel32
        tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s);
626 fdf9b3e8 bellard
        return;
627 fdf9b3e8 bellard
    case 0xa000:                /* bra disp */
628 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
629 1000822b aurel32
        ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2;
630 1000822b aurel32
        tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
631 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
632 fdf9b3e8 bellard
        return;
633 fdf9b3e8 bellard
    case 0xb000:                /* bsr disp */
634 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
635 1000822b aurel32
        tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
636 1000822b aurel32
        ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2;
637 1000822b aurel32
        tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
638 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
639 fdf9b3e8 bellard
        return;
640 fdf9b3e8 bellard
    }
641 fdf9b3e8 bellard
642 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf00f) {
643 fdf9b3e8 bellard
    case 0x6003:                /* mov Rm,Rn */
644 7efbe241 aurel32
        tcg_gen_mov_i32(REG(B11_8), REG(B7_4));
645 fdf9b3e8 bellard
        return;
646 fdf9b3e8 bellard
    case 0x2000:                /* mov.b Rm,@Rn */
647 7efbe241 aurel32
        tcg_gen_qemu_st8(REG(B7_4), REG(B11_8), ctx->memidx);
648 fdf9b3e8 bellard
        return;
649 fdf9b3e8 bellard
    case 0x2001:                /* mov.w Rm,@Rn */
650 7efbe241 aurel32
        tcg_gen_qemu_st16(REG(B7_4), REG(B11_8), ctx->memidx);
651 fdf9b3e8 bellard
        return;
652 fdf9b3e8 bellard
    case 0x2002:                /* mov.l Rm,@Rn */
653 7efbe241 aurel32
        tcg_gen_qemu_st32(REG(B7_4), REG(B11_8), ctx->memidx);
654 fdf9b3e8 bellard
        return;
655 fdf9b3e8 bellard
    case 0x6000:                /* mov.b @Rm,Rn */
656 7efbe241 aurel32
        tcg_gen_qemu_ld8s(REG(B11_8), REG(B7_4), ctx->memidx);
657 fdf9b3e8 bellard
        return;
658 fdf9b3e8 bellard
    case 0x6001:                /* mov.w @Rm,Rn */
659 7efbe241 aurel32
        tcg_gen_qemu_ld16s(REG(B11_8), REG(B7_4), ctx->memidx);
660 fdf9b3e8 bellard
        return;
661 fdf9b3e8 bellard
    case 0x6002:                /* mov.l @Rm,Rn */
662 7efbe241 aurel32
        tcg_gen_qemu_ld32s(REG(B11_8), REG(B7_4), ctx->memidx);
663 fdf9b3e8 bellard
        return;
664 fdf9b3e8 bellard
    case 0x2004:                /* mov.b Rm,@-Rn */
665 c55497ec aurel32
        {
666 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
667 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 1);
668 c55497ec aurel32
            tcg_gen_qemu_st8(REG(B7_4), addr, ctx->memidx);        /* might cause re-execution */
669 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);                        /* modify register status */
670 c55497ec aurel32
            tcg_temp_free(addr);
671 c55497ec aurel32
        }
672 fdf9b3e8 bellard
        return;
673 fdf9b3e8 bellard
    case 0x2005:                /* mov.w Rm,@-Rn */
674 c55497ec aurel32
        {
675 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
676 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 2);
677 c55497ec aurel32
            tcg_gen_qemu_st16(REG(B7_4), addr, ctx->memidx);
678 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);
679 c55497ec aurel32
            tcg_temp_free(addr);
680 c55497ec aurel32
        }
681 fdf9b3e8 bellard
        return;
682 fdf9b3e8 bellard
    case 0x2006:                /* mov.l Rm,@-Rn */
683 c55497ec aurel32
        {
684 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
685 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
686 c55497ec aurel32
            tcg_gen_qemu_st32(REG(B7_4), addr, ctx->memidx);
687 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);
688 c55497ec aurel32
        }
689 fdf9b3e8 bellard
        return;
690 eda9b09b bellard
    case 0x6004:                /* mov.b @Rm+,Rn */
691 7efbe241 aurel32
        tcg_gen_qemu_ld8s(REG(B11_8), REG(B7_4), ctx->memidx);
692 24988dc2 aurel32
        if ( B11_8 != B7_4 )
693 7efbe241 aurel32
                tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1);
694 fdf9b3e8 bellard
        return;
695 fdf9b3e8 bellard
    case 0x6005:                /* mov.w @Rm+,Rn */
696 7efbe241 aurel32
        tcg_gen_qemu_ld16s(REG(B11_8), REG(B7_4), ctx->memidx);
697 24988dc2 aurel32
        if ( B11_8 != B7_4 )
698 7efbe241 aurel32
                tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
699 fdf9b3e8 bellard
        return;
700 fdf9b3e8 bellard
    case 0x6006:                /* mov.l @Rm+,Rn */
701 7efbe241 aurel32
        tcg_gen_qemu_ld32s(REG(B11_8), REG(B7_4), ctx->memidx);
702 24988dc2 aurel32
        if ( B11_8 != B7_4 )
703 7efbe241 aurel32
                tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
704 fdf9b3e8 bellard
        return;
705 fdf9b3e8 bellard
    case 0x0004:                /* mov.b Rm,@(R0,Rn) */
706 c55497ec aurel32
        {
707 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
708 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
709 c55497ec aurel32
            tcg_gen_qemu_st8(REG(B7_4), addr, ctx->memidx);
710 c55497ec aurel32
            tcg_temp_free(addr);
711 c55497ec aurel32
        }
712 fdf9b3e8 bellard
        return;
713 fdf9b3e8 bellard
    case 0x0005:                /* mov.w Rm,@(R0,Rn) */
714 c55497ec aurel32
        {
715 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
716 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
717 c55497ec aurel32
            tcg_gen_qemu_st16(REG(B7_4), addr, ctx->memidx);
718 c55497ec aurel32
            tcg_temp_free(addr);
719 c55497ec aurel32
        }
720 fdf9b3e8 bellard
        return;
721 fdf9b3e8 bellard
    case 0x0006:                /* mov.l Rm,@(R0,Rn) */
722 c55497ec aurel32
        {
723 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
724 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
725 c55497ec aurel32
            tcg_gen_qemu_st32(REG(B7_4), addr, ctx->memidx);
726 c55497ec aurel32
            tcg_temp_free(addr);
727 c55497ec aurel32
        }
728 fdf9b3e8 bellard
        return;
729 fdf9b3e8 bellard
    case 0x000c:                /* mov.b @(R0,Rm),Rn */
730 c55497ec aurel32
        {
731 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
732 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
733 c55497ec aurel32
            tcg_gen_qemu_ld8s(REG(B11_8), addr, ctx->memidx);
734 c55497ec aurel32
            tcg_temp_free(addr);
735 c55497ec aurel32
        }
736 fdf9b3e8 bellard
        return;
737 fdf9b3e8 bellard
    case 0x000d:                /* mov.w @(R0,Rm),Rn */
738 c55497ec aurel32
        {
739 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
740 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
741 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(B11_8), addr, ctx->memidx);
742 c55497ec aurel32
            tcg_temp_free(addr);
743 c55497ec aurel32
        }
744 fdf9b3e8 bellard
        return;
745 fdf9b3e8 bellard
    case 0x000e:                /* mov.l @(R0,Rm),Rn */
746 c55497ec aurel32
        {
747 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
748 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
749 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(B11_8), addr, ctx->memidx);
750 c55497ec aurel32
            tcg_temp_free(addr);
751 c55497ec aurel32
        }
752 fdf9b3e8 bellard
        return;
753 fdf9b3e8 bellard
    case 0x6008:                /* swap.b Rm,Rn */
754 c55497ec aurel32
        {
755 3101e99c Aurelien Jarno
            TCGv high, low;
756 a7812ae4 pbrook
            high = tcg_temp_new();
757 3101e99c Aurelien Jarno
            tcg_gen_andi_i32(high, REG(B7_4), 0xffff0000);
758 a7812ae4 pbrook
            low = tcg_temp_new();
759 3101e99c Aurelien Jarno
            tcg_gen_ext16u_i32(low, REG(B7_4));
760 3101e99c Aurelien Jarno
            tcg_gen_bswap16_i32(low, low);
761 c55497ec aurel32
            tcg_gen_or_i32(REG(B11_8), high, low);
762 c55497ec aurel32
            tcg_temp_free(low);
763 c55497ec aurel32
            tcg_temp_free(high);
764 c55497ec aurel32
        }
765 fdf9b3e8 bellard
        return;
766 fdf9b3e8 bellard
    case 0x6009:                /* swap.w Rm,Rn */
767 c55497ec aurel32
        {
768 c55497ec aurel32
            TCGv high, low;
769 a7812ae4 pbrook
            high = tcg_temp_new();
770 3101e99c Aurelien Jarno
            tcg_gen_shli_i32(high, REG(B7_4), 16);
771 a7812ae4 pbrook
            low = tcg_temp_new();
772 c55497ec aurel32
            tcg_gen_shri_i32(low, REG(B7_4), 16);
773 c55497ec aurel32
            tcg_gen_ext16u_i32(low, low);
774 c55497ec aurel32
            tcg_gen_or_i32(REG(B11_8), high, low);
775 c55497ec aurel32
            tcg_temp_free(low);
776 c55497ec aurel32
            tcg_temp_free(high);
777 c55497ec aurel32
        }
778 fdf9b3e8 bellard
        return;
779 fdf9b3e8 bellard
    case 0x200d:                /* xtrct Rm,Rn */
780 c55497ec aurel32
        {
781 c55497ec aurel32
            TCGv high, low;
782 a7812ae4 pbrook
            high = tcg_temp_new();
783 3101e99c Aurelien Jarno
            tcg_gen_shli_i32(high, REG(B7_4), 16);
784 a7812ae4 pbrook
            low = tcg_temp_new();
785 c55497ec aurel32
            tcg_gen_shri_i32(low, REG(B11_8), 16);
786 c55497ec aurel32
            tcg_gen_ext16u_i32(low, low);
787 c55497ec aurel32
            tcg_gen_or_i32(REG(B11_8), high, low);
788 c55497ec aurel32
            tcg_temp_free(low);
789 c55497ec aurel32
            tcg_temp_free(high);
790 c55497ec aurel32
        }
791 fdf9b3e8 bellard
        return;
792 fdf9b3e8 bellard
    case 0x300c:                /* add Rm,Rn */
793 7efbe241 aurel32
        tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4));
794 fdf9b3e8 bellard
        return;
795 fdf9b3e8 bellard
    case 0x300e:                /* addc Rm,Rn */
796 a7812ae4 pbrook
        gen_helper_addc(REG(B11_8), REG(B7_4), REG(B11_8));
797 fdf9b3e8 bellard
        return;
798 fdf9b3e8 bellard
    case 0x300f:                /* addv Rm,Rn */
799 a7812ae4 pbrook
        gen_helper_addv(REG(B11_8), REG(B7_4), REG(B11_8));
800 fdf9b3e8 bellard
        return;
801 fdf9b3e8 bellard
    case 0x2009:                /* and Rm,Rn */
802 7efbe241 aurel32
        tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4));
803 fdf9b3e8 bellard
        return;
804 fdf9b3e8 bellard
    case 0x3000:                /* cmp/eq Rm,Rn */
805 7efbe241 aurel32
        gen_cmp(TCG_COND_EQ, REG(B7_4), REG(B11_8));
806 fdf9b3e8 bellard
        return;
807 fdf9b3e8 bellard
    case 0x3003:                /* cmp/ge Rm,Rn */
808 7efbe241 aurel32
        gen_cmp(TCG_COND_GE, REG(B7_4), REG(B11_8));
809 fdf9b3e8 bellard
        return;
810 fdf9b3e8 bellard
    case 0x3007:                /* cmp/gt Rm,Rn */
811 7efbe241 aurel32
        gen_cmp(TCG_COND_GT, REG(B7_4), REG(B11_8));
812 fdf9b3e8 bellard
        return;
813 fdf9b3e8 bellard
    case 0x3006:                /* cmp/hi Rm,Rn */
814 7efbe241 aurel32
        gen_cmp(TCG_COND_GTU, REG(B7_4), REG(B11_8));
815 fdf9b3e8 bellard
        return;
816 fdf9b3e8 bellard
    case 0x3002:                /* cmp/hs Rm,Rn */
817 7efbe241 aurel32
        gen_cmp(TCG_COND_GEU, REG(B7_4), REG(B11_8));
818 fdf9b3e8 bellard
        return;
819 fdf9b3e8 bellard
    case 0x200c:                /* cmp/str Rm,Rn */
820 69d6275b aurel32
        {
821 69d6275b aurel32
            int label1 = gen_new_label();
822 69d6275b aurel32
            int label2 = gen_new_label();
823 df9247b2 aurel32
            TCGv cmp1 = tcg_temp_local_new();
824 df9247b2 aurel32
            TCGv cmp2 = tcg_temp_local_new();
825 c55497ec aurel32
            tcg_gen_xor_i32(cmp1, REG(B7_4), REG(B11_8));
826 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0xff000000);
827 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
828 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0x00ff0000);
829 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
830 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0x0000ff00);
831 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
832 c55497ec aurel32
            tcg_gen_andi_i32(cmp2, cmp1, 0x000000ff);
833 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cmp2, 0, label1);
834 69d6275b aurel32
            tcg_gen_andi_i32(cpu_sr, cpu_sr, ~SR_T);
835 69d6275b aurel32
            tcg_gen_br(label2);
836 69d6275b aurel32
            gen_set_label(label1);
837 69d6275b aurel32
            tcg_gen_ori_i32(cpu_sr, cpu_sr, SR_T);
838 69d6275b aurel32
            gen_set_label(label2);
839 c55497ec aurel32
            tcg_temp_free(cmp2);
840 c55497ec aurel32
            tcg_temp_free(cmp1);
841 69d6275b aurel32
        }
842 fdf9b3e8 bellard
        return;
843 fdf9b3e8 bellard
    case 0x2007:                /* div0s Rm,Rn */
844 c55497ec aurel32
        {
845 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 8, REG(B11_8), 31);        /* SR_Q */
846 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 9, REG(B7_4), 31);                /* SR_M */
847 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
848 c55497ec aurel32
            tcg_gen_xor_i32(val, REG(B7_4), REG(B11_8));
849 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 0, val, 31);                /* SR_T */
850 c55497ec aurel32
            tcg_temp_free(val);
851 c55497ec aurel32
        }
852 fdf9b3e8 bellard
        return;
853 fdf9b3e8 bellard
    case 0x3004:                /* div1 Rm,Rn */
854 a7812ae4 pbrook
        gen_helper_div1(REG(B11_8), REG(B7_4), REG(B11_8));
855 fdf9b3e8 bellard
        return;
856 fdf9b3e8 bellard
    case 0x300d:                /* dmuls.l Rm,Rn */
857 6f06939b aurel32
        {
858 a7812ae4 pbrook
            TCGv_i64 tmp1 = tcg_temp_new_i64();
859 a7812ae4 pbrook
            TCGv_i64 tmp2 = tcg_temp_new_i64();
860 6f06939b aurel32
861 7efbe241 aurel32
            tcg_gen_ext_i32_i64(tmp1, REG(B7_4));
862 7efbe241 aurel32
            tcg_gen_ext_i32_i64(tmp2, REG(B11_8));
863 6f06939b aurel32
            tcg_gen_mul_i64(tmp1, tmp1, tmp2);
864 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_macl, tmp1);
865 6f06939b aurel32
            tcg_gen_shri_i64(tmp1, tmp1, 32);
866 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_mach, tmp1);
867 6f06939b aurel32
868 a7812ae4 pbrook
            tcg_temp_free_i64(tmp2);
869 a7812ae4 pbrook
            tcg_temp_free_i64(tmp1);
870 6f06939b aurel32
        }
871 fdf9b3e8 bellard
        return;
872 fdf9b3e8 bellard
    case 0x3005:                /* dmulu.l Rm,Rn */
873 6f06939b aurel32
        {
874 a7812ae4 pbrook
            TCGv_i64 tmp1 = tcg_temp_new_i64();
875 a7812ae4 pbrook
            TCGv_i64 tmp2 = tcg_temp_new_i64();
876 6f06939b aurel32
877 7efbe241 aurel32
            tcg_gen_extu_i32_i64(tmp1, REG(B7_4));
878 7efbe241 aurel32
            tcg_gen_extu_i32_i64(tmp2, REG(B11_8));
879 6f06939b aurel32
            tcg_gen_mul_i64(tmp1, tmp1, tmp2);
880 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_macl, tmp1);
881 6f06939b aurel32
            tcg_gen_shri_i64(tmp1, tmp1, 32);
882 6f06939b aurel32
            tcg_gen_trunc_i64_i32(cpu_mach, tmp1);
883 6f06939b aurel32
884 a7812ae4 pbrook
            tcg_temp_free_i64(tmp2);
885 a7812ae4 pbrook
            tcg_temp_free_i64(tmp1);
886 6f06939b aurel32
        }
887 fdf9b3e8 bellard
        return;
888 fdf9b3e8 bellard
    case 0x600e:                /* exts.b Rm,Rn */
889 7efbe241 aurel32
        tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4));
890 fdf9b3e8 bellard
        return;
891 fdf9b3e8 bellard
    case 0x600f:                /* exts.w Rm,Rn */
892 7efbe241 aurel32
        tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4));
893 fdf9b3e8 bellard
        return;
894 fdf9b3e8 bellard
    case 0x600c:                /* extu.b Rm,Rn */
895 7efbe241 aurel32
        tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4));
896 fdf9b3e8 bellard
        return;
897 fdf9b3e8 bellard
    case 0x600d:                /* extu.w Rm,Rn */
898 7efbe241 aurel32
        tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4));
899 fdf9b3e8 bellard
        return;
900 24988dc2 aurel32
    case 0x000f:                /* mac.l @Rm+,@Rn+ */
901 c55497ec aurel32
        {
902 c55497ec aurel32
            TCGv arg0, arg1;
903 a7812ae4 pbrook
            arg0 = tcg_temp_new();
904 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg0, REG(B7_4), ctx->memidx);
905 a7812ae4 pbrook
            arg1 = tcg_temp_new();
906 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg1, REG(B11_8), ctx->memidx);
907 a7812ae4 pbrook
            gen_helper_macl(arg0, arg1);
908 c55497ec aurel32
            tcg_temp_free(arg1);
909 c55497ec aurel32
            tcg_temp_free(arg0);
910 c55497ec aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
911 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
912 c55497ec aurel32
        }
913 fdf9b3e8 bellard
        return;
914 fdf9b3e8 bellard
    case 0x400f:                /* mac.w @Rm+,@Rn+ */
915 c55497ec aurel32
        {
916 c55497ec aurel32
            TCGv arg0, arg1;
917 a7812ae4 pbrook
            arg0 = tcg_temp_new();
918 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg0, REG(B7_4), ctx->memidx);
919 a7812ae4 pbrook
            arg1 = tcg_temp_new();
920 c55497ec aurel32
            tcg_gen_qemu_ld32s(arg1, REG(B11_8), ctx->memidx);
921 a7812ae4 pbrook
            gen_helper_macw(arg0, arg1);
922 c55497ec aurel32
            tcg_temp_free(arg1);
923 c55497ec aurel32
            tcg_temp_free(arg0);
924 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2);
925 c55497ec aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
926 c55497ec aurel32
        }
927 fdf9b3e8 bellard
        return;
928 fdf9b3e8 bellard
    case 0x0007:                /* mul.l Rm,Rn */
929 7efbe241 aurel32
        tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8));
930 fdf9b3e8 bellard
        return;
931 fdf9b3e8 bellard
    case 0x200f:                /* muls.w Rm,Rn */
932 c55497ec aurel32
        {
933 c55497ec aurel32
            TCGv arg0, arg1;
934 a7812ae4 pbrook
            arg0 = tcg_temp_new();
935 c55497ec aurel32
            tcg_gen_ext16s_i32(arg0, REG(B7_4));
936 a7812ae4 pbrook
            arg1 = tcg_temp_new();
937 c55497ec aurel32
            tcg_gen_ext16s_i32(arg1, REG(B11_8));
938 c55497ec aurel32
            tcg_gen_mul_i32(cpu_macl, arg0, arg1);
939 c55497ec aurel32
            tcg_temp_free(arg1);
940 c55497ec aurel32
            tcg_temp_free(arg0);
941 c55497ec aurel32
        }
942 fdf9b3e8 bellard
        return;
943 fdf9b3e8 bellard
    case 0x200e:                /* mulu.w Rm,Rn */
944 c55497ec aurel32
        {
945 c55497ec aurel32
            TCGv arg0, arg1;
946 a7812ae4 pbrook
            arg0 = tcg_temp_new();
947 c55497ec aurel32
            tcg_gen_ext16u_i32(arg0, REG(B7_4));
948 a7812ae4 pbrook
            arg1 = tcg_temp_new();
949 c55497ec aurel32
            tcg_gen_ext16u_i32(arg1, REG(B11_8));
950 c55497ec aurel32
            tcg_gen_mul_i32(cpu_macl, arg0, arg1);
951 c55497ec aurel32
            tcg_temp_free(arg1);
952 c55497ec aurel32
            tcg_temp_free(arg0);
953 c55497ec aurel32
        }
954 fdf9b3e8 bellard
        return;
955 fdf9b3e8 bellard
    case 0x600b:                /* neg Rm,Rn */
956 7efbe241 aurel32
        tcg_gen_neg_i32(REG(B11_8), REG(B7_4));
957 fdf9b3e8 bellard
        return;
958 fdf9b3e8 bellard
    case 0x600a:                /* negc Rm,Rn */
959 a7812ae4 pbrook
        gen_helper_negc(REG(B11_8), REG(B7_4));
960 fdf9b3e8 bellard
        return;
961 fdf9b3e8 bellard
    case 0x6007:                /* not Rm,Rn */
962 7efbe241 aurel32
        tcg_gen_not_i32(REG(B11_8), REG(B7_4));
963 fdf9b3e8 bellard
        return;
964 fdf9b3e8 bellard
    case 0x200b:                /* or Rm,Rn */
965 7efbe241 aurel32
        tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4));
966 fdf9b3e8 bellard
        return;
967 fdf9b3e8 bellard
    case 0x400c:                /* shad Rm,Rn */
968 69d6275b aurel32
        {
969 69d6275b aurel32
            int label1 = gen_new_label();
970 69d6275b aurel32
            int label2 = gen_new_label();
971 69d6275b aurel32
            int label3 = gen_new_label();
972 69d6275b aurel32
            int label4 = gen_new_label();
973 3101e99c Aurelien Jarno
            TCGv shift;
974 7efbe241 aurel32
            tcg_gen_brcondi_i32(TCG_COND_LT, REG(B7_4), 0, label1);
975 69d6275b aurel32
            /* Rm positive, shift to the left */
976 3101e99c Aurelien Jarno
            shift = tcg_temp_new();
977 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
978 c55497ec aurel32
            tcg_gen_shl_i32(REG(B11_8), REG(B11_8), shift);
979 3101e99c Aurelien Jarno
            tcg_temp_free(shift);
980 69d6275b aurel32
            tcg_gen_br(label4);
981 69d6275b aurel32
            /* Rm negative, shift to the right */
982 69d6275b aurel32
            gen_set_label(label1);
983 3101e99c Aurelien Jarno
            shift = tcg_temp_new();
984 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
985 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, shift, 0, label2);
986 c55497ec aurel32
            tcg_gen_not_i32(shift, REG(B7_4));
987 c55497ec aurel32
            tcg_gen_andi_i32(shift, shift, 0x1f);
988 c55497ec aurel32
            tcg_gen_addi_i32(shift, shift, 1);
989 c55497ec aurel32
            tcg_gen_sar_i32(REG(B11_8), REG(B11_8), shift);
990 3101e99c Aurelien Jarno
            tcg_temp_free(shift);
991 69d6275b aurel32
            tcg_gen_br(label4);
992 69d6275b aurel32
            /* Rm = -32 */
993 69d6275b aurel32
            gen_set_label(label2);
994 7efbe241 aurel32
            tcg_gen_brcondi_i32(TCG_COND_LT, REG(B11_8), 0, label3);
995 7efbe241 aurel32
            tcg_gen_movi_i32(REG(B11_8), 0);
996 69d6275b aurel32
            tcg_gen_br(label4);
997 69d6275b aurel32
            gen_set_label(label3);
998 7efbe241 aurel32
            tcg_gen_movi_i32(REG(B11_8), 0xffffffff);
999 69d6275b aurel32
            gen_set_label(label4);
1000 69d6275b aurel32
        }
1001 fdf9b3e8 bellard
        return;
1002 fdf9b3e8 bellard
    case 0x400d:                /* shld Rm,Rn */
1003 69d6275b aurel32
        {
1004 69d6275b aurel32
            int label1 = gen_new_label();
1005 69d6275b aurel32
            int label2 = gen_new_label();
1006 69d6275b aurel32
            int label3 = gen_new_label();
1007 3101e99c Aurelien Jarno
            TCGv shift;
1008 7efbe241 aurel32
            tcg_gen_brcondi_i32(TCG_COND_LT, REG(B7_4), 0, label1);
1009 69d6275b aurel32
            /* Rm positive, shift to the left */
1010 3101e99c Aurelien Jarno
            shift = tcg_temp_new();
1011 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
1012 c55497ec aurel32
            tcg_gen_shl_i32(REG(B11_8), REG(B11_8), shift);
1013 3101e99c Aurelien Jarno
            tcg_temp_free(shift);
1014 69d6275b aurel32
            tcg_gen_br(label3);
1015 69d6275b aurel32
            /* Rm negative, shift to the right */
1016 69d6275b aurel32
            gen_set_label(label1);
1017 3101e99c Aurelien Jarno
            shift = tcg_temp_new();
1018 c55497ec aurel32
            tcg_gen_andi_i32(shift, REG(B7_4), 0x1f);
1019 c55497ec aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, shift, 0, label2);
1020 c55497ec aurel32
            tcg_gen_not_i32(shift, REG(B7_4));
1021 c55497ec aurel32
            tcg_gen_andi_i32(shift, shift, 0x1f);
1022 c55497ec aurel32
            tcg_gen_addi_i32(shift, shift, 1);
1023 c55497ec aurel32
            tcg_gen_shr_i32(REG(B11_8), REG(B11_8), shift);
1024 3101e99c Aurelien Jarno
            tcg_temp_free(shift);
1025 69d6275b aurel32
            tcg_gen_br(label3);
1026 69d6275b aurel32
            /* Rm = -32 */
1027 69d6275b aurel32
            gen_set_label(label2);
1028 7efbe241 aurel32
            tcg_gen_movi_i32(REG(B11_8), 0);
1029 69d6275b aurel32
            gen_set_label(label3);
1030 69d6275b aurel32
        }
1031 fdf9b3e8 bellard
        return;
1032 fdf9b3e8 bellard
    case 0x3008:                /* sub Rm,Rn */
1033 7efbe241 aurel32
        tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4));
1034 fdf9b3e8 bellard
        return;
1035 fdf9b3e8 bellard
    case 0x300a:                /* subc Rm,Rn */
1036 a7812ae4 pbrook
        gen_helper_subc(REG(B11_8), REG(B7_4), REG(B11_8));
1037 fdf9b3e8 bellard
        return;
1038 fdf9b3e8 bellard
    case 0x300b:                /* subv Rm,Rn */
1039 a7812ae4 pbrook
        gen_helper_subv(REG(B11_8), REG(B7_4), REG(B11_8));
1040 fdf9b3e8 bellard
        return;
1041 fdf9b3e8 bellard
    case 0x2008:                /* tst Rm,Rn */
1042 c55497ec aurel32
        {
1043 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1044 c55497ec aurel32
            tcg_gen_and_i32(val, REG(B7_4), REG(B11_8));
1045 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1046 c55497ec aurel32
            tcg_temp_free(val);
1047 c55497ec aurel32
        }
1048 fdf9b3e8 bellard
        return;
1049 fdf9b3e8 bellard
    case 0x200a:                /* xor Rm,Rn */
1050 7efbe241 aurel32
        tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4));
1051 fdf9b3e8 bellard
        return;
1052 e67888a7 ths
    case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */
1053 f6198371 aurel32
        CHECK_FPU_ENABLED
1054 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1055 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1056 cc4ba6a9 aurel32
            gen_load_fpr64(fp, XREG(B7_4));
1057 cc4ba6a9 aurel32
            gen_store_fpr64(fp, XREG(B11_8));
1058 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1059 eda9b09b bellard
        } else {
1060 66ba317c aurel32
            tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1061 eda9b09b bellard
        }
1062 eda9b09b bellard
        return;
1063 e67888a7 ths
    case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */
1064 f6198371 aurel32
        CHECK_FPU_ENABLED
1065 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1066 11bb09f1 aurel32
            TCGv addr_hi = tcg_temp_new();
1067 11bb09f1 aurel32
            int fr = XREG(B7_4);
1068 11bb09f1 aurel32
            tcg_gen_addi_i32(addr_hi, REG(B11_8), 4);
1069 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr  ], REG(B11_8), ctx->memidx);
1070 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr+1], addr_hi,           ctx->memidx);
1071 11bb09f1 aurel32
            tcg_temp_free(addr_hi);
1072 eda9b09b bellard
        } else {
1073 66ba317c aurel32
            tcg_gen_qemu_st32(cpu_fregs[FREG(B7_4)], REG(B11_8), ctx->memidx);
1074 eda9b09b bellard
        }
1075 eda9b09b bellard
        return;
1076 e67888a7 ths
    case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */
1077 f6198371 aurel32
        CHECK_FPU_ENABLED
1078 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1079 11bb09f1 aurel32
            TCGv addr_hi = tcg_temp_new();
1080 11bb09f1 aurel32
            int fr = XREG(B11_8);
1081 11bb09f1 aurel32
            tcg_gen_addi_i32(addr_hi, REG(B7_4), 4);
1082 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr  ], REG(B7_4), ctx->memidx);
1083 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr_hi,   ctx->memidx);
1084 11bb09f1 aurel32
            tcg_temp_free(addr_hi);
1085 eda9b09b bellard
        } else {
1086 66ba317c aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[FREG(B11_8)], REG(B7_4), ctx->memidx);
1087 eda9b09b bellard
        }
1088 eda9b09b bellard
        return;
1089 e67888a7 ths
    case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */
1090 f6198371 aurel32
        CHECK_FPU_ENABLED
1091 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1092 11bb09f1 aurel32
            TCGv addr_hi = tcg_temp_new();
1093 11bb09f1 aurel32
            int fr = XREG(B11_8);
1094 11bb09f1 aurel32
            tcg_gen_addi_i32(addr_hi, REG(B7_4), 4);
1095 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr  ], REG(B7_4), ctx->memidx);
1096 11bb09f1 aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr_hi,   ctx->memidx);
1097 11bb09f1 aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8);
1098 11bb09f1 aurel32
            tcg_temp_free(addr_hi);
1099 eda9b09b bellard
        } else {
1100 66ba317c aurel32
            tcg_gen_qemu_ld32u(cpu_fregs[FREG(B11_8)], REG(B7_4), ctx->memidx);
1101 cc4ba6a9 aurel32
            tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
1102 eda9b09b bellard
        }
1103 eda9b09b bellard
        return;
1104 e67888a7 ths
    case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */
1105 f6198371 aurel32
        CHECK_FPU_ENABLED
1106 022a22c7 ths
        if (ctx->fpscr & FPSCR_SZ) {
1107 11bb09f1 aurel32
            TCGv addr = tcg_temp_new_i32();
1108 11bb09f1 aurel32
            int fr = XREG(B7_4);
1109 11bb09f1 aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1110 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr+1], addr, ctx->memidx);
1111 3101e99c Aurelien Jarno
            tcg_gen_subi_i32(addr, addr, 4);
1112 11bb09f1 aurel32
            tcg_gen_qemu_st32(cpu_fregs[fr  ], addr, ctx->memidx);
1113 11bb09f1 aurel32
            tcg_gen_mov_i32(REG(B11_8), addr);
1114 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1115 eda9b09b bellard
        } else {
1116 a7812ae4 pbrook
            TCGv addr;
1117 a7812ae4 pbrook
            addr = tcg_temp_new_i32();
1118 cc4ba6a9 aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1119 66ba317c aurel32
            tcg_gen_qemu_st32(cpu_fregs[FREG(B7_4)], addr, ctx->memidx);
1120 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);
1121 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1122 eda9b09b bellard
        }
1123 eda9b09b bellard
        return;
1124 e67888a7 ths
    case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */
1125 f6198371 aurel32
        CHECK_FPU_ENABLED
1126 cc4ba6a9 aurel32
        {
1127 a7812ae4 pbrook
            TCGv addr = tcg_temp_new_i32();
1128 cc4ba6a9 aurel32
            tcg_gen_add_i32(addr, REG(B7_4), REG(0));
1129 cc4ba6a9 aurel32
            if (ctx->fpscr & FPSCR_SZ) {
1130 11bb09f1 aurel32
                int fr = XREG(B11_8);
1131 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr         ], addr, ctx->memidx);
1132 11bb09f1 aurel32
                tcg_gen_addi_i32(addr, addr, 4);
1133 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr, ctx->memidx);
1134 cc4ba6a9 aurel32
            } else {
1135 66ba317c aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[FREG(B11_8)], addr, ctx->memidx);
1136 cc4ba6a9 aurel32
            }
1137 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1138 eda9b09b bellard
        }
1139 eda9b09b bellard
        return;
1140 e67888a7 ths
    case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */
1141 f6198371 aurel32
        CHECK_FPU_ENABLED
1142 cc4ba6a9 aurel32
        {
1143 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1144 cc4ba6a9 aurel32
            tcg_gen_add_i32(addr, REG(B11_8), REG(0));
1145 cc4ba6a9 aurel32
            if (ctx->fpscr & FPSCR_SZ) {
1146 11bb09f1 aurel32
                int fr = XREG(B7_4);
1147 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr         ], addr, ctx->memidx);
1148 11bb09f1 aurel32
                tcg_gen_addi_i32(addr, addr, 4);
1149 11bb09f1 aurel32
                tcg_gen_qemu_ld32u(cpu_fregs[fr+1], addr, ctx->memidx);
1150 cc4ba6a9 aurel32
            } else {
1151 66ba317c aurel32
                tcg_gen_qemu_st32(cpu_fregs[FREG(B7_4)], addr, ctx->memidx);
1152 cc4ba6a9 aurel32
            }
1153 cc4ba6a9 aurel32
            tcg_temp_free(addr);
1154 eda9b09b bellard
        }
1155 eda9b09b bellard
        return;
1156 e67888a7 ths
    case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1157 e67888a7 ths
    case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1158 e67888a7 ths
    case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1159 e67888a7 ths
    case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1160 e67888a7 ths
    case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1161 e67888a7 ths
    case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1162 cc4ba6a9 aurel32
        {
1163 f6198371 aurel32
            CHECK_FPU_ENABLED
1164 cc4ba6a9 aurel32
            if (ctx->fpscr & FPSCR_PR) {
1165 a7812ae4 pbrook
                TCGv_i64 fp0, fp1;
1166 a7812ae4 pbrook
1167 cc4ba6a9 aurel32
                if (ctx->opcode & 0x0110)
1168 cc4ba6a9 aurel32
                    break; /* illegal instruction */
1169 a7812ae4 pbrook
                fp0 = tcg_temp_new_i64();
1170 a7812ae4 pbrook
                fp1 = tcg_temp_new_i64();
1171 cc4ba6a9 aurel32
                gen_load_fpr64(fp0, DREG(B11_8));
1172 cc4ba6a9 aurel32
                gen_load_fpr64(fp1, DREG(B7_4));
1173 a7812ae4 pbrook
                switch (ctx->opcode & 0xf00f) {
1174 a7812ae4 pbrook
                case 0xf000:                /* fadd Rm,Rn */
1175 a7812ae4 pbrook
                    gen_helper_fadd_DT(fp0, fp0, fp1);
1176 a7812ae4 pbrook
                    break;
1177 a7812ae4 pbrook
                case 0xf001:                /* fsub Rm,Rn */
1178 a7812ae4 pbrook
                    gen_helper_fsub_DT(fp0, fp0, fp1);
1179 a7812ae4 pbrook
                    break;
1180 a7812ae4 pbrook
                case 0xf002:                /* fmul Rm,Rn */
1181 a7812ae4 pbrook
                    gen_helper_fmul_DT(fp0, fp0, fp1);
1182 a7812ae4 pbrook
                    break;
1183 a7812ae4 pbrook
                case 0xf003:                /* fdiv Rm,Rn */
1184 a7812ae4 pbrook
                    gen_helper_fdiv_DT(fp0, fp0, fp1);
1185 a7812ae4 pbrook
                    break;
1186 a7812ae4 pbrook
                case 0xf004:                /* fcmp/eq Rm,Rn */
1187 a7812ae4 pbrook
                    gen_helper_fcmp_eq_DT(fp0, fp1);
1188 a7812ae4 pbrook
                    return;
1189 a7812ae4 pbrook
                case 0xf005:                /* fcmp/gt Rm,Rn */
1190 a7812ae4 pbrook
                    gen_helper_fcmp_gt_DT(fp0, fp1);
1191 a7812ae4 pbrook
                    return;
1192 a7812ae4 pbrook
                }
1193 a7812ae4 pbrook
                gen_store_fpr64(fp0, DREG(B11_8));
1194 a7812ae4 pbrook
                tcg_temp_free_i64(fp0);
1195 a7812ae4 pbrook
                tcg_temp_free_i64(fp1);
1196 a7812ae4 pbrook
            } else {
1197 a7812ae4 pbrook
                switch (ctx->opcode & 0xf00f) {
1198 a7812ae4 pbrook
                case 0xf000:                /* fadd Rm,Rn */
1199 66ba317c aurel32
                    gen_helper_fadd_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1200 a7812ae4 pbrook
                    break;
1201 a7812ae4 pbrook
                case 0xf001:                /* fsub Rm,Rn */
1202 66ba317c aurel32
                    gen_helper_fsub_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1203 a7812ae4 pbrook
                    break;
1204 a7812ae4 pbrook
                case 0xf002:                /* fmul Rm,Rn */
1205 66ba317c aurel32
                    gen_helper_fmul_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1206 a7812ae4 pbrook
                    break;
1207 a7812ae4 pbrook
                case 0xf003:                /* fdiv Rm,Rn */
1208 66ba317c aurel32
                    gen_helper_fdiv_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1209 a7812ae4 pbrook
                    break;
1210 a7812ae4 pbrook
                case 0xf004:                /* fcmp/eq Rm,Rn */
1211 66ba317c aurel32
                    gen_helper_fcmp_eq_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1212 a7812ae4 pbrook
                    return;
1213 a7812ae4 pbrook
                case 0xf005:                /* fcmp/gt Rm,Rn */
1214 66ba317c aurel32
                    gen_helper_fcmp_gt_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]);
1215 a7812ae4 pbrook
                    return;
1216 a7812ae4 pbrook
                }
1217 cc4ba6a9 aurel32
            }
1218 ea6cf6be ths
        }
1219 ea6cf6be ths
        return;
1220 5b7141a1 aurel32
    case 0xf00e: /* fmac FR0,RM,Rn */
1221 5b7141a1 aurel32
        {
1222 5b7141a1 aurel32
            CHECK_FPU_ENABLED
1223 5b7141a1 aurel32
            if (ctx->fpscr & FPSCR_PR) {
1224 5b7141a1 aurel32
                break; /* illegal instruction */
1225 5b7141a1 aurel32
            } else {
1226 5b7141a1 aurel32
                gen_helper_fmac_FT(cpu_fregs[FREG(B11_8)],
1227 5b7141a1 aurel32
                                   cpu_fregs[FREG(0)], cpu_fregs[FREG(B7_4)], cpu_fregs[FREG(B11_8)]);
1228 5b7141a1 aurel32
                return;
1229 5b7141a1 aurel32
            }
1230 5b7141a1 aurel32
        }
1231 fdf9b3e8 bellard
    }
1232 fdf9b3e8 bellard
1233 fdf9b3e8 bellard
    switch (ctx->opcode & 0xff00) {
1234 fdf9b3e8 bellard
    case 0xc900:                /* and #imm,R0 */
1235 7efbe241 aurel32
        tcg_gen_andi_i32(REG(0), REG(0), B7_0);
1236 fdf9b3e8 bellard
        return;
1237 24988dc2 aurel32
    case 0xcd00:                /* and.b #imm,@(R0,GBR) */
1238 c55497ec aurel32
        {
1239 c55497ec aurel32
            TCGv addr, val;
1240 a7812ae4 pbrook
            addr = tcg_temp_new();
1241 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1242 a7812ae4 pbrook
            val = tcg_temp_new();
1243 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1244 c55497ec aurel32
            tcg_gen_andi_i32(val, val, B7_0);
1245 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1246 c55497ec aurel32
            tcg_temp_free(val);
1247 c55497ec aurel32
            tcg_temp_free(addr);
1248 c55497ec aurel32
        }
1249 fdf9b3e8 bellard
        return;
1250 fdf9b3e8 bellard
    case 0x8b00:                /* bf label */
1251 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1252 fdf9b3e8 bellard
            gen_conditional_jump(ctx, ctx->pc + 2,
1253 fdf9b3e8 bellard
                                 ctx->pc + 4 + B7_0s * 2);
1254 823029f9 ths
        ctx->bstate = BS_BRANCH;
1255 fdf9b3e8 bellard
        return;
1256 fdf9b3e8 bellard
    case 0x8f00:                /* bf/s label */
1257 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1258 1000822b aurel32
        gen_branch_slot(ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2, 0);
1259 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT_CONDITIONAL;
1260 fdf9b3e8 bellard
        return;
1261 fdf9b3e8 bellard
    case 0x8900:                /* bt label */
1262 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1263 fdf9b3e8 bellard
            gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2,
1264 fdf9b3e8 bellard
                                 ctx->pc + 2);
1265 823029f9 ths
        ctx->bstate = BS_BRANCH;
1266 fdf9b3e8 bellard
        return;
1267 fdf9b3e8 bellard
    case 0x8d00:                /* bt/s label */
1268 fdf9b3e8 bellard
        CHECK_NOT_DELAY_SLOT
1269 1000822b aurel32
        gen_branch_slot(ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2, 1);
1270 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT_CONDITIONAL;
1271 fdf9b3e8 bellard
        return;
1272 fdf9b3e8 bellard
    case 0x8800:                /* cmp/eq #imm,R0 */
1273 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_EQ, REG(0), B7_0s);
1274 fdf9b3e8 bellard
        return;
1275 fdf9b3e8 bellard
    case 0xc400:                /* mov.b @(disp,GBR),R0 */
1276 c55497ec aurel32
        {
1277 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1278 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1279 c55497ec aurel32
            tcg_gen_qemu_ld8s(REG(0), addr, ctx->memidx);
1280 c55497ec aurel32
            tcg_temp_free(addr);
1281 c55497ec aurel32
        }
1282 fdf9b3e8 bellard
        return;
1283 fdf9b3e8 bellard
    case 0xc500:                /* mov.w @(disp,GBR),R0 */
1284 c55497ec aurel32
        {
1285 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1286 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1287 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(0), addr, ctx->memidx);
1288 c55497ec aurel32
            tcg_temp_free(addr);
1289 c55497ec aurel32
        }
1290 fdf9b3e8 bellard
        return;
1291 fdf9b3e8 bellard
    case 0xc600:                /* mov.l @(disp,GBR),R0 */
1292 c55497ec aurel32
        {
1293 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1294 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1295 c55497ec aurel32
            tcg_gen_qemu_ld32s(REG(0), addr, ctx->memidx);
1296 c55497ec aurel32
            tcg_temp_free(addr);
1297 c55497ec aurel32
        }
1298 fdf9b3e8 bellard
        return;
1299 fdf9b3e8 bellard
    case 0xc000:                /* mov.b R0,@(disp,GBR) */
1300 c55497ec aurel32
        {
1301 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1302 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1303 c55497ec aurel32
            tcg_gen_qemu_st8(REG(0), addr, ctx->memidx);
1304 c55497ec aurel32
            tcg_temp_free(addr);
1305 c55497ec aurel32
        }
1306 fdf9b3e8 bellard
        return;
1307 fdf9b3e8 bellard
    case 0xc100:                /* mov.w R0,@(disp,GBR) */
1308 c55497ec aurel32
        {
1309 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1310 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1311 c55497ec aurel32
            tcg_gen_qemu_st16(REG(0), addr, ctx->memidx);
1312 c55497ec aurel32
            tcg_temp_free(addr);
1313 c55497ec aurel32
        }
1314 fdf9b3e8 bellard
        return;
1315 fdf9b3e8 bellard
    case 0xc200:                /* mov.l R0,@(disp,GBR) */
1316 c55497ec aurel32
        {
1317 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1318 c55497ec aurel32
            tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1319 c55497ec aurel32
            tcg_gen_qemu_st32(REG(0), addr, ctx->memidx);
1320 c55497ec aurel32
            tcg_temp_free(addr);
1321 c55497ec aurel32
        }
1322 fdf9b3e8 bellard
        return;
1323 fdf9b3e8 bellard
    case 0x8000:                /* mov.b R0,@(disp,Rn) */
1324 c55497ec aurel32
        {
1325 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1326 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1327 c55497ec aurel32
            tcg_gen_qemu_st8(REG(0), addr, ctx->memidx);
1328 c55497ec aurel32
            tcg_temp_free(addr);
1329 c55497ec aurel32
        }
1330 fdf9b3e8 bellard
        return;
1331 fdf9b3e8 bellard
    case 0x8100:                /* mov.w R0,@(disp,Rn) */
1332 c55497ec aurel32
        {
1333 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1334 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1335 c55497ec aurel32
            tcg_gen_qemu_st16(REG(0), addr, ctx->memidx);
1336 c55497ec aurel32
            tcg_temp_free(addr);
1337 c55497ec aurel32
        }
1338 fdf9b3e8 bellard
        return;
1339 fdf9b3e8 bellard
    case 0x8400:                /* mov.b @(disp,Rn),R0 */
1340 c55497ec aurel32
        {
1341 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1342 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1343 c55497ec aurel32
            tcg_gen_qemu_ld8s(REG(0), addr, ctx->memidx);
1344 c55497ec aurel32
            tcg_temp_free(addr);
1345 c55497ec aurel32
        }
1346 fdf9b3e8 bellard
        return;
1347 fdf9b3e8 bellard
    case 0x8500:                /* mov.w @(disp,Rn),R0 */
1348 c55497ec aurel32
        {
1349 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1350 c55497ec aurel32
            tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1351 c55497ec aurel32
            tcg_gen_qemu_ld16s(REG(0), addr, ctx->memidx);
1352 c55497ec aurel32
            tcg_temp_free(addr);
1353 c55497ec aurel32
        }
1354 fdf9b3e8 bellard
        return;
1355 fdf9b3e8 bellard
    case 0xc700:                /* mova @(disp,PC),R0 */
1356 7efbe241 aurel32
        tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3);
1357 fdf9b3e8 bellard
        return;
1358 fdf9b3e8 bellard
    case 0xcb00:                /* or #imm,R0 */
1359 7efbe241 aurel32
        tcg_gen_ori_i32(REG(0), REG(0), B7_0);
1360 fdf9b3e8 bellard
        return;
1361 24988dc2 aurel32
    case 0xcf00:                /* or.b #imm,@(R0,GBR) */
1362 c55497ec aurel32
        {
1363 c55497ec aurel32
            TCGv addr, val;
1364 a7812ae4 pbrook
            addr = tcg_temp_new();
1365 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1366 a7812ae4 pbrook
            val = tcg_temp_new();
1367 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1368 c55497ec aurel32
            tcg_gen_ori_i32(val, val, B7_0);
1369 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1370 c55497ec aurel32
            tcg_temp_free(val);
1371 c55497ec aurel32
            tcg_temp_free(addr);
1372 c55497ec aurel32
        }
1373 fdf9b3e8 bellard
        return;
1374 fdf9b3e8 bellard
    case 0xc300:                /* trapa #imm */
1375 c55497ec aurel32
        {
1376 c55497ec aurel32
            TCGv imm;
1377 c55497ec aurel32
            CHECK_NOT_DELAY_SLOT
1378 c55497ec aurel32
            tcg_gen_movi_i32(cpu_pc, ctx->pc);
1379 c55497ec aurel32
            imm = tcg_const_i32(B7_0);
1380 a7812ae4 pbrook
            gen_helper_trapa(imm);
1381 c55497ec aurel32
            tcg_temp_free(imm);
1382 c55497ec aurel32
            ctx->bstate = BS_BRANCH;
1383 c55497ec aurel32
        }
1384 fdf9b3e8 bellard
        return;
1385 fdf9b3e8 bellard
    case 0xc800:                /* tst #imm,R0 */
1386 c55497ec aurel32
        {
1387 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1388 c55497ec aurel32
            tcg_gen_andi_i32(val, REG(0), B7_0);
1389 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1390 c55497ec aurel32
            tcg_temp_free(val);
1391 c55497ec aurel32
        }
1392 fdf9b3e8 bellard
        return;
1393 24988dc2 aurel32
    case 0xcc00:                /* tst.b #imm,@(R0,GBR) */
1394 c55497ec aurel32
        {
1395 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1396 c55497ec aurel32
            tcg_gen_add_i32(val, REG(0), cpu_gbr);
1397 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, val, ctx->memidx);
1398 c55497ec aurel32
            tcg_gen_andi_i32(val, val, B7_0);
1399 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1400 c55497ec aurel32
            tcg_temp_free(val);
1401 c55497ec aurel32
        }
1402 fdf9b3e8 bellard
        return;
1403 fdf9b3e8 bellard
    case 0xca00:                /* xor #imm,R0 */
1404 7efbe241 aurel32
        tcg_gen_xori_i32(REG(0), REG(0), B7_0);
1405 fdf9b3e8 bellard
        return;
1406 24988dc2 aurel32
    case 0xce00:                /* xor.b #imm,@(R0,GBR) */
1407 c55497ec aurel32
        {
1408 c55497ec aurel32
            TCGv addr, val;
1409 a7812ae4 pbrook
            addr = tcg_temp_new();
1410 c55497ec aurel32
            tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1411 a7812ae4 pbrook
            val = tcg_temp_new();
1412 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1413 c55497ec aurel32
            tcg_gen_xori_i32(val, val, B7_0);
1414 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1415 c55497ec aurel32
            tcg_temp_free(val);
1416 c55497ec aurel32
            tcg_temp_free(addr);
1417 c55497ec aurel32
        }
1418 fdf9b3e8 bellard
        return;
1419 fdf9b3e8 bellard
    }
1420 fdf9b3e8 bellard
1421 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf08f) {
1422 fdf9b3e8 bellard
    case 0x408e:                /* ldc Rm,Rn_BANK */
1423 fe25591e aurel32
        CHECK_PRIVILEGED
1424 7efbe241 aurel32
        tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8));
1425 fdf9b3e8 bellard
        return;
1426 fdf9b3e8 bellard
    case 0x4087:                /* ldc.l @Rm+,Rn_BANK */
1427 fe25591e aurel32
        CHECK_PRIVILEGED
1428 7efbe241 aurel32
        tcg_gen_qemu_ld32s(ALTREG(B6_4), REG(B11_8), ctx->memidx);
1429 7efbe241 aurel32
        tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1430 fdf9b3e8 bellard
        return;
1431 fdf9b3e8 bellard
    case 0x0082:                /* stc Rm_BANK,Rn */
1432 fe25591e aurel32
        CHECK_PRIVILEGED
1433 7efbe241 aurel32
        tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4));
1434 fdf9b3e8 bellard
        return;
1435 fdf9b3e8 bellard
    case 0x4083:                /* stc.l Rm_BANK,@-Rn */
1436 fe25591e aurel32
        CHECK_PRIVILEGED
1437 c55497ec aurel32
        {
1438 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1439 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1440 c55497ec aurel32
            tcg_gen_qemu_st32(ALTREG(B6_4), addr, ctx->memidx);
1441 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);
1442 c55497ec aurel32
            tcg_temp_free(addr);
1443 c55497ec aurel32
        }
1444 fdf9b3e8 bellard
        return;
1445 fdf9b3e8 bellard
    }
1446 fdf9b3e8 bellard
1447 fdf9b3e8 bellard
    switch (ctx->opcode & 0xf0ff) {
1448 fdf9b3e8 bellard
    case 0x0023:                /* braf Rn */
1449 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1450 7efbe241 aurel32
        tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4);
1451 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1452 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1453 fdf9b3e8 bellard
        return;
1454 fdf9b3e8 bellard
    case 0x0003:                /* bsrf Rn */
1455 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1456 1000822b aurel32
        tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
1457 7efbe241 aurel32
        tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr);
1458 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1459 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1460 fdf9b3e8 bellard
        return;
1461 fdf9b3e8 bellard
    case 0x4015:                /* cmp/pl Rn */
1462 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_GT, REG(B11_8), 0);
1463 fdf9b3e8 bellard
        return;
1464 fdf9b3e8 bellard
    case 0x4011:                /* cmp/pz Rn */
1465 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_GE, REG(B11_8), 0);
1466 fdf9b3e8 bellard
        return;
1467 fdf9b3e8 bellard
    case 0x4010:                /* dt Rn */
1468 7efbe241 aurel32
        tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);
1469 7efbe241 aurel32
        gen_cmp_imm(TCG_COND_EQ, REG(B11_8), 0);
1470 fdf9b3e8 bellard
        return;
1471 fdf9b3e8 bellard
    case 0x402b:                /* jmp @Rn */
1472 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1473 7efbe241 aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1474 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1475 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1476 fdf9b3e8 bellard
        return;
1477 fdf9b3e8 bellard
    case 0x400b:                /* jsr @Rn */
1478 7efbe241 aurel32
        CHECK_NOT_DELAY_SLOT
1479 1000822b aurel32
        tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
1480 7efbe241 aurel32
        tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1481 fdf9b3e8 bellard
        ctx->flags |= DELAY_SLOT;
1482 fdf9b3e8 bellard
        ctx->delayed_pc = (uint32_t) - 1;
1483 fdf9b3e8 bellard
        return;
1484 fe25591e aurel32
    case 0x400e:                /* ldc Rm,SR */
1485 fe25591e aurel32
        CHECK_PRIVILEGED
1486 7efbe241 aurel32
        tcg_gen_andi_i32(cpu_sr, REG(B11_8), 0x700083f3);
1487 390af821 aurel32
        ctx->bstate = BS_STOP;
1488 390af821 aurel32
        return;
1489 fe25591e aurel32
    case 0x4007:                /* ldc.l @Rm+,SR */
1490 fe25591e aurel32
        CHECK_PRIVILEGED
1491 c55497ec aurel32
        {
1492 a7812ae4 pbrook
            TCGv val = tcg_temp_new();
1493 c55497ec aurel32
            tcg_gen_qemu_ld32s(val, REG(B11_8), ctx->memidx);
1494 c55497ec aurel32
            tcg_gen_andi_i32(cpu_sr, val, 0x700083f3);
1495 c55497ec aurel32
            tcg_temp_free(val);
1496 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1497 c55497ec aurel32
            ctx->bstate = BS_STOP;
1498 c55497ec aurel32
        }
1499 390af821 aurel32
        return;
1500 fe25591e aurel32
    case 0x0002:                /* stc SR,Rn */
1501 fe25591e aurel32
        CHECK_PRIVILEGED
1502 7efbe241 aurel32
        tcg_gen_mov_i32(REG(B11_8), cpu_sr);
1503 390af821 aurel32
        return;
1504 fe25591e aurel32
    case 0x4003:                /* stc SR,@-Rn */
1505 fe25591e aurel32
        CHECK_PRIVILEGED
1506 c55497ec aurel32
        {
1507 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1508 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1509 c55497ec aurel32
            tcg_gen_qemu_st32(cpu_sr, addr, ctx->memidx);
1510 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);
1511 c55497ec aurel32
            tcg_temp_free(addr);
1512 c55497ec aurel32
        }
1513 390af821 aurel32
        return;
1514 8e9b0678 Alexandre Courbot
#define LD(reg,ldnum,ldpnum,prechk)                \
1515 fdf9b3e8 bellard
  case ldnum:                                                        \
1516 fe25591e aurel32
    prechk                                                            \
1517 7efbe241 aurel32
    tcg_gen_mov_i32 (cpu_##reg, REG(B11_8));                        \
1518 fdf9b3e8 bellard
    return;                                                        \
1519 fdf9b3e8 bellard
  case ldpnum:                                                        \
1520 fe25591e aurel32
    prechk                                                            \
1521 7efbe241 aurel32
    tcg_gen_qemu_ld32s (cpu_##reg, REG(B11_8), ctx->memidx);        \
1522 7efbe241 aurel32
    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);                \
1523 8e9b0678 Alexandre Courbot
    return;
1524 8e9b0678 Alexandre Courbot
#define ST(reg,stnum,stpnum,prechk)                \
1525 fdf9b3e8 bellard
  case stnum:                                                        \
1526 fe25591e aurel32
    prechk                                                            \
1527 7efbe241 aurel32
    tcg_gen_mov_i32 (REG(B11_8), cpu_##reg);                        \
1528 fdf9b3e8 bellard
    return;                                                        \
1529 fdf9b3e8 bellard
  case stpnum:                                                        \
1530 fe25591e aurel32
    prechk                                                            \
1531 c55497ec aurel32
    {                                                                \
1532 3101e99c Aurelien Jarno
        TCGv addr = tcg_temp_new();                                \
1533 c55497ec aurel32
        tcg_gen_subi_i32(addr, REG(B11_8), 4);                        \
1534 c55497ec aurel32
        tcg_gen_qemu_st32 (cpu_##reg, addr, ctx->memidx);        \
1535 3101e99c Aurelien Jarno
        tcg_gen_mov_i32(REG(B11_8), addr);                        \
1536 c55497ec aurel32
        tcg_temp_free(addr);                                        \
1537 86e0abc7 aurel32
    }                                                                \
1538 fdf9b3e8 bellard
    return;
1539 8e9b0678 Alexandre Courbot
#define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk)                \
1540 8e9b0678 Alexandre Courbot
        LD(reg,ldnum,ldpnum,prechk)                                \
1541 8e9b0678 Alexandre Courbot
        ST(reg,stnum,stpnum,prechk)
1542 fe25591e aurel32
        LDST(gbr,  0x401e, 0x4017, 0x0012, 0x4013, {})
1543 fe25591e aurel32
        LDST(vbr,  0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED)
1544 fe25591e aurel32
        LDST(ssr,  0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED)
1545 fe25591e aurel32
        LDST(spc,  0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED)
1546 935fc175 Alexandre Courbot
        ST(sgr,  0x003a, 0x4032, CHECK_PRIVILEGED)
1547 935fc175 Alexandre Courbot
        LD(sgr,  0x403a, 0x4036, CHECK_PRIVILEGED if (!(ctx->features & SH_FEATURE_SH4A)) break;)
1548 fe25591e aurel32
        LDST(dbr,  0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED)
1549 fe25591e aurel32
        LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {})
1550 fe25591e aurel32
        LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {})
1551 fe25591e aurel32
        LDST(pr,   0x402a, 0x4026, 0x002a, 0x4022, {})
1552 d8299bcc aurel32
        LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED})
1553 390af821 aurel32
    case 0x406a:                /* lds Rm,FPSCR */
1554 d8299bcc aurel32
        CHECK_FPU_ENABLED
1555 a7812ae4 pbrook
        gen_helper_ld_fpscr(REG(B11_8));
1556 390af821 aurel32
        ctx->bstate = BS_STOP;
1557 390af821 aurel32
        return;
1558 390af821 aurel32
    case 0x4066:                /* lds.l @Rm+,FPSCR */
1559 d8299bcc aurel32
        CHECK_FPU_ENABLED
1560 c55497ec aurel32
        {
1561 a7812ae4 pbrook
            TCGv addr = tcg_temp_new();
1562 c55497ec aurel32
            tcg_gen_qemu_ld32s(addr, REG(B11_8), ctx->memidx);
1563 c55497ec aurel32
            tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1564 a7812ae4 pbrook
            gen_helper_ld_fpscr(addr);
1565 c55497ec aurel32
            tcg_temp_free(addr);
1566 c55497ec aurel32
            ctx->bstate = BS_STOP;
1567 c55497ec aurel32
        }
1568 390af821 aurel32
        return;
1569 390af821 aurel32
    case 0x006a:                /* sts FPSCR,Rn */
1570 d8299bcc aurel32
        CHECK_FPU_ENABLED
1571 c55497ec aurel32
        tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff);
1572 390af821 aurel32
        return;
1573 390af821 aurel32
    case 0x4062:                /* sts FPSCR,@-Rn */
1574 d8299bcc aurel32
        CHECK_FPU_ENABLED
1575 c55497ec aurel32
        {
1576 c55497ec aurel32
            TCGv addr, val;
1577 a7812ae4 pbrook
            val = tcg_temp_new();
1578 c55497ec aurel32
            tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff);
1579 a7812ae4 pbrook
            addr = tcg_temp_new();
1580 c55497ec aurel32
            tcg_gen_subi_i32(addr, REG(B11_8), 4);
1581 c55497ec aurel32
            tcg_gen_qemu_st32(val, addr, ctx->memidx);
1582 3101e99c Aurelien Jarno
            tcg_gen_mov_i32(REG(B11_8), addr);
1583 c55497ec aurel32
            tcg_temp_free(addr);
1584 c55497ec aurel32
            tcg_temp_free(val);
1585 c55497ec aurel32
        }
1586 390af821 aurel32
        return;
1587 fdf9b3e8 bellard
    case 0x00c3:                /* movca.l R0,@Rm */
1588 852d481f edgar_igl
        {
1589 852d481f edgar_igl
            TCGv val = tcg_temp_new();
1590 852d481f edgar_igl
            tcg_gen_qemu_ld32u(val, REG(B11_8), ctx->memidx);
1591 852d481f edgar_igl
            gen_helper_movcal (REG(B11_8), val);            
1592 852d481f edgar_igl
            tcg_gen_qemu_st32(REG(0), REG(B11_8), ctx->memidx);
1593 852d481f edgar_igl
        }
1594 852d481f edgar_igl
        ctx->has_movcal = 1;
1595 fdf9b3e8 bellard
        return;
1596 7526aa2d aurel32
    case 0x40a9:
1597 7526aa2d aurel32
        /* MOVUA.L @Rm,R0 (Rm) -> R0
1598 7526aa2d aurel32
           Load non-boundary-aligned data */
1599 7526aa2d aurel32
        tcg_gen_qemu_ld32u(REG(0), REG(B11_8), ctx->memidx);
1600 7526aa2d aurel32
        return;
1601 7526aa2d aurel32
    case 0x40e9:
1602 7526aa2d aurel32
        /* MOVUA.L @Rm+,R0   (Rm) -> R0, Rm + 4 -> Rm
1603 7526aa2d aurel32
           Load non-boundary-aligned data */
1604 7526aa2d aurel32
        tcg_gen_qemu_ld32u(REG(0), REG(B11_8), ctx->memidx);
1605 7526aa2d aurel32
        tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1606 7526aa2d aurel32
        return;
1607 fdf9b3e8 bellard
    case 0x0029:                /* movt Rn */
1608 7efbe241 aurel32
        tcg_gen_andi_i32(REG(B11_8), cpu_sr, SR_T);
1609 fdf9b3e8 bellard
        return;
1610 66c7c806 aurel32
    case 0x0073:
1611 66c7c806 aurel32
        /* MOVCO.L
1612 66c7c806 aurel32
               LDST -> T
1613 66c7c806 aurel32
               If (T == 1) R0 -> (Rn)
1614 66c7c806 aurel32
               0 -> LDST
1615 66c7c806 aurel32
        */
1616 66c7c806 aurel32
        if (ctx->features & SH_FEATURE_SH4A) {
1617 66c7c806 aurel32
            int label = gen_new_label();
1618 66c7c806 aurel32
            gen_clr_t();
1619 66c7c806 aurel32
            tcg_gen_or_i32(cpu_sr, cpu_sr, cpu_ldst);
1620 66c7c806 aurel32
            tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label);
1621 66c7c806 aurel32
            tcg_gen_qemu_st32(REG(0), REG(B11_8), ctx->memidx);
1622 66c7c806 aurel32
            gen_set_label(label);
1623 66c7c806 aurel32
            tcg_gen_movi_i32(cpu_ldst, 0);
1624 66c7c806 aurel32
            return;
1625 66c7c806 aurel32
        } else
1626 66c7c806 aurel32
            break;
1627 66c7c806 aurel32
    case 0x0063:
1628 66c7c806 aurel32
        /* MOVLI.L @Rm,R0
1629 66c7c806 aurel32
               1 -> LDST
1630 66c7c806 aurel32
               (Rm) -> R0
1631 66c7c806 aurel32
               When interrupt/exception
1632 66c7c806 aurel32
               occurred 0 -> LDST
1633 66c7c806 aurel32
        */
1634 66c7c806 aurel32
        if (ctx->features & SH_FEATURE_SH4A) {
1635 66c7c806 aurel32
            tcg_gen_movi_i32(cpu_ldst, 0);
1636 66c7c806 aurel32
            tcg_gen_qemu_ld32s(REG(0), REG(B11_8), ctx->memidx);
1637 66c7c806 aurel32
            tcg_gen_movi_i32(cpu_ldst, 1);
1638 66c7c806 aurel32
            return;
1639 66c7c806 aurel32
        } else
1640 66c7c806 aurel32
            break;
1641 fdf9b3e8 bellard
    case 0x0093:                /* ocbi @Rn */
1642 c55497ec aurel32
        {
1643 852d481f edgar_igl
            gen_helper_ocbi (REG(B11_8));
1644 c55497ec aurel32
        }
1645 fdf9b3e8 bellard
        return;
1646 24988dc2 aurel32
    case 0x00a3:                /* ocbp @Rn */
1647 c55497ec aurel32
        {
1648 a7812ae4 pbrook
            TCGv dummy = tcg_temp_new();
1649 c55497ec aurel32
            tcg_gen_qemu_ld32s(dummy, REG(B11_8), ctx->memidx);
1650 c55497ec aurel32
            tcg_temp_free(dummy);
1651 c55497ec aurel32
        }
1652 fdf9b3e8 bellard
        return;
1653 fdf9b3e8 bellard
    case 0x00b3:                /* ocbwb @Rn */
1654 c55497ec aurel32
        {
1655 a7812ae4 pbrook
            TCGv dummy = tcg_temp_new();
1656 c55497ec aurel32
            tcg_gen_qemu_ld32s(dummy, REG(B11_8), ctx->memidx);
1657 c55497ec aurel32
            tcg_temp_free(dummy);
1658 c55497ec aurel32
        }
1659 fdf9b3e8 bellard
        return;
1660 fdf9b3e8 bellard
    case 0x0083:                /* pref @Rn */
1661 fdf9b3e8 bellard
        return;
1662 71968fa6 aurel32
    case 0x00d3:                /* prefi @Rn */
1663 71968fa6 aurel32
        if (ctx->features & SH_FEATURE_SH4A)
1664 71968fa6 aurel32
            return;
1665 71968fa6 aurel32
        else
1666 71968fa6 aurel32
            break;
1667 71968fa6 aurel32
    case 0x00e3:                /* icbi @Rn */
1668 71968fa6 aurel32
        if (ctx->features & SH_FEATURE_SH4A)
1669 71968fa6 aurel32
            return;
1670 71968fa6 aurel32
        else
1671 71968fa6 aurel32
            break;
1672 71968fa6 aurel32
    case 0x00ab:                /* synco */
1673 71968fa6 aurel32
        if (ctx->features & SH_FEATURE_SH4A)
1674 71968fa6 aurel32
            return;
1675 71968fa6 aurel32
        else
1676 71968fa6 aurel32
            break;
1677 fdf9b3e8 bellard
    case 0x4024:                /* rotcl Rn */
1678 c55497ec aurel32
        {
1679 a7812ae4 pbrook
            TCGv tmp = tcg_temp_new();
1680 c55497ec aurel32
            tcg_gen_mov_i32(tmp, cpu_sr);
1681 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 31);
1682 c55497ec aurel32
            tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1683 c55497ec aurel32
            gen_copy_bit_i32(REG(B11_8), 0, tmp, 0);
1684 c55497ec aurel32
            tcg_temp_free(tmp);
1685 c55497ec aurel32
        }
1686 fdf9b3e8 bellard
        return;
1687 fdf9b3e8 bellard
    case 0x4025:                /* rotcr Rn */
1688 c55497ec aurel32
        {
1689 a7812ae4 pbrook
            TCGv tmp = tcg_temp_new();
1690 c55497ec aurel32
            tcg_gen_mov_i32(tmp, cpu_sr);
1691 c55497ec aurel32
            gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1692 c55497ec aurel32
            tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1693 c55497ec aurel32
            gen_copy_bit_i32(REG(B11_8), 31, tmp, 0);
1694 c55497ec aurel32
            tcg_temp_free(tmp);
1695 c55497ec aurel32
        }
1696 fdf9b3e8 bellard
        return;
1697 fdf9b3e8 bellard
    case 0x4004:                /* rotl Rn */
1698 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 31);
1699 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1700 7efbe241 aurel32
        gen_copy_bit_i32(REG(B11_8), 0, cpu_sr, 0);
1701 fdf9b3e8 bellard
        return;
1702 fdf9b3e8 bellard
    case 0x4005:                /* rotr Rn */
1703 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1704 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1705 7efbe241 aurel32
        gen_copy_bit_i32(REG(B11_8), 31, cpu_sr, 0);
1706 fdf9b3e8 bellard
        return;
1707 fdf9b3e8 bellard
    case 0x4000:                /* shll Rn */
1708 fdf9b3e8 bellard
    case 0x4020:                /* shal Rn */
1709 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 31);
1710 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1711 fdf9b3e8 bellard
        return;
1712 fdf9b3e8 bellard
    case 0x4021:                /* shar Rn */
1713 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1714 7efbe241 aurel32
        tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1);
1715 fdf9b3e8 bellard
        return;
1716 fdf9b3e8 bellard
    case 0x4001:                /* shlr Rn */
1717 7efbe241 aurel32
        gen_copy_bit_i32(cpu_sr, 0, REG(B11_8), 0);
1718 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1719 fdf9b3e8 bellard
        return;
1720 fdf9b3e8 bellard
    case 0x4008:                /* shll2 Rn */
1721 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2);
1722 fdf9b3e8 bellard
        return;
1723 fdf9b3e8 bellard
    case 0x4018:                /* shll8 Rn */
1724 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8);
1725 fdf9b3e8 bellard
        return;
1726 fdf9b3e8 bellard
    case 0x4028:                /* shll16 Rn */
1727 7efbe241 aurel32
        tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16);
1728 fdf9b3e8 bellard
        return;
1729 fdf9b3e8 bellard
    case 0x4009:                /* shlr2 Rn */
1730 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2);
1731 fdf9b3e8 bellard
        return;
1732 fdf9b3e8 bellard
    case 0x4019:                /* shlr8 Rn */
1733 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8);
1734 fdf9b3e8 bellard
        return;
1735 fdf9b3e8 bellard
    case 0x4029:                /* shlr16 Rn */
1736 7efbe241 aurel32
        tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16);
1737 fdf9b3e8 bellard
        return;
1738 fdf9b3e8 bellard
    case 0x401b:                /* tas.b @Rn */
1739 c55497ec aurel32
        {
1740 c55497ec aurel32
            TCGv addr, val;
1741 df9247b2 aurel32
            addr = tcg_temp_local_new();
1742 c55497ec aurel32
            tcg_gen_mov_i32(addr, REG(B11_8));
1743 df9247b2 aurel32
            val = tcg_temp_local_new();
1744 c55497ec aurel32
            tcg_gen_qemu_ld8u(val, addr, ctx->memidx);
1745 c55497ec aurel32
            gen_cmp_imm(TCG_COND_EQ, val, 0);
1746 c55497ec aurel32
            tcg_gen_ori_i32(val, val, 0x80);
1747 c55497ec aurel32
            tcg_gen_qemu_st8(val, addr, ctx->memidx);
1748 c55497ec aurel32
            tcg_temp_free(val);
1749 c55497ec aurel32
            tcg_temp_free(addr);
1750 c55497ec aurel32
        }
1751 fdf9b3e8 bellard
        return;
1752 e67888a7 ths
    case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */
1753 f6198371 aurel32
        CHECK_FPU_ENABLED
1754 f6198371 aurel32
        tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fpul);
1755 eda9b09b bellard
        return;
1756 e67888a7 ths
    case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */
1757 f6198371 aurel32
        CHECK_FPU_ENABLED
1758 f6198371 aurel32
        tcg_gen_mov_i32(cpu_fpul, cpu_fregs[FREG(B11_8)]);
1759 eda9b09b bellard
        return;
1760 e67888a7 ths
    case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */
1761 f6198371 aurel32
        CHECK_FPU_ENABLED
1762 ea6cf6be ths
        if (ctx->fpscr & FPSCR_PR) {
1763 a7812ae4 pbrook
            TCGv_i64 fp;
1764 ea6cf6be ths
            if (ctx->opcode & 0x0100)
1765 ea6cf6be ths
                break; /* illegal instruction */
1766 a7812ae4 pbrook
            fp = tcg_temp_new_i64();
1767 a7812ae4 pbrook
            gen_helper_float_DT(fp, cpu_fpul);
1768 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1769 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1770 ea6cf6be ths
        }
1771 ea6cf6be ths
        else {
1772 66ba317c aurel32
            gen_helper_float_FT(cpu_fregs[FREG(B11_8)], cpu_fpul);
1773 ea6cf6be ths
        }
1774 ea6cf6be ths
        return;
1775 e67888a7 ths
    case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1776 f6198371 aurel32
        CHECK_FPU_ENABLED
1777 ea6cf6be ths
        if (ctx->fpscr & FPSCR_PR) {
1778 a7812ae4 pbrook
            TCGv_i64 fp;
1779 ea6cf6be ths
            if (ctx->opcode & 0x0100)
1780 ea6cf6be ths
                break; /* illegal instruction */
1781 a7812ae4 pbrook
            fp = tcg_temp_new_i64();
1782 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1783 a7812ae4 pbrook
            gen_helper_ftrc_DT(cpu_fpul, fp);
1784 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1785 ea6cf6be ths
        }
1786 ea6cf6be ths
        else {
1787 66ba317c aurel32
            gen_helper_ftrc_FT(cpu_fpul, cpu_fregs[FREG(B11_8)]);
1788 ea6cf6be ths
        }
1789 ea6cf6be ths
        return;
1790 24988dc2 aurel32
    case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */
1791 f6198371 aurel32
        CHECK_FPU_ENABLED
1792 7fdf924f aurel32
        {
1793 66ba317c aurel32
            gen_helper_fneg_T(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]);
1794 7fdf924f aurel32
        }
1795 24988dc2 aurel32
        return;
1796 24988dc2 aurel32
    case 0xf05d: /* fabs FRn/DRn */
1797 f6198371 aurel32
        CHECK_FPU_ENABLED
1798 24988dc2 aurel32
        if (ctx->fpscr & FPSCR_PR) {
1799 24988dc2 aurel32
            if (ctx->opcode & 0x0100)
1800 24988dc2 aurel32
                break; /* illegal instruction */
1801 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1802 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1803 a7812ae4 pbrook
            gen_helper_fabs_DT(fp, fp);
1804 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1805 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1806 24988dc2 aurel32
        } else {
1807 66ba317c aurel32
            gen_helper_fabs_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]);
1808 24988dc2 aurel32
        }
1809 24988dc2 aurel32
        return;
1810 24988dc2 aurel32
    case 0xf06d: /* fsqrt FRn */
1811 f6198371 aurel32
        CHECK_FPU_ENABLED
1812 24988dc2 aurel32
        if (ctx->fpscr & FPSCR_PR) {
1813 24988dc2 aurel32
            if (ctx->opcode & 0x0100)
1814 24988dc2 aurel32
                break; /* illegal instruction */
1815 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1816 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1817 a7812ae4 pbrook
            gen_helper_fsqrt_DT(fp, fp);
1818 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1819 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1820 24988dc2 aurel32
        } else {
1821 66ba317c aurel32
            gen_helper_fsqrt_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]);
1822 24988dc2 aurel32
        }
1823 24988dc2 aurel32
        return;
1824 24988dc2 aurel32
    case 0xf07d: /* fsrra FRn */
1825 f6198371 aurel32
        CHECK_FPU_ENABLED
1826 24988dc2 aurel32
        break;
1827 e67888a7 ths
    case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */
1828 f6198371 aurel32
        CHECK_FPU_ENABLED
1829 ea6cf6be ths
        if (!(ctx->fpscr & FPSCR_PR)) {
1830 66ba317c aurel32
            tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0);
1831 ea6cf6be ths
        }
1832 12d96138 aurel32
        return;
1833 e67888a7 ths
    case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */
1834 f6198371 aurel32
        CHECK_FPU_ENABLED
1835 ea6cf6be ths
        if (!(ctx->fpscr & FPSCR_PR)) {
1836 66ba317c aurel32
            tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0x3f800000);
1837 ea6cf6be ths
        }
1838 12d96138 aurel32
        return;
1839 24988dc2 aurel32
    case 0xf0ad: /* fcnvsd FPUL,DRn */
1840 f6198371 aurel32
        CHECK_FPU_ENABLED
1841 cc4ba6a9 aurel32
        {
1842 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1843 a7812ae4 pbrook
            gen_helper_fcnvsd_FT_DT(fp, cpu_fpul);
1844 cc4ba6a9 aurel32
            gen_store_fpr64(fp, DREG(B11_8));
1845 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1846 cc4ba6a9 aurel32
        }
1847 24988dc2 aurel32
        return;
1848 24988dc2 aurel32
    case 0xf0bd: /* fcnvds DRn,FPUL */
1849 f6198371 aurel32
        CHECK_FPU_ENABLED
1850 cc4ba6a9 aurel32
        {
1851 a7812ae4 pbrook
            TCGv_i64 fp = tcg_temp_new_i64();
1852 cc4ba6a9 aurel32
            gen_load_fpr64(fp, DREG(B11_8));
1853 a7812ae4 pbrook
            gen_helper_fcnvds_DT_FT(cpu_fpul, fp);
1854 a7812ae4 pbrook
            tcg_temp_free_i64(fp);
1855 cc4ba6a9 aurel32
        }
1856 24988dc2 aurel32
        return;
1857 fdf9b3e8 bellard
    }
1858 bacc637a aurel32
#if 0
1859 fdf9b3e8 bellard
    fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n",
1860 fdf9b3e8 bellard
            ctx->opcode, ctx->pc);
1861 bacc637a aurel32
    fflush(stderr);
1862 bacc637a aurel32
#endif
1863 a7812ae4 pbrook
    gen_helper_raise_illegal_instruction();
1864 823029f9 ths
    ctx->bstate = BS_EXCP;
1865 823029f9 ths
}
1866 823029f9 ths
1867 b1d8e52e blueswir1
static void decode_opc(DisasContext * ctx)
1868 823029f9 ths
{
1869 823029f9 ths
    uint32_t old_flags = ctx->flags;
1870 823029f9 ths
1871 823029f9 ths
    _decode_opc(ctx);
1872 823029f9 ths
1873 823029f9 ths
    if (old_flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) {
1874 823029f9 ths
        if (ctx->flags & DELAY_SLOT_CLEARME) {
1875 1000822b aurel32
            gen_store_flags(0);
1876 274a9e70 aurel32
        } else {
1877 274a9e70 aurel32
            /* go out of the delay slot */
1878 274a9e70 aurel32
            uint32_t new_flags = ctx->flags;
1879 274a9e70 aurel32
            new_flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
1880 1000822b aurel32
            gen_store_flags(new_flags);
1881 823029f9 ths
        }
1882 823029f9 ths
        ctx->flags = 0;
1883 823029f9 ths
        ctx->bstate = BS_BRANCH;
1884 823029f9 ths
        if (old_flags & DELAY_SLOT_CONDITIONAL) {
1885 823029f9 ths
            gen_delayed_conditional_jump(ctx);
1886 823029f9 ths
        } else if (old_flags & DELAY_SLOT) {
1887 823029f9 ths
            gen_jump(ctx);
1888 823029f9 ths
        }
1889 823029f9 ths
1890 823029f9 ths
    }
1891 274a9e70 aurel32
1892 274a9e70 aurel32
    /* go into a delay slot */
1893 274a9e70 aurel32
    if (ctx->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL))
1894 1000822b aurel32
        gen_store_flags(ctx->flags);
1895 fdf9b3e8 bellard
}
1896 fdf9b3e8 bellard
1897 2cfc5f17 ths
static inline void
1898 820e00f2 ths
gen_intermediate_code_internal(CPUState * env, TranslationBlock * tb,
1899 820e00f2 ths
                               int search_pc)
1900 fdf9b3e8 bellard
{
1901 fdf9b3e8 bellard
    DisasContext ctx;
1902 fdf9b3e8 bellard
    target_ulong pc_start;
1903 fdf9b3e8 bellard
    static uint16_t *gen_opc_end;
1904 a1d1bb31 aliguori
    CPUBreakpoint *bp;
1905 355fb23d pbrook
    int i, ii;
1906 2e70f6ef pbrook
    int num_insns;
1907 2e70f6ef pbrook
    int max_insns;
1908 fdf9b3e8 bellard
1909 fdf9b3e8 bellard
    pc_start = tb->pc;
1910 fdf9b3e8 bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
1911 fdf9b3e8 bellard
    ctx.pc = pc_start;
1912 823029f9 ths
    ctx.flags = (uint32_t)tb->flags;
1913 823029f9 ths
    ctx.bstate = BS_NONE;
1914 fdf9b3e8 bellard
    ctx.sr = env->sr;
1915 eda9b09b bellard
    ctx.fpscr = env->fpscr;
1916 1f486815 Aurelien Jarno
    ctx.memidx = (env->sr & SR_MD) == 0 ? 1 : 0;
1917 9854bc46 pbrook
    /* We don't know if the delayed pc came from a dynamic or static branch,
1918 9854bc46 pbrook
       so assume it is a dynamic branch.  */
1919 823029f9 ths
    ctx.delayed_pc = -1; /* use delayed pc from env pointer */
1920 fdf9b3e8 bellard
    ctx.tb = tb;
1921 fdf9b3e8 bellard
    ctx.singlestep_enabled = env->singlestep_enabled;
1922 71968fa6 aurel32
    ctx.features = env->features;
1923 852d481f edgar_igl
    ctx.has_movcal = (tb->flags & TB_FLAG_PENDING_MOVCA);
1924 fdf9b3e8 bellard
1925 355fb23d pbrook
    ii = -1;
1926 2e70f6ef pbrook
    num_insns = 0;
1927 2e70f6ef pbrook
    max_insns = tb->cflags & CF_COUNT_MASK;
1928 2e70f6ef pbrook
    if (max_insns == 0)
1929 2e70f6ef pbrook
        max_insns = CF_COUNT_MASK;
1930 2e70f6ef pbrook
    gen_icount_start();
1931 823029f9 ths
    while (ctx.bstate == BS_NONE && gen_opc_ptr < gen_opc_end) {
1932 72cf2d4f Blue Swirl
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
1933 72cf2d4f Blue Swirl
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
1934 a1d1bb31 aliguori
                if (ctx.pc == bp->pc) {
1935 fdf9b3e8 bellard
                    /* We have hit a breakpoint - make sure PC is up-to-date */
1936 3a8a44c4 aurel32
                    tcg_gen_movi_i32(cpu_pc, ctx.pc);
1937 a7812ae4 pbrook
                    gen_helper_debug();
1938 823029f9 ths
                    ctx.bstate = BS_EXCP;
1939 fdf9b3e8 bellard
                    break;
1940 fdf9b3e8 bellard
                }
1941 fdf9b3e8 bellard
            }
1942 fdf9b3e8 bellard
        }
1943 355fb23d pbrook
        if (search_pc) {
1944 355fb23d pbrook
            i = gen_opc_ptr - gen_opc_buf;
1945 355fb23d pbrook
            if (ii < i) {
1946 355fb23d pbrook
                ii++;
1947 355fb23d pbrook
                while (ii < i)
1948 355fb23d pbrook
                    gen_opc_instr_start[ii++] = 0;
1949 355fb23d pbrook
            }
1950 355fb23d pbrook
            gen_opc_pc[ii] = ctx.pc;
1951 823029f9 ths
            gen_opc_hflags[ii] = ctx.flags;
1952 355fb23d pbrook
            gen_opc_instr_start[ii] = 1;
1953 2e70f6ef pbrook
            gen_opc_icount[ii] = num_insns;
1954 355fb23d pbrook
        }
1955 2e70f6ef pbrook
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
1956 2e70f6ef pbrook
            gen_io_start();
1957 fdf9b3e8 bellard
#if 0
1958 fdf9b3e8 bellard
        fprintf(stderr, "Loading opcode at address 0x%08x\n", ctx.pc);
1959 fdf9b3e8 bellard
        fflush(stderr);
1960 fdf9b3e8 bellard
#endif
1961 fdf9b3e8 bellard
        ctx.opcode = lduw_code(ctx.pc);
1962 fdf9b3e8 bellard
        decode_opc(&ctx);
1963 2e70f6ef pbrook
        num_insns++;
1964 fdf9b3e8 bellard
        ctx.pc += 2;
1965 fdf9b3e8 bellard
        if ((ctx.pc & (TARGET_PAGE_SIZE - 1)) == 0)
1966 fdf9b3e8 bellard
            break;
1967 fdf9b3e8 bellard
        if (env->singlestep_enabled)
1968 fdf9b3e8 bellard
            break;
1969 2e70f6ef pbrook
        if (num_insns >= max_insns)
1970 2e70f6ef pbrook
            break;
1971 1b530a6d aurel32
        if (singlestep)
1972 1b530a6d aurel32
            break;
1973 fdf9b3e8 bellard
    }
1974 2e70f6ef pbrook
    if (tb->cflags & CF_LAST_IO)
1975 2e70f6ef pbrook
        gen_io_end();
1976 fdf9b3e8 bellard
    if (env->singlestep_enabled) {
1977 bdbf22e6 aurel32
        tcg_gen_movi_i32(cpu_pc, ctx.pc);
1978 a7812ae4 pbrook
        gen_helper_debug();
1979 823029f9 ths
    } else {
1980 823029f9 ths
        switch (ctx.bstate) {
1981 823029f9 ths
        case BS_STOP:
1982 823029f9 ths
            /* gen_op_interrupt_restart(); */
1983 823029f9 ths
            /* fall through */
1984 823029f9 ths
        case BS_NONE:
1985 823029f9 ths
            if (ctx.flags) {
1986 1000822b aurel32
                gen_store_flags(ctx.flags | DELAY_SLOT_CLEARME);
1987 823029f9 ths
            }
1988 823029f9 ths
            gen_goto_tb(&ctx, 0, ctx.pc);
1989 823029f9 ths
            break;
1990 823029f9 ths
        case BS_EXCP:
1991 823029f9 ths
            /* gen_op_interrupt_restart(); */
1992 57fec1fe bellard
            tcg_gen_exit_tb(0);
1993 823029f9 ths
            break;
1994 823029f9 ths
        case BS_BRANCH:
1995 823029f9 ths
        default:
1996 823029f9 ths
            break;
1997 823029f9 ths
        }
1998 fdf9b3e8 bellard
    }
1999 823029f9 ths
2000 2e70f6ef pbrook
    gen_icount_end(tb, num_insns);
2001 fdf9b3e8 bellard
    *gen_opc_ptr = INDEX_op_end;
2002 355fb23d pbrook
    if (search_pc) {
2003 355fb23d pbrook
        i = gen_opc_ptr - gen_opc_buf;
2004 355fb23d pbrook
        ii++;
2005 355fb23d pbrook
        while (ii <= i)
2006 355fb23d pbrook
            gen_opc_instr_start[ii++] = 0;
2007 355fb23d pbrook
    } else {
2008 355fb23d pbrook
        tb->size = ctx.pc - pc_start;
2009 2e70f6ef pbrook
        tb->icount = num_insns;
2010 355fb23d pbrook
    }
2011 fdf9b3e8 bellard
2012 fdf9b3e8 bellard
#ifdef DEBUG_DISAS
2013 fdf9b3e8 bellard
#ifdef SH4_DEBUG_DISAS
2014 93fcfe39 aliguori
    qemu_log_mask(CPU_LOG_TB_IN_ASM, "\n");
2015 fdf9b3e8 bellard
#endif
2016 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
2017 93fcfe39 aliguori
        qemu_log("IN:\n");        /* , lookup_symbol(pc_start)); */
2018 93fcfe39 aliguori
        log_target_disas(pc_start, ctx.pc - pc_start, 0);
2019 93fcfe39 aliguori
        qemu_log("\n");
2020 fdf9b3e8 bellard
    }
2021 fdf9b3e8 bellard
#endif
2022 fdf9b3e8 bellard
}
2023 fdf9b3e8 bellard
2024 2cfc5f17 ths
void gen_intermediate_code(CPUState * env, struct TranslationBlock *tb)
2025 fdf9b3e8 bellard
{
2026 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 0);
2027 fdf9b3e8 bellard
}
2028 fdf9b3e8 bellard
2029 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState * env, struct TranslationBlock *tb)
2030 fdf9b3e8 bellard
{
2031 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 1);
2032 fdf9b3e8 bellard
}
2033 d2856f1a aurel32
2034 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
2035 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
2036 d2856f1a aurel32
{
2037 d2856f1a aurel32
    env->pc = gen_opc_pc[pc_pos];
2038 d2856f1a aurel32
    env->flags = gen_opc_hflags[pc_pos];
2039 d2856f1a aurel32
}