Statistics
| Branch: | Revision:

root / hw / ne2000.c @ bc578fe0

History | View | Annotate | Download (22.4 kB)

1 80cabfad bellard
/*
2 80cabfad bellard
 * QEMU NE2000 emulation
3 5fafdf24 ths
 *
4 80cabfad bellard
 * Copyright (c) 2003-2004 Fabrice Bellard
5 5fafdf24 ths
 *
6 80cabfad bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 80cabfad bellard
 * of this software and associated documentation files (the "Software"), to deal
8 80cabfad bellard
 * in the Software without restriction, including without limitation the rights
9 80cabfad bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 80cabfad bellard
 * copies of the Software, and to permit persons to whom the Software is
11 80cabfad bellard
 * furnished to do so, subject to the following conditions:
12 80cabfad bellard
 *
13 80cabfad bellard
 * The above copyright notice and this permission notice shall be included in
14 80cabfad bellard
 * all copies or substantial portions of the Software.
15 80cabfad bellard
 *
16 80cabfad bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 80cabfad bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 80cabfad bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 80cabfad bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 80cabfad bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 80cabfad bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 80cabfad bellard
 * THE SOFTWARE.
23 80cabfad bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "pci.h"
26 87ecb68b pbrook
#include "net.h"
27 9453c5bc Gerd Hoffmann
#include "ne2000.h"
28 80cabfad bellard
29 80cabfad bellard
/* debug NE2000 card */
30 80cabfad bellard
//#define DEBUG_NE2000
31 80cabfad bellard
32 b41a2cd1 bellard
#define MAX_ETH_FRAME_SIZE 1514
33 80cabfad bellard
34 80cabfad bellard
#define E8390_CMD        0x00  /* The command register (for all pages) */
35 80cabfad bellard
/* Page 0 register offsets. */
36 80cabfad bellard
#define EN0_CLDALO        0x01        /* Low byte of current local dma addr  RD */
37 80cabfad bellard
#define EN0_STARTPG        0x01        /* Starting page of ring bfr WR */
38 80cabfad bellard
#define EN0_CLDAHI        0x02        /* High byte of current local dma addr  RD */
39 80cabfad bellard
#define EN0_STOPPG        0x02        /* Ending page +1 of ring bfr WR */
40 80cabfad bellard
#define EN0_BOUNDARY        0x03        /* Boundary page of ring bfr RD WR */
41 80cabfad bellard
#define EN0_TSR                0x04        /* Transmit status reg RD */
42 80cabfad bellard
#define EN0_TPSR        0x04        /* Transmit starting page WR */
43 80cabfad bellard
#define EN0_NCR                0x05        /* Number of collision reg RD */
44 80cabfad bellard
#define EN0_TCNTLO        0x05        /* Low  byte of tx byte count WR */
45 80cabfad bellard
#define EN0_FIFO        0x06        /* FIFO RD */
46 80cabfad bellard
#define EN0_TCNTHI        0x06        /* High byte of tx byte count WR */
47 80cabfad bellard
#define EN0_ISR                0x07        /* Interrupt status reg RD WR */
48 80cabfad bellard
#define EN0_CRDALO        0x08        /* low byte of current remote dma address RD */
49 80cabfad bellard
#define EN0_RSARLO        0x08        /* Remote start address reg 0 */
50 80cabfad bellard
#define EN0_CRDAHI        0x09        /* high byte, current remote dma address RD */
51 80cabfad bellard
#define EN0_RSARHI        0x09        /* Remote start address reg 1 */
52 80cabfad bellard
#define EN0_RCNTLO        0x0a        /* Remote byte count reg WR */
53 089af991 bellard
#define EN0_RTL8029ID0        0x0a        /* Realtek ID byte #1 RD */
54 80cabfad bellard
#define EN0_RCNTHI        0x0b        /* Remote byte count reg WR */
55 089af991 bellard
#define EN0_RTL8029ID1        0x0b        /* Realtek ID byte #2 RD */
56 80cabfad bellard
#define EN0_RSR                0x0c        /* rx status reg RD */
57 80cabfad bellard
#define EN0_RXCR        0x0c        /* RX configuration reg WR */
58 80cabfad bellard
#define EN0_TXCR        0x0d        /* TX configuration reg WR */
59 80cabfad bellard
#define EN0_COUNTER0        0x0d        /* Rcv alignment error counter RD */
60 80cabfad bellard
#define EN0_DCFG        0x0e        /* Data configuration reg WR */
61 80cabfad bellard
#define EN0_COUNTER1        0x0e        /* Rcv CRC error counter RD */
62 80cabfad bellard
#define EN0_IMR                0x0f        /* Interrupt mask reg WR */
63 80cabfad bellard
#define EN0_COUNTER2        0x0f        /* Rcv missed frame error counter RD */
64 80cabfad bellard
65 80cabfad bellard
#define EN1_PHYS        0x11
66 80cabfad bellard
#define EN1_CURPAG      0x17
67 80cabfad bellard
#define EN1_MULT        0x18
68 80cabfad bellard
69 a343df16 bellard
#define EN2_STARTPG        0x21        /* Starting page of ring bfr RD */
70 a343df16 bellard
#define EN2_STOPPG        0x22        /* Ending page +1 of ring bfr RD */
71 a343df16 bellard
72 089af991 bellard
#define EN3_CONFIG0        0x33
73 089af991 bellard
#define EN3_CONFIG1        0x34
74 089af991 bellard
#define EN3_CONFIG2        0x35
75 089af991 bellard
#define EN3_CONFIG3        0x36
76 089af991 bellard
77 80cabfad bellard
/*  Register accessed at EN_CMD, the 8390 base addr.  */
78 80cabfad bellard
#define E8390_STOP        0x01        /* Stop and reset the chip */
79 80cabfad bellard
#define E8390_START        0x02        /* Start the chip, clear reset */
80 80cabfad bellard
#define E8390_TRANS        0x04        /* Transmit a frame */
81 80cabfad bellard
#define E8390_RREAD        0x08        /* Remote read */
82 80cabfad bellard
#define E8390_RWRITE        0x10        /* Remote write  */
83 80cabfad bellard
#define E8390_NODMA        0x20        /* Remote DMA */
84 80cabfad bellard
#define E8390_PAGE0        0x00        /* Select page chip registers */
85 80cabfad bellard
#define E8390_PAGE1        0x40        /* using the two high-order bits */
86 80cabfad bellard
#define E8390_PAGE2        0x80        /* Page 3 is invalid. */
87 80cabfad bellard
88 80cabfad bellard
/* Bits in EN0_ISR - Interrupt status register */
89 80cabfad bellard
#define ENISR_RX        0x01        /* Receiver, no error */
90 80cabfad bellard
#define ENISR_TX        0x02        /* Transmitter, no error */
91 80cabfad bellard
#define ENISR_RX_ERR        0x04        /* Receiver, with error */
92 80cabfad bellard
#define ENISR_TX_ERR        0x08        /* Transmitter, with error */
93 80cabfad bellard
#define ENISR_OVER        0x10        /* Receiver overwrote the ring */
94 80cabfad bellard
#define ENISR_COUNTERS        0x20        /* Counters need emptying */
95 80cabfad bellard
#define ENISR_RDC        0x40        /* remote dma complete */
96 80cabfad bellard
#define ENISR_RESET        0x80        /* Reset completed */
97 80cabfad bellard
#define ENISR_ALL        0x3f        /* Interrupts we will enable */
98 80cabfad bellard
99 80cabfad bellard
/* Bits in received packet status byte and EN0_RSR*/
100 80cabfad bellard
#define ENRSR_RXOK        0x01        /* Received a good packet */
101 80cabfad bellard
#define ENRSR_CRC        0x02        /* CRC error */
102 80cabfad bellard
#define ENRSR_FAE        0x04        /* frame alignment error */
103 80cabfad bellard
#define ENRSR_FO        0x08        /* FIFO overrun */
104 80cabfad bellard
#define ENRSR_MPA        0x10        /* missed pkt */
105 80cabfad bellard
#define ENRSR_PHY        0x20        /* physical/multicast address */
106 80cabfad bellard
#define ENRSR_DIS        0x40        /* receiver disable. set in monitor mode */
107 80cabfad bellard
#define ENRSR_DEF        0x80        /* deferring */
108 80cabfad bellard
109 80cabfad bellard
/* Transmitted packet status, EN0_TSR. */
110 80cabfad bellard
#define ENTSR_PTX 0x01        /* Packet transmitted without error */
111 80cabfad bellard
#define ENTSR_ND  0x02        /* The transmit wasn't deferred. */
112 80cabfad bellard
#define ENTSR_COL 0x04        /* The transmit collided at least once. */
113 80cabfad bellard
#define ENTSR_ABT 0x08  /* The transmit collided 16 times, and was deferred. */
114 80cabfad bellard
#define ENTSR_CRS 0x10        /* The carrier sense was lost. */
115 80cabfad bellard
#define ENTSR_FU  0x20  /* A "FIFO underrun" occurred during transmit. */
116 80cabfad bellard
#define ENTSR_CDH 0x40        /* The collision detect "heartbeat" signal was lost. */
117 80cabfad bellard
#define ENTSR_OWC 0x80  /* There was an out-of-window collision. */
118 80cabfad bellard
119 2b7a050a Juan Quintela
typedef struct PCINE2000State {
120 2b7a050a Juan Quintela
    PCIDevice dev;
121 2b7a050a Juan Quintela
    NE2000State ne2000;
122 2b7a050a Juan Quintela
} PCINE2000State;
123 2b7a050a Juan Quintela
124 9453c5bc Gerd Hoffmann
void ne2000_reset(NE2000State *s)
125 80cabfad bellard
{
126 80cabfad bellard
    int i;
127 80cabfad bellard
128 80cabfad bellard
    s->isr = ENISR_RESET;
129 7c9d8e07 bellard
    memcpy(s->mem, s->macaddr, 6);
130 80cabfad bellard
    s->mem[14] = 0x57;
131 80cabfad bellard
    s->mem[15] = 0x57;
132 80cabfad bellard
133 80cabfad bellard
    /* duplicate prom data */
134 80cabfad bellard
    for(i = 15;i >= 0; i--) {
135 80cabfad bellard
        s->mem[2 * i] = s->mem[i];
136 80cabfad bellard
        s->mem[2 * i + 1] = s->mem[i];
137 80cabfad bellard
    }
138 80cabfad bellard
}
139 80cabfad bellard
140 80cabfad bellard
static void ne2000_update_irq(NE2000State *s)
141 80cabfad bellard
{
142 80cabfad bellard
    int isr;
143 a343df16 bellard
    isr = (s->isr & s->imr) & 0x7f;
144 a541f297 bellard
#if defined(DEBUG_NE2000)
145 d537cf6c pbrook
    printf("NE2000: Set IRQ to %d (%02x %02x)\n",
146 d537cf6c pbrook
           isr ? 1 : 0, s->isr, s->imr);
147 a541f297 bellard
#endif
148 d537cf6c pbrook
    qemu_set_irq(s->irq, (isr != 0));
149 80cabfad bellard
}
150 80cabfad bellard
151 7c9d8e07 bellard
#define POLYNOMIAL 0x04c11db6
152 7c9d8e07 bellard
153 7c9d8e07 bellard
/* From FreeBSD */
154 7c9d8e07 bellard
/* XXX: optimize */
155 7c9d8e07 bellard
static int compute_mcast_idx(const uint8_t *ep)
156 7c9d8e07 bellard
{
157 7c9d8e07 bellard
    uint32_t crc;
158 7c9d8e07 bellard
    int carry, i, j;
159 7c9d8e07 bellard
    uint8_t b;
160 7c9d8e07 bellard
161 7c9d8e07 bellard
    crc = 0xffffffff;
162 7c9d8e07 bellard
    for (i = 0; i < 6; i++) {
163 7c9d8e07 bellard
        b = *ep++;
164 7c9d8e07 bellard
        for (j = 0; j < 8; j++) {
165 7c9d8e07 bellard
            carry = ((crc & 0x80000000L) ? 1 : 0) ^ (b & 0x01);
166 7c9d8e07 bellard
            crc <<= 1;
167 7c9d8e07 bellard
            b >>= 1;
168 7c9d8e07 bellard
            if (carry)
169 7c9d8e07 bellard
                crc = ((crc ^ POLYNOMIAL) | carry);
170 7c9d8e07 bellard
        }
171 7c9d8e07 bellard
    }
172 7c9d8e07 bellard
    return (crc >> 26);
173 7c9d8e07 bellard
}
174 7c9d8e07 bellard
175 d861b05e pbrook
static int ne2000_buffer_full(NE2000State *s)
176 80cabfad bellard
{
177 80cabfad bellard
    int avail, index, boundary;
178 d861b05e pbrook
179 80cabfad bellard
    index = s->curpag << 8;
180 80cabfad bellard
    boundary = s->boundary << 8;
181 28c1c656 ths
    if (index < boundary)
182 80cabfad bellard
        avail = boundary - index;
183 80cabfad bellard
    else
184 80cabfad bellard
        avail = (s->stop - s->start) - (index - boundary);
185 80cabfad bellard
    if (avail < (MAX_ETH_FRAME_SIZE + 4))
186 d861b05e pbrook
        return 1;
187 d861b05e pbrook
    return 0;
188 d861b05e pbrook
}
189 d861b05e pbrook
190 9453c5bc Gerd Hoffmann
int ne2000_can_receive(VLANClientState *vc)
191 d861b05e pbrook
{
192 e3f5ec2b Mark McLoughlin
    NE2000State *s = vc->opaque;
193 3b46e624 ths
194 d861b05e pbrook
    if (s->cmd & E8390_STOP)
195 e89f00e6 aurel32
        return 1;
196 d861b05e pbrook
    return !ne2000_buffer_full(s);
197 80cabfad bellard
}
198 80cabfad bellard
199 b41a2cd1 bellard
#define MIN_BUF_SIZE 60
200 b41a2cd1 bellard
201 9453c5bc Gerd Hoffmann
ssize_t ne2000_receive(VLANClientState *vc, const uint8_t *buf, size_t size_)
202 80cabfad bellard
{
203 e3f5ec2b Mark McLoughlin
    NE2000State *s = vc->opaque;
204 4f1c942b Mark McLoughlin
    int size = size_;
205 80cabfad bellard
    uint8_t *p;
206 0ae045ae ths
    unsigned int total_len, next, avail, len, index, mcast_idx;
207 b41a2cd1 bellard
    uint8_t buf1[60];
208 5fafdf24 ths
    static const uint8_t broadcast_macaddr[6] =
209 7c9d8e07 bellard
        { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
210 3b46e624 ths
211 80cabfad bellard
#if defined(DEBUG_NE2000)
212 80cabfad bellard
    printf("NE2000: received len=%d\n", size);
213 80cabfad bellard
#endif
214 80cabfad bellard
215 d861b05e pbrook
    if (s->cmd & E8390_STOP || ne2000_buffer_full(s))
216 4f1c942b Mark McLoughlin
        return -1;
217 3b46e624 ths
218 7c9d8e07 bellard
    /* XXX: check this */
219 7c9d8e07 bellard
    if (s->rxcr & 0x10) {
220 7c9d8e07 bellard
        /* promiscuous: receive all */
221 7c9d8e07 bellard
    } else {
222 7c9d8e07 bellard
        if (!memcmp(buf,  broadcast_macaddr, 6)) {
223 7c9d8e07 bellard
            /* broadcast address */
224 7c9d8e07 bellard
            if (!(s->rxcr & 0x04))
225 4f1c942b Mark McLoughlin
                return size;
226 7c9d8e07 bellard
        } else if (buf[0] & 0x01) {
227 7c9d8e07 bellard
            /* multicast */
228 7c9d8e07 bellard
            if (!(s->rxcr & 0x08))
229 4f1c942b Mark McLoughlin
                return size;
230 7c9d8e07 bellard
            mcast_idx = compute_mcast_idx(buf);
231 7c9d8e07 bellard
            if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
232 4f1c942b Mark McLoughlin
                return size;
233 7c9d8e07 bellard
        } else if (s->mem[0] == buf[0] &&
234 3b46e624 ths
                   s->mem[2] == buf[1] &&
235 3b46e624 ths
                   s->mem[4] == buf[2] &&
236 3b46e624 ths
                   s->mem[6] == buf[3] &&
237 3b46e624 ths
                   s->mem[8] == buf[4] &&
238 7c9d8e07 bellard
                   s->mem[10] == buf[5]) {
239 7c9d8e07 bellard
            /* match */
240 7c9d8e07 bellard
        } else {
241 4f1c942b Mark McLoughlin
            return size;
242 7c9d8e07 bellard
        }
243 7c9d8e07 bellard
    }
244 7c9d8e07 bellard
245 7c9d8e07 bellard
246 b41a2cd1 bellard
    /* if too small buffer, then expand it */
247 b41a2cd1 bellard
    if (size < MIN_BUF_SIZE) {
248 b41a2cd1 bellard
        memcpy(buf1, buf, size);
249 b41a2cd1 bellard
        memset(buf1 + size, 0, MIN_BUF_SIZE - size);
250 b41a2cd1 bellard
        buf = buf1;
251 b41a2cd1 bellard
        size = MIN_BUF_SIZE;
252 b41a2cd1 bellard
    }
253 b41a2cd1 bellard
254 80cabfad bellard
    index = s->curpag << 8;
255 80cabfad bellard
    /* 4 bytes for header */
256 80cabfad bellard
    total_len = size + 4;
257 80cabfad bellard
    /* address for next packet (4 bytes for CRC) */
258 80cabfad bellard
    next = index + ((total_len + 4 + 255) & ~0xff);
259 80cabfad bellard
    if (next >= s->stop)
260 80cabfad bellard
        next -= (s->stop - s->start);
261 80cabfad bellard
    /* prepare packet header */
262 80cabfad bellard
    p = s->mem + index;
263 8d6c7eb8 bellard
    s->rsr = ENRSR_RXOK; /* receive status */
264 8d6c7eb8 bellard
    /* XXX: check this */
265 8d6c7eb8 bellard
    if (buf[0] & 0x01)
266 8d6c7eb8 bellard
        s->rsr |= ENRSR_PHY;
267 8d6c7eb8 bellard
    p[0] = s->rsr;
268 80cabfad bellard
    p[1] = next >> 8;
269 80cabfad bellard
    p[2] = total_len;
270 80cabfad bellard
    p[3] = total_len >> 8;
271 80cabfad bellard
    index += 4;
272 80cabfad bellard
273 80cabfad bellard
    /* write packet data */
274 80cabfad bellard
    while (size > 0) {
275 0ae045ae ths
        if (index <= s->stop)
276 0ae045ae ths
            avail = s->stop - index;
277 0ae045ae ths
        else
278 0ae045ae ths
            avail = 0;
279 80cabfad bellard
        len = size;
280 80cabfad bellard
        if (len > avail)
281 80cabfad bellard
            len = avail;
282 80cabfad bellard
        memcpy(s->mem + index, buf, len);
283 80cabfad bellard
        buf += len;
284 80cabfad bellard
        index += len;
285 80cabfad bellard
        if (index == s->stop)
286 80cabfad bellard
            index = s->start;
287 80cabfad bellard
        size -= len;
288 80cabfad bellard
    }
289 80cabfad bellard
    s->curpag = next >> 8;
290 8d6c7eb8 bellard
291 9f083493 ths
    /* now we can signal we have received something */
292 80cabfad bellard
    s->isr |= ENISR_RX;
293 80cabfad bellard
    ne2000_update_irq(s);
294 4f1c942b Mark McLoughlin
295 4f1c942b Mark McLoughlin
    return size_;
296 80cabfad bellard
}
297 80cabfad bellard
298 9453c5bc Gerd Hoffmann
void ne2000_ioport_write(void *opaque, uint32_t addr, uint32_t val)
299 80cabfad bellard
{
300 b41a2cd1 bellard
    NE2000State *s = opaque;
301 40545f84 bellard
    int offset, page, index;
302 80cabfad bellard
303 80cabfad bellard
    addr &= 0xf;
304 80cabfad bellard
#ifdef DEBUG_NE2000
305 80cabfad bellard
    printf("NE2000: write addr=0x%x val=0x%02x\n", addr, val);
306 80cabfad bellard
#endif
307 80cabfad bellard
    if (addr == E8390_CMD) {
308 80cabfad bellard
        /* control register */
309 80cabfad bellard
        s->cmd = val;
310 a343df16 bellard
        if (!(val & E8390_STOP)) { /* START bit makes no sense on RTL8029... */
311 ee9dbb29 bellard
            s->isr &= ~ENISR_RESET;
312 e91c8a77 ths
            /* test specific case: zero length transfer */
313 80cabfad bellard
            if ((val & (E8390_RREAD | E8390_RWRITE)) &&
314 80cabfad bellard
                s->rcnt == 0) {
315 80cabfad bellard
                s->isr |= ENISR_RDC;
316 80cabfad bellard
                ne2000_update_irq(s);
317 80cabfad bellard
            }
318 80cabfad bellard
            if (val & E8390_TRANS) {
319 40545f84 bellard
                index = (s->tpsr << 8);
320 5fafdf24 ths
                /* XXX: next 2 lines are a hack to make netware 3.11 work */
321 40545f84 bellard
                if (index >= NE2000_PMEM_END)
322 40545f84 bellard
                    index -= NE2000_PMEM_SIZE;
323 40545f84 bellard
                /* fail safe: check range on the transmitted length  */
324 40545f84 bellard
                if (index + s->tcnt <= NE2000_PMEM_END) {
325 7c9d8e07 bellard
                    qemu_send_packet(s->vc, s->mem + index, s->tcnt);
326 40545f84 bellard
                }
327 e91c8a77 ths
                /* signal end of transfer */
328 80cabfad bellard
                s->tsr = ENTSR_PTX;
329 80cabfad bellard
                s->isr |= ENISR_TX;
330 5fafdf24 ths
                s->cmd &= ~E8390_TRANS;
331 80cabfad bellard
                ne2000_update_irq(s);
332 80cabfad bellard
            }
333 80cabfad bellard
        }
334 80cabfad bellard
    } else {
335 80cabfad bellard
        page = s->cmd >> 6;
336 80cabfad bellard
        offset = addr | (page << 4);
337 80cabfad bellard
        switch(offset) {
338 80cabfad bellard
        case EN0_STARTPG:
339 80cabfad bellard
            s->start = val << 8;
340 80cabfad bellard
            break;
341 80cabfad bellard
        case EN0_STOPPG:
342 80cabfad bellard
            s->stop = val << 8;
343 80cabfad bellard
            break;
344 80cabfad bellard
        case EN0_BOUNDARY:
345 80cabfad bellard
            s->boundary = val;
346 80cabfad bellard
            break;
347 80cabfad bellard
        case EN0_IMR:
348 80cabfad bellard
            s->imr = val;
349 80cabfad bellard
            ne2000_update_irq(s);
350 80cabfad bellard
            break;
351 80cabfad bellard
        case EN0_TPSR:
352 80cabfad bellard
            s->tpsr = val;
353 80cabfad bellard
            break;
354 80cabfad bellard
        case EN0_TCNTLO:
355 80cabfad bellard
            s->tcnt = (s->tcnt & 0xff00) | val;
356 80cabfad bellard
            break;
357 80cabfad bellard
        case EN0_TCNTHI:
358 80cabfad bellard
            s->tcnt = (s->tcnt & 0x00ff) | (val << 8);
359 80cabfad bellard
            break;
360 80cabfad bellard
        case EN0_RSARLO:
361 80cabfad bellard
            s->rsar = (s->rsar & 0xff00) | val;
362 80cabfad bellard
            break;
363 80cabfad bellard
        case EN0_RSARHI:
364 80cabfad bellard
            s->rsar = (s->rsar & 0x00ff) | (val << 8);
365 80cabfad bellard
            break;
366 80cabfad bellard
        case EN0_RCNTLO:
367 80cabfad bellard
            s->rcnt = (s->rcnt & 0xff00) | val;
368 80cabfad bellard
            break;
369 80cabfad bellard
        case EN0_RCNTHI:
370 80cabfad bellard
            s->rcnt = (s->rcnt & 0x00ff) | (val << 8);
371 80cabfad bellard
            break;
372 7c9d8e07 bellard
        case EN0_RXCR:
373 7c9d8e07 bellard
            s->rxcr = val;
374 7c9d8e07 bellard
            break;
375 80cabfad bellard
        case EN0_DCFG:
376 80cabfad bellard
            s->dcfg = val;
377 80cabfad bellard
            break;
378 80cabfad bellard
        case EN0_ISR:
379 ee9dbb29 bellard
            s->isr &= ~(val & 0x7f);
380 80cabfad bellard
            ne2000_update_irq(s);
381 80cabfad bellard
            break;
382 80cabfad bellard
        case EN1_PHYS ... EN1_PHYS + 5:
383 80cabfad bellard
            s->phys[offset - EN1_PHYS] = val;
384 80cabfad bellard
            break;
385 80cabfad bellard
        case EN1_CURPAG:
386 80cabfad bellard
            s->curpag = val;
387 80cabfad bellard
            break;
388 80cabfad bellard
        case EN1_MULT ... EN1_MULT + 7:
389 80cabfad bellard
            s->mult[offset - EN1_MULT] = val;
390 80cabfad bellard
            break;
391 80cabfad bellard
        }
392 80cabfad bellard
    }
393 80cabfad bellard
}
394 80cabfad bellard
395 9453c5bc Gerd Hoffmann
uint32_t ne2000_ioport_read(void *opaque, uint32_t addr)
396 80cabfad bellard
{
397 b41a2cd1 bellard
    NE2000State *s = opaque;
398 80cabfad bellard
    int offset, page, ret;
399 80cabfad bellard
400 80cabfad bellard
    addr &= 0xf;
401 80cabfad bellard
    if (addr == E8390_CMD) {
402 80cabfad bellard
        ret = s->cmd;
403 80cabfad bellard
    } else {
404 80cabfad bellard
        page = s->cmd >> 6;
405 80cabfad bellard
        offset = addr | (page << 4);
406 80cabfad bellard
        switch(offset) {
407 80cabfad bellard
        case EN0_TSR:
408 80cabfad bellard
            ret = s->tsr;
409 80cabfad bellard
            break;
410 80cabfad bellard
        case EN0_BOUNDARY:
411 80cabfad bellard
            ret = s->boundary;
412 80cabfad bellard
            break;
413 80cabfad bellard
        case EN0_ISR:
414 80cabfad bellard
            ret = s->isr;
415 80cabfad bellard
            break;
416 ee9dbb29 bellard
        case EN0_RSARLO:
417 ee9dbb29 bellard
            ret = s->rsar & 0x00ff;
418 ee9dbb29 bellard
            break;
419 ee9dbb29 bellard
        case EN0_RSARHI:
420 ee9dbb29 bellard
            ret = s->rsar >> 8;
421 ee9dbb29 bellard
            break;
422 80cabfad bellard
        case EN1_PHYS ... EN1_PHYS + 5:
423 80cabfad bellard
            ret = s->phys[offset - EN1_PHYS];
424 80cabfad bellard
            break;
425 80cabfad bellard
        case EN1_CURPAG:
426 80cabfad bellard
            ret = s->curpag;
427 80cabfad bellard
            break;
428 80cabfad bellard
        case EN1_MULT ... EN1_MULT + 7:
429 80cabfad bellard
            ret = s->mult[offset - EN1_MULT];
430 80cabfad bellard
            break;
431 8d6c7eb8 bellard
        case EN0_RSR:
432 8d6c7eb8 bellard
            ret = s->rsr;
433 8d6c7eb8 bellard
            break;
434 a343df16 bellard
        case EN2_STARTPG:
435 a343df16 bellard
            ret = s->start >> 8;
436 a343df16 bellard
            break;
437 a343df16 bellard
        case EN2_STOPPG:
438 a343df16 bellard
            ret = s->stop >> 8;
439 a343df16 bellard
            break;
440 089af991 bellard
        case EN0_RTL8029ID0:
441 089af991 bellard
            ret = 0x50;
442 089af991 bellard
            break;
443 089af991 bellard
        case EN0_RTL8029ID1:
444 089af991 bellard
            ret = 0x43;
445 089af991 bellard
            break;
446 089af991 bellard
        case EN3_CONFIG0:
447 089af991 bellard
            ret = 0;                /* 10baseT media */
448 089af991 bellard
            break;
449 089af991 bellard
        case EN3_CONFIG2:
450 089af991 bellard
            ret = 0x40;                /* 10baseT active */
451 089af991 bellard
            break;
452 089af991 bellard
        case EN3_CONFIG3:
453 089af991 bellard
            ret = 0x40;                /* Full duplex */
454 089af991 bellard
            break;
455 80cabfad bellard
        default:
456 80cabfad bellard
            ret = 0x00;
457 80cabfad bellard
            break;
458 80cabfad bellard
        }
459 80cabfad bellard
    }
460 80cabfad bellard
#ifdef DEBUG_NE2000
461 80cabfad bellard
    printf("NE2000: read addr=0x%x val=%02x\n", addr, ret);
462 80cabfad bellard
#endif
463 80cabfad bellard
    return ret;
464 80cabfad bellard
}
465 80cabfad bellard
466 5fafdf24 ths
static inline void ne2000_mem_writeb(NE2000State *s, uint32_t addr,
467 69b91039 bellard
                                     uint32_t val)
468 ee9dbb29 bellard
{
469 5fafdf24 ths
    if (addr < 32 ||
470 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
471 ee9dbb29 bellard
        s->mem[addr] = val;
472 ee9dbb29 bellard
    }
473 ee9dbb29 bellard
}
474 ee9dbb29 bellard
475 5fafdf24 ths
static inline void ne2000_mem_writew(NE2000State *s, uint32_t addr,
476 ee9dbb29 bellard
                                     uint32_t val)
477 ee9dbb29 bellard
{
478 ee9dbb29 bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
479 5fafdf24 ths
    if (addr < 32 ||
480 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
481 69b91039 bellard
        *(uint16_t *)(s->mem + addr) = cpu_to_le16(val);
482 69b91039 bellard
    }
483 69b91039 bellard
}
484 69b91039 bellard
485 5fafdf24 ths
static inline void ne2000_mem_writel(NE2000State *s, uint32_t addr,
486 69b91039 bellard
                                     uint32_t val)
487 69b91039 bellard
{
488 57ccbabe bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
489 5fafdf24 ths
    if (addr < 32 ||
490 69b91039 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
491 57ccbabe bellard
        cpu_to_le32wu((uint32_t *)(s->mem + addr), val);
492 ee9dbb29 bellard
    }
493 ee9dbb29 bellard
}
494 ee9dbb29 bellard
495 ee9dbb29 bellard
static inline uint32_t ne2000_mem_readb(NE2000State *s, uint32_t addr)
496 ee9dbb29 bellard
{
497 5fafdf24 ths
    if (addr < 32 ||
498 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
499 ee9dbb29 bellard
        return s->mem[addr];
500 ee9dbb29 bellard
    } else {
501 ee9dbb29 bellard
        return 0xff;
502 ee9dbb29 bellard
    }
503 ee9dbb29 bellard
}
504 ee9dbb29 bellard
505 ee9dbb29 bellard
static inline uint32_t ne2000_mem_readw(NE2000State *s, uint32_t addr)
506 ee9dbb29 bellard
{
507 ee9dbb29 bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
508 5fafdf24 ths
    if (addr < 32 ||
509 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
510 69b91039 bellard
        return le16_to_cpu(*(uint16_t *)(s->mem + addr));
511 ee9dbb29 bellard
    } else {
512 ee9dbb29 bellard
        return 0xffff;
513 ee9dbb29 bellard
    }
514 ee9dbb29 bellard
}
515 ee9dbb29 bellard
516 69b91039 bellard
static inline uint32_t ne2000_mem_readl(NE2000State *s, uint32_t addr)
517 69b91039 bellard
{
518 57ccbabe bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
519 5fafdf24 ths
    if (addr < 32 ||
520 69b91039 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
521 57ccbabe bellard
        return le32_to_cpupu((uint32_t *)(s->mem + addr));
522 69b91039 bellard
    } else {
523 69b91039 bellard
        return 0xffffffff;
524 69b91039 bellard
    }
525 69b91039 bellard
}
526 69b91039 bellard
527 3df3f6fd bellard
static inline void ne2000_dma_update(NE2000State *s, int len)
528 3df3f6fd bellard
{
529 3df3f6fd bellard
    s->rsar += len;
530 3df3f6fd bellard
    /* wrap */
531 3df3f6fd bellard
    /* XXX: check what to do if rsar > stop */
532 3df3f6fd bellard
    if (s->rsar == s->stop)
533 3df3f6fd bellard
        s->rsar = s->start;
534 3df3f6fd bellard
535 3df3f6fd bellard
    if (s->rcnt <= len) {
536 3df3f6fd bellard
        s->rcnt = 0;
537 e91c8a77 ths
        /* signal end of transfer */
538 3df3f6fd bellard
        s->isr |= ENISR_RDC;
539 3df3f6fd bellard
        ne2000_update_irq(s);
540 3df3f6fd bellard
    } else {
541 3df3f6fd bellard
        s->rcnt -= len;
542 3df3f6fd bellard
    }
543 3df3f6fd bellard
}
544 3df3f6fd bellard
545 9453c5bc Gerd Hoffmann
void ne2000_asic_ioport_write(void *opaque, uint32_t addr, uint32_t val)
546 80cabfad bellard
{
547 b41a2cd1 bellard
    NE2000State *s = opaque;
548 80cabfad bellard
549 80cabfad bellard
#ifdef DEBUG_NE2000
550 80cabfad bellard
    printf("NE2000: asic write val=0x%04x\n", val);
551 80cabfad bellard
#endif
552 ee9dbb29 bellard
    if (s->rcnt == 0)
553 3df3f6fd bellard
        return;
554 80cabfad bellard
    if (s->dcfg & 0x01) {
555 80cabfad bellard
        /* 16 bit access */
556 ee9dbb29 bellard
        ne2000_mem_writew(s, s->rsar, val);
557 3df3f6fd bellard
        ne2000_dma_update(s, 2);
558 80cabfad bellard
    } else {
559 80cabfad bellard
        /* 8 bit access */
560 ee9dbb29 bellard
        ne2000_mem_writeb(s, s->rsar, val);
561 3df3f6fd bellard
        ne2000_dma_update(s, 1);
562 80cabfad bellard
    }
563 80cabfad bellard
}
564 80cabfad bellard
565 9453c5bc Gerd Hoffmann
uint32_t ne2000_asic_ioport_read(void *opaque, uint32_t addr)
566 80cabfad bellard
{
567 b41a2cd1 bellard
    NE2000State *s = opaque;
568 80cabfad bellard
    int ret;
569 80cabfad bellard
570 80cabfad bellard
    if (s->dcfg & 0x01) {
571 80cabfad bellard
        /* 16 bit access */
572 ee9dbb29 bellard
        ret = ne2000_mem_readw(s, s->rsar);
573 3df3f6fd bellard
        ne2000_dma_update(s, 2);
574 80cabfad bellard
    } else {
575 80cabfad bellard
        /* 8 bit access */
576 ee9dbb29 bellard
        ret = ne2000_mem_readb(s, s->rsar);
577 3df3f6fd bellard
        ne2000_dma_update(s, 1);
578 80cabfad bellard
    }
579 80cabfad bellard
#ifdef DEBUG_NE2000
580 80cabfad bellard
    printf("NE2000: asic read val=0x%04x\n", ret);
581 80cabfad bellard
#endif
582 80cabfad bellard
    return ret;
583 80cabfad bellard
}
584 80cabfad bellard
585 69b91039 bellard
static void ne2000_asic_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
586 69b91039 bellard
{
587 69b91039 bellard
    NE2000State *s = opaque;
588 69b91039 bellard
589 69b91039 bellard
#ifdef DEBUG_NE2000
590 69b91039 bellard
    printf("NE2000: asic writel val=0x%04x\n", val);
591 69b91039 bellard
#endif
592 69b91039 bellard
    if (s->rcnt == 0)
593 3df3f6fd bellard
        return;
594 69b91039 bellard
    /* 32 bit access */
595 69b91039 bellard
    ne2000_mem_writel(s, s->rsar, val);
596 3df3f6fd bellard
    ne2000_dma_update(s, 4);
597 69b91039 bellard
}
598 69b91039 bellard
599 69b91039 bellard
static uint32_t ne2000_asic_ioport_readl(void *opaque, uint32_t addr)
600 69b91039 bellard
{
601 69b91039 bellard
    NE2000State *s = opaque;
602 69b91039 bellard
    int ret;
603 69b91039 bellard
604 69b91039 bellard
    /* 32 bit access */
605 69b91039 bellard
    ret = ne2000_mem_readl(s, s->rsar);
606 3df3f6fd bellard
    ne2000_dma_update(s, 4);
607 69b91039 bellard
#ifdef DEBUG_NE2000
608 69b91039 bellard
    printf("NE2000: asic readl val=0x%04x\n", ret);
609 69b91039 bellard
#endif
610 69b91039 bellard
    return ret;
611 69b91039 bellard
}
612 69b91039 bellard
613 9453c5bc Gerd Hoffmann
void ne2000_reset_ioport_write(void *opaque, uint32_t addr, uint32_t val)
614 80cabfad bellard
{
615 80cabfad bellard
    /* nothing to do (end of reset pulse) */
616 80cabfad bellard
}
617 80cabfad bellard
618 9453c5bc Gerd Hoffmann
uint32_t ne2000_reset_ioport_read(void *opaque, uint32_t addr)
619 80cabfad bellard
{
620 b41a2cd1 bellard
    NE2000State *s = opaque;
621 80cabfad bellard
    ne2000_reset(s);
622 80cabfad bellard
    return 0;
623 80cabfad bellard
}
624 80cabfad bellard
625 9453c5bc Gerd Hoffmann
void ne2000_save(QEMUFile* f, void* opaque)
626 30ca2aab bellard
{
627 a10fcec6 Juan Quintela
        NE2000State* s = opaque;
628 60fe76f3 ths
        uint32_t tmp;
629 30ca2aab bellard
630 acff9df6 bellard
        qemu_put_8s(f, &s->rxcr);
631 acff9df6 bellard
632 30ca2aab bellard
        qemu_put_8s(f, &s->cmd);
633 30ca2aab bellard
        qemu_put_be32s(f, &s->start);
634 30ca2aab bellard
        qemu_put_be32s(f, &s->stop);
635 30ca2aab bellard
        qemu_put_8s(f, &s->boundary);
636 30ca2aab bellard
        qemu_put_8s(f, &s->tsr);
637 30ca2aab bellard
        qemu_put_8s(f, &s->tpsr);
638 30ca2aab bellard
        qemu_put_be16s(f, &s->tcnt);
639 30ca2aab bellard
        qemu_put_be16s(f, &s->rcnt);
640 30ca2aab bellard
        qemu_put_be32s(f, &s->rsar);
641 30ca2aab bellard
        qemu_put_8s(f, &s->rsr);
642 30ca2aab bellard
        qemu_put_8s(f, &s->isr);
643 30ca2aab bellard
        qemu_put_8s(f, &s->dcfg);
644 30ca2aab bellard
        qemu_put_8s(f, &s->imr);
645 30ca2aab bellard
        qemu_put_buffer(f, s->phys, 6);
646 30ca2aab bellard
        qemu_put_8s(f, &s->curpag);
647 30ca2aab bellard
        qemu_put_buffer(f, s->mult, 8);
648 d537cf6c pbrook
        tmp = 0;
649 d537cf6c pbrook
        qemu_put_be32s(f, &tmp); /* ignored, was irq */
650 30ca2aab bellard
        qemu_put_buffer(f, s->mem, NE2000_MEM_SIZE);
651 30ca2aab bellard
}
652 30ca2aab bellard
653 9453c5bc Gerd Hoffmann
int ne2000_load(QEMUFile* f, void* opaque, int version_id)
654 30ca2aab bellard
{
655 a10fcec6 Juan Quintela
        NE2000State* s = opaque;
656 60fe76f3 ths
        uint32_t tmp;
657 1941d19c bellard
658 1941d19c bellard
        if (version_id > 3)
659 1941d19c bellard
            return -EINVAL;
660 1941d19c bellard
661 1941d19c bellard
        if (version_id >= 2) {
662 acff9df6 bellard
            qemu_get_8s(f, &s->rxcr);
663 acff9df6 bellard
        } else {
664 1941d19c bellard
            s->rxcr = 0x0c;
665 acff9df6 bellard
        }
666 30ca2aab bellard
667 30ca2aab bellard
        qemu_get_8s(f, &s->cmd);
668 30ca2aab bellard
        qemu_get_be32s(f, &s->start);
669 30ca2aab bellard
        qemu_get_be32s(f, &s->stop);
670 30ca2aab bellard
        qemu_get_8s(f, &s->boundary);
671 30ca2aab bellard
        qemu_get_8s(f, &s->tsr);
672 30ca2aab bellard
        qemu_get_8s(f, &s->tpsr);
673 30ca2aab bellard
        qemu_get_be16s(f, &s->tcnt);
674 30ca2aab bellard
        qemu_get_be16s(f, &s->rcnt);
675 30ca2aab bellard
        qemu_get_be32s(f, &s->rsar);
676 30ca2aab bellard
        qemu_get_8s(f, &s->rsr);
677 30ca2aab bellard
        qemu_get_8s(f, &s->isr);
678 30ca2aab bellard
        qemu_get_8s(f, &s->dcfg);
679 30ca2aab bellard
        qemu_get_8s(f, &s->imr);
680 30ca2aab bellard
        qemu_get_buffer(f, s->phys, 6);
681 30ca2aab bellard
        qemu_get_8s(f, &s->curpag);
682 30ca2aab bellard
        qemu_get_buffer(f, s->mult, 8);
683 d537cf6c pbrook
        qemu_get_be32s(f, &tmp); /* ignored */
684 30ca2aab bellard
        qemu_get_buffer(f, s->mem, NE2000_MEM_SIZE);
685 30ca2aab bellard
686 30ca2aab bellard
        return 0;
687 30ca2aab bellard
}
688 30ca2aab bellard
689 a60380a5 Juan Quintela
static void pci_ne2000_save(QEMUFile* f, void* opaque)
690 a60380a5 Juan Quintela
{
691 a60380a5 Juan Quintela
        PCINE2000State* s = opaque;
692 a60380a5 Juan Quintela
693 a60380a5 Juan Quintela
        pci_device_save(&s->dev, f);
694 a60380a5 Juan Quintela
        ne2000_save(f, &s->ne2000);
695 a60380a5 Juan Quintela
}
696 a60380a5 Juan Quintela
697 a60380a5 Juan Quintela
static int pci_ne2000_load(QEMUFile* f, void* opaque, int version_id)
698 a60380a5 Juan Quintela
{
699 a60380a5 Juan Quintela
        PCINE2000State* s = opaque;
700 a60380a5 Juan Quintela
        int ret;
701 a60380a5 Juan Quintela
702 a60380a5 Juan Quintela
        if (version_id > 3)
703 a60380a5 Juan Quintela
            return -EINVAL;
704 a60380a5 Juan Quintela
705 a60380a5 Juan Quintela
        if (version_id >= 3) {
706 a60380a5 Juan Quintela
            ret = pci_device_load(&s->dev, f);
707 a60380a5 Juan Quintela
            if (ret < 0)
708 a60380a5 Juan Quintela
                return ret;
709 a60380a5 Juan Quintela
        }
710 a60380a5 Juan Quintela
711 a60380a5 Juan Quintela
        return ne2000_load(f, &s->ne2000, version_id);
712 a60380a5 Juan Quintela
}
713 a60380a5 Juan Quintela
714 69b91039 bellard
/***********************************************************/
715 69b91039 bellard
/* PCI NE2000 definitions */
716 69b91039 bellard
717 5fafdf24 ths
static void ne2000_map(PCIDevice *pci_dev, int region_num,
718 69b91039 bellard
                       uint32_t addr, uint32_t size, int type)
719 69b91039 bellard
{
720 377a7f06 Juan Quintela
    PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev);
721 69b91039 bellard
    NE2000State *s = &d->ne2000;
722 69b91039 bellard
723 69b91039 bellard
    register_ioport_write(addr, 16, 1, ne2000_ioport_write, s);
724 69b91039 bellard
    register_ioport_read(addr, 16, 1, ne2000_ioport_read, s);
725 69b91039 bellard
726 69b91039 bellard
    register_ioport_write(addr + 0x10, 1, 1, ne2000_asic_ioport_write, s);
727 69b91039 bellard
    register_ioport_read(addr + 0x10, 1, 1, ne2000_asic_ioport_read, s);
728 69b91039 bellard
    register_ioport_write(addr + 0x10, 2, 2, ne2000_asic_ioport_write, s);
729 69b91039 bellard
    register_ioport_read(addr + 0x10, 2, 2, ne2000_asic_ioport_read, s);
730 69b91039 bellard
    register_ioport_write(addr + 0x10, 4, 4, ne2000_asic_ioport_writel, s);
731 69b91039 bellard
    register_ioport_read(addr + 0x10, 4, 4, ne2000_asic_ioport_readl, s);
732 69b91039 bellard
733 69b91039 bellard
    register_ioport_write(addr + 0x1f, 1, 1, ne2000_reset_ioport_write, s);
734 69b91039 bellard
    register_ioport_read(addr + 0x1f, 1, 1, ne2000_reset_ioport_read, s);
735 69b91039 bellard
}
736 69b91039 bellard
737 b946a153 aliguori
static void ne2000_cleanup(VLANClientState *vc)
738 b946a153 aliguori
{
739 b946a153 aliguori
    NE2000State *s = vc->opaque;
740 b946a153 aliguori
741 b946a153 aliguori
    unregister_savevm("ne2000", s);
742 b946a153 aliguori
}
743 b946a153 aliguori
744 81a322d4 Gerd Hoffmann
static int pci_ne2000_init(PCIDevice *pci_dev)
745 69b91039 bellard
{
746 377a7f06 Juan Quintela
    PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev);
747 69b91039 bellard
    NE2000State *s;
748 69b91039 bellard
    uint8_t *pci_conf;
749 3b46e624 ths
750 69b91039 bellard
    pci_conf = d->dev.config;
751 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_REALTEK);
752 a770dc7e aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_REALTEK_8029);
753 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_NETWORK_ETHERNET);
754 6407f373 Isaku Yamahata
    pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
755 4a9c9687 bellard
    pci_conf[0x3d] = 1; // interrupt pin 0
756 3b46e624 ths
757 28c2c264 Avi Kivity
    pci_register_bar(&d->dev, 0, 0x100,
758 69b91039 bellard
                           PCI_ADDRESS_SPACE_IO, ne2000_map);
759 69b91039 bellard
    s = &d->ne2000;
760 d537cf6c pbrook
    s->irq = d->dev.irq[0];
761 9d07d757 Paul Brook
    qdev_get_macaddr(&d->dev.qdev, s->macaddr);
762 69b91039 bellard
    ne2000_reset(s);
763 9d07d757 Paul Brook
    s->vc = qdev_get_vlan_client(&d->dev.qdev,
764 463af534 Mark McLoughlin
                                 ne2000_can_receive, ne2000_receive, NULL,
765 b946a153 aliguori
                                 ne2000_cleanup, s);
766 7c9d8e07 bellard
767 7cb7434b aliguori
    qemu_format_nic_info_str(s->vc, s->macaddr);
768 3b46e624 ths
769 a60380a5 Juan Quintela
    register_savevm("ne2000", -1, 3, pci_ne2000_save, pci_ne2000_load, d);
770 81a322d4 Gerd Hoffmann
    return 0;
771 9d07d757 Paul Brook
}
772 72da4208 aliguori
773 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo ne2000_info = {
774 0aab0d3a Gerd Hoffmann
    .qdev.name = "ne2k_pci",
775 0aab0d3a Gerd Hoffmann
    .qdev.size = sizeof(PCINE2000State),
776 0aab0d3a Gerd Hoffmann
    .init      = pci_ne2000_init,
777 0aab0d3a Gerd Hoffmann
};
778 0aab0d3a Gerd Hoffmann
779 9d07d757 Paul Brook
static void ne2000_register_devices(void)
780 9d07d757 Paul Brook
{
781 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&ne2000_info);
782 69b91039 bellard
}
783 9d07d757 Paul Brook
784 9d07d757 Paul Brook
device_init(ne2000_register_devices)