Statistics
| Branch: | Revision:

root / hw / pxa2xx_lcd.c @ be62a2eb

History | View | Annotate | Download (29.1 kB)

1 a171fe39 balrog
/*
2 a171fe39 balrog
 * Intel XScale PXA255/270 LCDC emulation.
3 a171fe39 balrog
 *
4 a171fe39 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 a171fe39 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 a171fe39 balrog
 *
7 a171fe39 balrog
 * This code is licensed under the GPLv2.
8 a171fe39 balrog
 */
9 a171fe39 balrog
10 87ecb68b pbrook
#include "hw.h"
11 87ecb68b pbrook
#include "console.h"
12 87ecb68b pbrook
#include "pxa.h"
13 e27f01ef balrog
#include "pixel_ops.h"
14 87ecb68b pbrook
/* FIXME: For graphic_rotate. Should probably be done in common code.  */
15 87ecb68b pbrook
#include "sysemu.h"
16 714fa308 pbrook
#include "framebuffer.h"
17 a171fe39 balrog
18 2b7251e0 Juan Quintela
struct DMAChannel {
19 2b7251e0 Juan Quintela
    target_phys_addr_t branch;
20 46995409 Juan Quintela
    uint8_t up;
21 2b7251e0 Juan Quintela
    uint8_t palette[1024];
22 2b7251e0 Juan Quintela
    uint8_t pbuffer[1024];
23 2b7251e0 Juan Quintela
    void (*redraw)(PXA2xxLCDState *s, target_phys_addr_t addr,
24 2b7251e0 Juan Quintela
                   int *miny, int *maxy);
25 2b7251e0 Juan Quintela
26 2b7251e0 Juan Quintela
    target_phys_addr_t descriptor;
27 2b7251e0 Juan Quintela
    target_phys_addr_t source;
28 2b7251e0 Juan Quintela
    uint32_t id;
29 2b7251e0 Juan Quintela
    uint32_t command;
30 2b7251e0 Juan Quintela
};
31 2b7251e0 Juan Quintela
32 bc24a225 Paul Brook
struct PXA2xxLCDState {
33 75c9d6c2 Avi Kivity
    MemoryRegion *sysmem;
34 5a6fdd91 Benoît Canet
    MemoryRegion iomem;
35 a171fe39 balrog
    qemu_irq irq;
36 a171fe39 balrog
    int irqlevel;
37 a171fe39 balrog
38 a171fe39 balrog
    int invalidated;
39 a171fe39 balrog
    DisplayState *ds;
40 a171fe39 balrog
    drawfn *line_fn[2];
41 a171fe39 balrog
    int dest_width;
42 a171fe39 balrog
    int xres, yres;
43 a171fe39 balrog
    int pal_for;
44 a171fe39 balrog
    int transp;
45 a171fe39 balrog
    enum {
46 a171fe39 balrog
        pxa_lcdc_2bpp = 1,
47 a171fe39 balrog
        pxa_lcdc_4bpp = 2,
48 a171fe39 balrog
        pxa_lcdc_8bpp = 3,
49 a171fe39 balrog
        pxa_lcdc_16bpp = 4,
50 a171fe39 balrog
        pxa_lcdc_18bpp = 5,
51 a171fe39 balrog
        pxa_lcdc_18pbpp = 6,
52 a171fe39 balrog
        pxa_lcdc_19bpp = 7,
53 a171fe39 balrog
        pxa_lcdc_19pbpp = 8,
54 a171fe39 balrog
        pxa_lcdc_24bpp = 9,
55 a171fe39 balrog
        pxa_lcdc_25bpp = 10,
56 a171fe39 balrog
    } bpp;
57 a171fe39 balrog
58 a171fe39 balrog
    uint32_t control[6];
59 a171fe39 balrog
    uint32_t status[2];
60 a171fe39 balrog
    uint32_t ovl1c[2];
61 a171fe39 balrog
    uint32_t ovl2c[2];
62 a171fe39 balrog
    uint32_t ccr;
63 a171fe39 balrog
    uint32_t cmdcr;
64 a171fe39 balrog
    uint32_t trgbr;
65 a171fe39 balrog
    uint32_t tcr;
66 a171fe39 balrog
    uint32_t liidr;
67 a171fe39 balrog
    uint8_t bscntr;
68 a171fe39 balrog
69 2b7251e0 Juan Quintela
    struct DMAChannel dma_ch[7];
70 a171fe39 balrog
71 38641a52 balrog
    qemu_irq vsync_cb;
72 a171fe39 balrog
    int orientation;
73 a171fe39 balrog
};
74 a171fe39 balrog
75 541dc0d4 Stefan Weil
typedef struct QEMU_PACKED {
76 a171fe39 balrog
    uint32_t fdaddr;
77 a171fe39 balrog
    uint32_t fsaddr;
78 a171fe39 balrog
    uint32_t fidr;
79 a171fe39 balrog
    uint32_t ldcmd;
80 bc24a225 Paul Brook
} PXAFrameDescriptor;
81 a171fe39 balrog
82 a171fe39 balrog
#define LCCR0        0x000        /* LCD Controller Control register 0 */
83 a171fe39 balrog
#define LCCR1        0x004        /* LCD Controller Control register 1 */
84 a171fe39 balrog
#define LCCR2        0x008        /* LCD Controller Control register 2 */
85 a171fe39 balrog
#define LCCR3        0x00c        /* LCD Controller Control register 3 */
86 a171fe39 balrog
#define LCCR4        0x010        /* LCD Controller Control register 4 */
87 a171fe39 balrog
#define LCCR5        0x014        /* LCD Controller Control register 5 */
88 a171fe39 balrog
89 a171fe39 balrog
#define FBR0        0x020        /* DMA Channel 0 Frame Branch register */
90 a171fe39 balrog
#define FBR1        0x024        /* DMA Channel 1 Frame Branch register */
91 a171fe39 balrog
#define FBR2        0x028        /* DMA Channel 2 Frame Branch register */
92 a171fe39 balrog
#define FBR3        0x02c        /* DMA Channel 3 Frame Branch register */
93 a171fe39 balrog
#define FBR4        0x030        /* DMA Channel 4 Frame Branch register */
94 a171fe39 balrog
#define FBR5        0x110        /* DMA Channel 5 Frame Branch register */
95 a171fe39 balrog
#define FBR6        0x114        /* DMA Channel 6 Frame Branch register */
96 a171fe39 balrog
97 a171fe39 balrog
#define LCSR1        0x034        /* LCD Controller Status register 1 */
98 a171fe39 balrog
#define LCSR0        0x038        /* LCD Controller Status register 0 */
99 a171fe39 balrog
#define LIIDR        0x03c        /* LCD Controller Interrupt ID register */
100 a171fe39 balrog
101 a171fe39 balrog
#define TRGBR        0x040        /* TMED RGB Seed register */
102 a171fe39 balrog
#define TCR        0x044        /* TMED Control register */
103 a171fe39 balrog
104 a171fe39 balrog
#define OVL1C1        0x050        /* Overlay 1 Control register 1 */
105 a171fe39 balrog
#define OVL1C2        0x060        /* Overlay 1 Control register 2 */
106 a171fe39 balrog
#define OVL2C1        0x070        /* Overlay 2 Control register 1 */
107 a171fe39 balrog
#define OVL2C2        0x080        /* Overlay 2 Control register 2 */
108 a171fe39 balrog
#define CCR        0x090        /* Cursor Control register */
109 a171fe39 balrog
110 a171fe39 balrog
#define CMDCR        0x100        /* Command Control register */
111 a171fe39 balrog
#define PRSR        0x104        /* Panel Read Status register */
112 a171fe39 balrog
113 a171fe39 balrog
#define PXA_LCDDMA_CHANS        7
114 a171fe39 balrog
#define DMA_FDADR                0x00        /* Frame Descriptor Address register */
115 a171fe39 balrog
#define DMA_FSADR                0x04        /* Frame Source Address register */
116 a171fe39 balrog
#define DMA_FIDR                0x08        /* Frame ID register */
117 a171fe39 balrog
#define DMA_LDCMD                0x0c        /* Command register */
118 a171fe39 balrog
119 a171fe39 balrog
/* LCD Buffer Strength Control register */
120 a171fe39 balrog
#define BSCNTR        0x04000054
121 a171fe39 balrog
122 a171fe39 balrog
/* Bitfield masks */
123 a171fe39 balrog
#define LCCR0_ENB        (1 << 0)
124 a171fe39 balrog
#define LCCR0_CMS        (1 << 1)
125 a171fe39 balrog
#define LCCR0_SDS        (1 << 2)
126 a171fe39 balrog
#define LCCR0_LDM        (1 << 3)
127 a171fe39 balrog
#define LCCR0_SOFM0        (1 << 4)
128 a171fe39 balrog
#define LCCR0_IUM        (1 << 5)
129 a171fe39 balrog
#define LCCR0_EOFM0        (1 << 6)
130 a171fe39 balrog
#define LCCR0_PAS        (1 << 7)
131 a171fe39 balrog
#define LCCR0_DPD        (1 << 9)
132 a171fe39 balrog
#define LCCR0_DIS        (1 << 10)
133 a171fe39 balrog
#define LCCR0_QDM        (1 << 11)
134 a171fe39 balrog
#define LCCR0_PDD        (0xff << 12)
135 a171fe39 balrog
#define LCCR0_BSM0        (1 << 20)
136 a171fe39 balrog
#define LCCR0_OUM        (1 << 21)
137 a171fe39 balrog
#define LCCR0_LCDT        (1 << 22)
138 a171fe39 balrog
#define LCCR0_RDSTM        (1 << 23)
139 a171fe39 balrog
#define LCCR0_CMDIM        (1 << 24)
140 a171fe39 balrog
#define LCCR0_OUC        (1 << 25)
141 a171fe39 balrog
#define LCCR0_LDDALT        (1 << 26)
142 a171fe39 balrog
#define LCCR1_PPL(x)        ((x) & 0x3ff)
143 a171fe39 balrog
#define LCCR2_LPP(x)        ((x) & 0x3ff)
144 a171fe39 balrog
#define LCCR3_API        (15 << 16)
145 a171fe39 balrog
#define LCCR3_BPP(x)        ((((x) >> 24) & 7) | (((x) >> 26) & 8))
146 a171fe39 balrog
#define LCCR3_PDFOR(x)        (((x) >> 30) & 3)
147 a171fe39 balrog
#define LCCR4_K1(x)        (((x) >> 0) & 7)
148 a171fe39 balrog
#define LCCR4_K2(x)        (((x) >> 3) & 7)
149 a171fe39 balrog
#define LCCR4_K3(x)        (((x) >> 6) & 7)
150 a171fe39 balrog
#define LCCR4_PALFOR(x)        (((x) >> 15) & 3)
151 a171fe39 balrog
#define LCCR5_SOFM(ch)        (1 << (ch - 1))
152 a171fe39 balrog
#define LCCR5_EOFM(ch)        (1 << (ch + 7))
153 a171fe39 balrog
#define LCCR5_BSM(ch)        (1 << (ch + 15))
154 a171fe39 balrog
#define LCCR5_IUM(ch)        (1 << (ch + 23))
155 a171fe39 balrog
#define OVLC1_EN        (1 << 31)
156 a171fe39 balrog
#define CCR_CEN                (1 << 31)
157 a171fe39 balrog
#define FBR_BRA                (1 << 0)
158 a171fe39 balrog
#define FBR_BINT        (1 << 1)
159 a171fe39 balrog
#define FBR_SRCADDR        (0xfffffff << 4)
160 a171fe39 balrog
#define LCSR0_LDD        (1 << 0)
161 a171fe39 balrog
#define LCSR0_SOF0        (1 << 1)
162 a171fe39 balrog
#define LCSR0_BER        (1 << 2)
163 a171fe39 balrog
#define LCSR0_ABC        (1 << 3)
164 a171fe39 balrog
#define LCSR0_IU0        (1 << 4)
165 a171fe39 balrog
#define LCSR0_IU1        (1 << 5)
166 a171fe39 balrog
#define LCSR0_OU        (1 << 6)
167 a171fe39 balrog
#define LCSR0_QD        (1 << 7)
168 a171fe39 balrog
#define LCSR0_EOF0        (1 << 8)
169 a171fe39 balrog
#define LCSR0_BS0        (1 << 9)
170 a171fe39 balrog
#define LCSR0_SINT        (1 << 10)
171 a171fe39 balrog
#define LCSR0_RDST        (1 << 11)
172 a171fe39 balrog
#define LCSR0_CMDINT        (1 << 12)
173 a171fe39 balrog
#define LCSR0_BERCH(x)        (((x) & 7) << 28)
174 a171fe39 balrog
#define LCSR1_SOF(ch)        (1 << (ch - 1))
175 a171fe39 balrog
#define LCSR1_EOF(ch)        (1 << (ch + 7))
176 a171fe39 balrog
#define LCSR1_BS(ch)        (1 << (ch + 15))
177 a171fe39 balrog
#define LCSR1_IU(ch)        (1 << (ch + 23))
178 a171fe39 balrog
#define LDCMD_LENGTH(x)        ((x) & 0x001ffffc)
179 a171fe39 balrog
#define LDCMD_EOFINT        (1 << 21)
180 a171fe39 balrog
#define LDCMD_SOFINT        (1 << 22)
181 a171fe39 balrog
#define LDCMD_PAL        (1 << 26)
182 a171fe39 balrog
183 a171fe39 balrog
/* Route internal interrupt lines to the global IC */
184 bc24a225 Paul Brook
static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s)
185 a171fe39 balrog
{
186 a171fe39 balrog
    int level = 0;
187 a171fe39 balrog
    level |= (s->status[0] & LCSR0_LDD)    && !(s->control[0] & LCCR0_LDM);
188 a171fe39 balrog
    level |= (s->status[0] & LCSR0_SOF0)   && !(s->control[0] & LCCR0_SOFM0);
189 a171fe39 balrog
    level |= (s->status[0] & LCSR0_IU0)    && !(s->control[0] & LCCR0_IUM);
190 a171fe39 balrog
    level |= (s->status[0] & LCSR0_IU1)    && !(s->control[5] & LCCR5_IUM(1));
191 a171fe39 balrog
    level |= (s->status[0] & LCSR0_OU)     && !(s->control[0] & LCCR0_OUM);
192 a171fe39 balrog
    level |= (s->status[0] & LCSR0_QD)     && !(s->control[0] & LCCR0_QDM);
193 a171fe39 balrog
    level |= (s->status[0] & LCSR0_EOF0)   && !(s->control[0] & LCCR0_EOFM0);
194 a171fe39 balrog
    level |= (s->status[0] & LCSR0_BS0)    && !(s->control[0] & LCCR0_BSM0);
195 a171fe39 balrog
    level |= (s->status[0] & LCSR0_RDST)   && !(s->control[0] & LCCR0_RDSTM);
196 a171fe39 balrog
    level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
197 a171fe39 balrog
    level |= (s->status[1] & ~s->control[5]);
198 a171fe39 balrog
199 a171fe39 balrog
    qemu_set_irq(s->irq, !!level);
200 a171fe39 balrog
    s->irqlevel = level;
201 a171fe39 balrog
}
202 a171fe39 balrog
203 a171fe39 balrog
/* Set Branch Status interrupt high and poke associated registers */
204 bc24a225 Paul Brook
static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch)
205 a171fe39 balrog
{
206 a171fe39 balrog
    int unmasked;
207 a171fe39 balrog
    if (ch == 0) {
208 a171fe39 balrog
        s->status[0] |= LCSR0_BS0;
209 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_BSM0);
210 a171fe39 balrog
    } else {
211 a171fe39 balrog
        s->status[1] |= LCSR1_BS(ch);
212 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_BSM(ch));
213 a171fe39 balrog
    }
214 a171fe39 balrog
215 a171fe39 balrog
    if (unmasked) {
216 a171fe39 balrog
        if (s->irqlevel)
217 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
218 a171fe39 balrog
        else
219 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
220 a171fe39 balrog
    }
221 a171fe39 balrog
}
222 a171fe39 balrog
223 a171fe39 balrog
/* Set Start Of Frame Status interrupt high and poke associated registers */
224 bc24a225 Paul Brook
static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch)
225 a171fe39 balrog
{
226 a171fe39 balrog
    int unmasked;
227 a171fe39 balrog
    if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
228 a171fe39 balrog
        return;
229 a171fe39 balrog
230 a171fe39 balrog
    if (ch == 0) {
231 a171fe39 balrog
        s->status[0] |= LCSR0_SOF0;
232 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_SOFM0);
233 a171fe39 balrog
    } else {
234 a171fe39 balrog
        s->status[1] |= LCSR1_SOF(ch);
235 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_SOFM(ch));
236 a171fe39 balrog
    }
237 a171fe39 balrog
238 a171fe39 balrog
    if (unmasked) {
239 a171fe39 balrog
        if (s->irqlevel)
240 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
241 a171fe39 balrog
        else
242 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
243 a171fe39 balrog
    }
244 a171fe39 balrog
}
245 a171fe39 balrog
246 a171fe39 balrog
/* Set End Of Frame Status interrupt high and poke associated registers */
247 bc24a225 Paul Brook
static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch)
248 a171fe39 balrog
{
249 a171fe39 balrog
    int unmasked;
250 a171fe39 balrog
    if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
251 a171fe39 balrog
        return;
252 a171fe39 balrog
253 a171fe39 balrog
    if (ch == 0) {
254 a171fe39 balrog
        s->status[0] |= LCSR0_EOF0;
255 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_EOFM0);
256 a171fe39 balrog
    } else {
257 a171fe39 balrog
        s->status[1] |= LCSR1_EOF(ch);
258 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_EOFM(ch));
259 a171fe39 balrog
    }
260 a171fe39 balrog
261 a171fe39 balrog
    if (unmasked) {
262 a171fe39 balrog
        if (s->irqlevel)
263 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
264 a171fe39 balrog
        else
265 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
266 a171fe39 balrog
    }
267 a171fe39 balrog
}
268 a171fe39 balrog
269 a171fe39 balrog
/* Set Bus Error Status interrupt high and poke associated registers */
270 bc24a225 Paul Brook
static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch)
271 a171fe39 balrog
{
272 a171fe39 balrog
    s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
273 a171fe39 balrog
    if (s->irqlevel)
274 a171fe39 balrog
        s->status[0] |= LCSR0_SINT;
275 a171fe39 balrog
    else
276 a171fe39 balrog
        s->liidr = s->dma_ch[ch].id;
277 a171fe39 balrog
}
278 a171fe39 balrog
279 a171fe39 balrog
/* Set Read Status interrupt high and poke associated registers */
280 bc24a225 Paul Brook
static inline void pxa2xx_dma_rdst_set(PXA2xxLCDState *s)
281 a171fe39 balrog
{
282 a171fe39 balrog
    s->status[0] |= LCSR0_RDST;
283 a171fe39 balrog
    if (s->irqlevel && !(s->control[0] & LCCR0_RDSTM))
284 a171fe39 balrog
        s->status[0] |= LCSR0_SINT;
285 a171fe39 balrog
}
286 a171fe39 balrog
287 a171fe39 balrog
/* Load new Frame Descriptors from DMA */
288 bc24a225 Paul Brook
static void pxa2xx_descriptor_load(PXA2xxLCDState *s)
289 a171fe39 balrog
{
290 bc24a225 Paul Brook
    PXAFrameDescriptor desc;
291 c227f099 Anthony Liguori
    target_phys_addr_t descptr;
292 a171fe39 balrog
    int i;
293 a171fe39 balrog
294 a171fe39 balrog
    for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
295 a171fe39 balrog
        s->dma_ch[i].source = 0;
296 a171fe39 balrog
297 a171fe39 balrog
        if (!s->dma_ch[i].up)
298 a171fe39 balrog
            continue;
299 a171fe39 balrog
300 a171fe39 balrog
        if (s->dma_ch[i].branch & FBR_BRA) {
301 a171fe39 balrog
            descptr = s->dma_ch[i].branch & FBR_SRCADDR;
302 a171fe39 balrog
            if (s->dma_ch[i].branch & FBR_BINT)
303 a171fe39 balrog
                pxa2xx_dma_bs_set(s, i);
304 a171fe39 balrog
            s->dma_ch[i].branch &= ~FBR_BRA;
305 a171fe39 balrog
        } else
306 a171fe39 balrog
            descptr = s->dma_ch[i].descriptor;
307 a171fe39 balrog
308 d95b2f8d balrog
        if (!(descptr >= PXA2XX_SDRAM_BASE && descptr +
309 b0457b69 pbrook
                    sizeof(desc) <= PXA2XX_SDRAM_BASE + ram_size))
310 a171fe39 balrog
            continue;
311 a171fe39 balrog
312 d7585251 pbrook
        cpu_physical_memory_read(descptr, (void *)&desc, sizeof(desc));
313 d7585251 pbrook
        s->dma_ch[i].descriptor = tswap32(desc.fdaddr);
314 d7585251 pbrook
        s->dma_ch[i].source = tswap32(desc.fsaddr);
315 d7585251 pbrook
        s->dma_ch[i].id = tswap32(desc.fidr);
316 d7585251 pbrook
        s->dma_ch[i].command = tswap32(desc.ldcmd);
317 a171fe39 balrog
    }
318 a171fe39 balrog
}
319 a171fe39 balrog
320 5a6fdd91 Benoît Canet
static uint64_t pxa2xx_lcdc_read(void *opaque, target_phys_addr_t offset,
321 5a6fdd91 Benoît Canet
                                 unsigned size)
322 a171fe39 balrog
{
323 bc24a225 Paul Brook
    PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
324 a171fe39 balrog
    int ch;
325 a171fe39 balrog
326 a171fe39 balrog
    switch (offset) {
327 a171fe39 balrog
    case LCCR0:
328 a171fe39 balrog
        return s->control[0];
329 a171fe39 balrog
    case LCCR1:
330 a171fe39 balrog
        return s->control[1];
331 a171fe39 balrog
    case LCCR2:
332 a171fe39 balrog
        return s->control[2];
333 a171fe39 balrog
    case LCCR3:
334 a171fe39 balrog
        return s->control[3];
335 a171fe39 balrog
    case LCCR4:
336 a171fe39 balrog
        return s->control[4];
337 a171fe39 balrog
    case LCCR5:
338 a171fe39 balrog
        return s->control[5];
339 a171fe39 balrog
340 a171fe39 balrog
    case OVL1C1:
341 a171fe39 balrog
        return s->ovl1c[0];
342 a171fe39 balrog
    case OVL1C2:
343 a171fe39 balrog
        return s->ovl1c[1];
344 a171fe39 balrog
    case OVL2C1:
345 a171fe39 balrog
        return s->ovl2c[0];
346 a171fe39 balrog
    case OVL2C2:
347 a171fe39 balrog
        return s->ovl2c[1];
348 a171fe39 balrog
349 a171fe39 balrog
    case CCR:
350 a171fe39 balrog
        return s->ccr;
351 a171fe39 balrog
352 a171fe39 balrog
    case CMDCR:
353 a171fe39 balrog
        return s->cmdcr;
354 a171fe39 balrog
355 a171fe39 balrog
    case TRGBR:
356 a171fe39 balrog
        return s->trgbr;
357 a171fe39 balrog
    case TCR:
358 a171fe39 balrog
        return s->tcr;
359 a171fe39 balrog
360 a171fe39 balrog
    case 0x200 ... 0x1000:        /* DMA per-channel registers */
361 a171fe39 balrog
        ch = (offset - 0x200) >> 4;
362 a171fe39 balrog
        if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
363 a171fe39 balrog
            goto fail;
364 a171fe39 balrog
365 a171fe39 balrog
        switch (offset & 0xf) {
366 a171fe39 balrog
        case DMA_FDADR:
367 a171fe39 balrog
            return s->dma_ch[ch].descriptor;
368 a171fe39 balrog
        case DMA_FSADR:
369 a171fe39 balrog
            return s->dma_ch[ch].source;
370 a171fe39 balrog
        case DMA_FIDR:
371 a171fe39 balrog
            return s->dma_ch[ch].id;
372 a171fe39 balrog
        case DMA_LDCMD:
373 a171fe39 balrog
            return s->dma_ch[ch].command;
374 a171fe39 balrog
        default:
375 a171fe39 balrog
            goto fail;
376 a171fe39 balrog
        }
377 a171fe39 balrog
378 a171fe39 balrog
    case FBR0:
379 a171fe39 balrog
        return s->dma_ch[0].branch;
380 a171fe39 balrog
    case FBR1:
381 a171fe39 balrog
        return s->dma_ch[1].branch;
382 a171fe39 balrog
    case FBR2:
383 a171fe39 balrog
        return s->dma_ch[2].branch;
384 a171fe39 balrog
    case FBR3:
385 a171fe39 balrog
        return s->dma_ch[3].branch;
386 a171fe39 balrog
    case FBR4:
387 a171fe39 balrog
        return s->dma_ch[4].branch;
388 a171fe39 balrog
    case FBR5:
389 a171fe39 balrog
        return s->dma_ch[5].branch;
390 a171fe39 balrog
    case FBR6:
391 a171fe39 balrog
        return s->dma_ch[6].branch;
392 a171fe39 balrog
393 a171fe39 balrog
    case BSCNTR:
394 a171fe39 balrog
        return s->bscntr;
395 a171fe39 balrog
396 a171fe39 balrog
    case PRSR:
397 a171fe39 balrog
        return 0;
398 a171fe39 balrog
399 a171fe39 balrog
    case LCSR0:
400 a171fe39 balrog
        return s->status[0];
401 a171fe39 balrog
    case LCSR1:
402 a171fe39 balrog
        return s->status[1];
403 a171fe39 balrog
    case LIIDR:
404 a171fe39 balrog
        return s->liidr;
405 a171fe39 balrog
406 a171fe39 balrog
    default:
407 a171fe39 balrog
    fail:
408 2ac71179 Paul Brook
        hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
409 a171fe39 balrog
    }
410 a171fe39 balrog
411 a171fe39 balrog
    return 0;
412 a171fe39 balrog
}
413 a171fe39 balrog
414 5a6fdd91 Benoît Canet
static void pxa2xx_lcdc_write(void *opaque, target_phys_addr_t offset,
415 5a6fdd91 Benoît Canet
                              uint64_t value, unsigned size)
416 a171fe39 balrog
{
417 bc24a225 Paul Brook
    PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
418 a171fe39 balrog
    int ch;
419 a171fe39 balrog
420 a171fe39 balrog
    switch (offset) {
421 a171fe39 balrog
    case LCCR0:
422 a171fe39 balrog
        /* ACK Quick Disable done */
423 a171fe39 balrog
        if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
424 a171fe39 balrog
            s->status[0] |= LCSR0_QD;
425 a171fe39 balrog
426 a171fe39 balrog
        if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
427 a171fe39 balrog
            printf("%s: internal frame buffer unsupported\n", __FUNCTION__);
428 a171fe39 balrog
429 a171fe39 balrog
        if ((s->control[3] & LCCR3_API) &&
430 a171fe39 balrog
                (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
431 a171fe39 balrog
            s->status[0] |= LCSR0_ABC;
432 a171fe39 balrog
433 a171fe39 balrog
        s->control[0] = value & 0x07ffffff;
434 a171fe39 balrog
        pxa2xx_lcdc_int_update(s);
435 a171fe39 balrog
436 a171fe39 balrog
        s->dma_ch[0].up = !!(value & LCCR0_ENB);
437 a171fe39 balrog
        s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
438 a171fe39 balrog
        break;
439 a171fe39 balrog
440 a171fe39 balrog
    case LCCR1:
441 a171fe39 balrog
        s->control[1] = value;
442 a171fe39 balrog
        break;
443 a171fe39 balrog
444 a171fe39 balrog
    case LCCR2:
445 a171fe39 balrog
        s->control[2] = value;
446 a171fe39 balrog
        break;
447 a171fe39 balrog
448 a171fe39 balrog
    case LCCR3:
449 a171fe39 balrog
        s->control[3] = value & 0xefffffff;
450 a171fe39 balrog
        s->bpp = LCCR3_BPP(value);
451 a171fe39 balrog
        break;
452 a171fe39 balrog
453 a171fe39 balrog
    case LCCR4:
454 a171fe39 balrog
        s->control[4] = value & 0x83ff81ff;
455 a171fe39 balrog
        break;
456 a171fe39 balrog
457 a171fe39 balrog
    case LCCR5:
458 a171fe39 balrog
        s->control[5] = value & 0x3f3f3f3f;
459 a171fe39 balrog
        break;
460 a171fe39 balrog
461 a171fe39 balrog
    case OVL1C1:
462 a171fe39 balrog
        if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
463 a171fe39 balrog
            printf("%s: Overlay 1 not supported\n", __FUNCTION__);
464 a171fe39 balrog
465 a171fe39 balrog
        s->ovl1c[0] = value & 0x80ffffff;
466 a171fe39 balrog
        s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
467 a171fe39 balrog
        break;
468 a171fe39 balrog
469 a171fe39 balrog
    case OVL1C2:
470 a171fe39 balrog
        s->ovl1c[1] = value & 0x000fffff;
471 a171fe39 balrog
        break;
472 a171fe39 balrog
473 a171fe39 balrog
    case OVL2C1:
474 a171fe39 balrog
        if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
475 a171fe39 balrog
            printf("%s: Overlay 2 not supported\n", __FUNCTION__);
476 a171fe39 balrog
477 a171fe39 balrog
        s->ovl2c[0] = value & 0x80ffffff;
478 a171fe39 balrog
        s->dma_ch[2].up = !!(value & OVLC1_EN);
479 a171fe39 balrog
        s->dma_ch[3].up = !!(value & OVLC1_EN);
480 a171fe39 balrog
        s->dma_ch[4].up = !!(value & OVLC1_EN);
481 a171fe39 balrog
        break;
482 a171fe39 balrog
483 a171fe39 balrog
    case OVL2C2:
484 a171fe39 balrog
        s->ovl2c[1] = value & 0x007fffff;
485 a171fe39 balrog
        break;
486 a171fe39 balrog
487 a171fe39 balrog
    case CCR:
488 a171fe39 balrog
        if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
489 a171fe39 balrog
            printf("%s: Hardware cursor unimplemented\n", __FUNCTION__);
490 a171fe39 balrog
491 a171fe39 balrog
        s->ccr = value & 0x81ffffe7;
492 a171fe39 balrog
        s->dma_ch[5].up = !!(value & CCR_CEN);
493 a171fe39 balrog
        break;
494 a171fe39 balrog
495 a171fe39 balrog
    case CMDCR:
496 a171fe39 balrog
        s->cmdcr = value & 0xff;
497 a171fe39 balrog
        break;
498 a171fe39 balrog
499 a171fe39 balrog
    case TRGBR:
500 a171fe39 balrog
        s->trgbr = value & 0x00ffffff;
501 a171fe39 balrog
        break;
502 a171fe39 balrog
503 a171fe39 balrog
    case TCR:
504 a171fe39 balrog
        s->tcr = value & 0x7fff;
505 a171fe39 balrog
        break;
506 a171fe39 balrog
507 a171fe39 balrog
    case 0x200 ... 0x1000:        /* DMA per-channel registers */
508 a171fe39 balrog
        ch = (offset - 0x200) >> 4;
509 a171fe39 balrog
        if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
510 a171fe39 balrog
            goto fail;
511 a171fe39 balrog
512 a171fe39 balrog
        switch (offset & 0xf) {
513 a171fe39 balrog
        case DMA_FDADR:
514 a171fe39 balrog
            s->dma_ch[ch].descriptor = value & 0xfffffff0;
515 a171fe39 balrog
            break;
516 a171fe39 balrog
517 a171fe39 balrog
        default:
518 a171fe39 balrog
            goto fail;
519 a171fe39 balrog
        }
520 a171fe39 balrog
        break;
521 a171fe39 balrog
522 a171fe39 balrog
    case FBR0:
523 a171fe39 balrog
        s->dma_ch[0].branch = value & 0xfffffff3;
524 a171fe39 balrog
        break;
525 a171fe39 balrog
    case FBR1:
526 a171fe39 balrog
        s->dma_ch[1].branch = value & 0xfffffff3;
527 a171fe39 balrog
        break;
528 a171fe39 balrog
    case FBR2:
529 a171fe39 balrog
        s->dma_ch[2].branch = value & 0xfffffff3;
530 a171fe39 balrog
        break;
531 a171fe39 balrog
    case FBR3:
532 a171fe39 balrog
        s->dma_ch[3].branch = value & 0xfffffff3;
533 a171fe39 balrog
        break;
534 a171fe39 balrog
    case FBR4:
535 a171fe39 balrog
        s->dma_ch[4].branch = value & 0xfffffff3;
536 a171fe39 balrog
        break;
537 a171fe39 balrog
    case FBR5:
538 a171fe39 balrog
        s->dma_ch[5].branch = value & 0xfffffff3;
539 a171fe39 balrog
        break;
540 a171fe39 balrog
    case FBR6:
541 a171fe39 balrog
        s->dma_ch[6].branch = value & 0xfffffff3;
542 a171fe39 balrog
        break;
543 a171fe39 balrog
544 a171fe39 balrog
    case BSCNTR:
545 a171fe39 balrog
        s->bscntr = value & 0xf;
546 a171fe39 balrog
        break;
547 a171fe39 balrog
548 a171fe39 balrog
    case PRSR:
549 a171fe39 balrog
        break;
550 a171fe39 balrog
551 a171fe39 balrog
    case LCSR0:
552 a171fe39 balrog
        s->status[0] &= ~(value & 0xfff);
553 a171fe39 balrog
        if (value & LCSR0_BER)
554 a171fe39 balrog
            s->status[0] &= ~LCSR0_BERCH(7);
555 a171fe39 balrog
        break;
556 a171fe39 balrog
557 a171fe39 balrog
    case LCSR1:
558 a171fe39 balrog
        s->status[1] &= ~(value & 0x3e3f3f);
559 a171fe39 balrog
        break;
560 a171fe39 balrog
561 a171fe39 balrog
    default:
562 a171fe39 balrog
    fail:
563 2ac71179 Paul Brook
        hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
564 a171fe39 balrog
    }
565 a171fe39 balrog
}
566 a171fe39 balrog
567 5a6fdd91 Benoît Canet
static const MemoryRegionOps pxa2xx_lcdc_ops = {
568 5a6fdd91 Benoît Canet
    .read = pxa2xx_lcdc_read,
569 5a6fdd91 Benoît Canet
    .write = pxa2xx_lcdc_write,
570 5a6fdd91 Benoît Canet
    .endianness = DEVICE_NATIVE_ENDIAN,
571 a171fe39 balrog
};
572 a171fe39 balrog
573 a171fe39 balrog
/* Load new palette for a given DMA channel, convert to internal format */
574 bc24a225 Paul Brook
static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp)
575 a171fe39 balrog
{
576 a171fe39 balrog
    int i, n, format, r, g, b, alpha;
577 a171fe39 balrog
    uint32_t *dest, *src;
578 a171fe39 balrog
    s->pal_for = LCCR4_PALFOR(s->control[4]);
579 a171fe39 balrog
    format = s->pal_for;
580 a171fe39 balrog
581 a171fe39 balrog
    switch (bpp) {
582 a171fe39 balrog
    case pxa_lcdc_2bpp:
583 a171fe39 balrog
        n = 4;
584 a171fe39 balrog
        break;
585 a171fe39 balrog
    case pxa_lcdc_4bpp:
586 a171fe39 balrog
        n = 16;
587 a171fe39 balrog
        break;
588 a171fe39 balrog
    case pxa_lcdc_8bpp:
589 a171fe39 balrog
        n = 256;
590 a171fe39 balrog
        break;
591 a171fe39 balrog
    default:
592 a171fe39 balrog
        format = 0;
593 a171fe39 balrog
        return;
594 a171fe39 balrog
    }
595 a171fe39 balrog
596 a171fe39 balrog
    src = (uint32_t *) s->dma_ch[ch].pbuffer;
597 a171fe39 balrog
    dest = (uint32_t *) s->dma_ch[ch].palette;
598 a171fe39 balrog
    alpha = r = g = b = 0;
599 a171fe39 balrog
600 a171fe39 balrog
    for (i = 0; i < n; i ++) {
601 a171fe39 balrog
        switch (format) {
602 a171fe39 balrog
        case 0: /* 16 bpp, no transparency */
603 a171fe39 balrog
            alpha = 0;
604 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
605 a171fe39 balrog
                r = g = b = *src & 0xff;
606 a171fe39 balrog
            else {
607 a171fe39 balrog
                r = (*src & 0xf800) >> 8;
608 a171fe39 balrog
                g = (*src & 0x07e0) >> 3;
609 a171fe39 balrog
                b = (*src & 0x001f) << 3;
610 a171fe39 balrog
            }
611 a171fe39 balrog
            break;
612 a171fe39 balrog
        case 1: /* 16 bpp plus transparency */
613 a171fe39 balrog
            alpha = *src & (1 << 24);
614 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
615 a171fe39 balrog
                r = g = b = *src & 0xff;
616 a171fe39 balrog
            else {
617 a171fe39 balrog
                r = (*src & 0xf800) >> 8;
618 a171fe39 balrog
                g = (*src & 0x07e0) >> 3;
619 a171fe39 balrog
                b = (*src & 0x001f) << 3;
620 a171fe39 balrog
            }
621 a171fe39 balrog
            break;
622 a171fe39 balrog
        case 2: /* 18 bpp plus transparency */
623 a171fe39 balrog
            alpha = *src & (1 << 24);
624 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
625 a171fe39 balrog
                r = g = b = *src & 0xff;
626 a171fe39 balrog
            else {
627 a171fe39 balrog
                r = (*src & 0xf80000) >> 16;
628 a171fe39 balrog
                g = (*src & 0x00fc00) >> 8;
629 a171fe39 balrog
                b = (*src & 0x0000f8);
630 a171fe39 balrog
            }
631 a171fe39 balrog
            break;
632 a171fe39 balrog
        case 3: /* 24 bpp plus transparency */
633 a171fe39 balrog
            alpha = *src & (1 << 24);
634 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
635 a171fe39 balrog
                r = g = b = *src & 0xff;
636 a171fe39 balrog
            else {
637 a171fe39 balrog
                r = (*src & 0xff0000) >> 16;
638 a171fe39 balrog
                g = (*src & 0x00ff00) >> 8;
639 a171fe39 balrog
                b = (*src & 0x0000ff);
640 a171fe39 balrog
            }
641 a171fe39 balrog
            break;
642 a171fe39 balrog
        }
643 0e1f5a0c aliguori
        switch (ds_get_bits_per_pixel(s->ds)) {
644 a171fe39 balrog
        case 8:
645 a171fe39 balrog
            *dest = rgb_to_pixel8(r, g, b) | alpha;
646 a171fe39 balrog
            break;
647 a171fe39 balrog
        case 15:
648 a171fe39 balrog
            *dest = rgb_to_pixel15(r, g, b) | alpha;
649 a171fe39 balrog
            break;
650 a171fe39 balrog
        case 16:
651 a171fe39 balrog
            *dest = rgb_to_pixel16(r, g, b) | alpha;
652 a171fe39 balrog
            break;
653 a171fe39 balrog
        case 24:
654 a171fe39 balrog
            *dest = rgb_to_pixel24(r, g, b) | alpha;
655 a171fe39 balrog
            break;
656 a171fe39 balrog
        case 32:
657 a171fe39 balrog
            *dest = rgb_to_pixel32(r, g, b) | alpha;
658 a171fe39 balrog
            break;
659 a171fe39 balrog
        }
660 a171fe39 balrog
        src ++;
661 a171fe39 balrog
        dest ++;
662 a171fe39 balrog
    }
663 a171fe39 balrog
}
664 a171fe39 balrog
665 9312805d Vasily Khoruzhick
static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s,
666 c227f099 Anthony Liguori
                target_phys_addr_t addr, int *miny, int *maxy)
667 a171fe39 balrog
{
668 714fa308 pbrook
    int src_width, dest_width;
669 b9d38e95 Blue Swirl
    drawfn fn = NULL;
670 a171fe39 balrog
    if (s->dest_width)
671 a171fe39 balrog
        fn = s->line_fn[s->transp][s->bpp];
672 a171fe39 balrog
    if (!fn)
673 a171fe39 balrog
        return;
674 a171fe39 balrog
675 a171fe39 balrog
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
676 a171fe39 balrog
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
677 a171fe39 balrog
        src_width *= 3;
678 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_16bpp)
679 a171fe39 balrog
        src_width *= 4;
680 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_8bpp)
681 a171fe39 balrog
        src_width *= 2;
682 a171fe39 balrog
683 a171fe39 balrog
    dest_width = s->xres * s->dest_width;
684 714fa308 pbrook
    *miny = 0;
685 75c9d6c2 Avi Kivity
    framebuffer_update_display(s->ds, s->sysmem,
686 714fa308 pbrook
                               addr, s->xres, s->yres,
687 714fa308 pbrook
                               src_width, dest_width, s->dest_width,
688 714fa308 pbrook
                               s->invalidated,
689 714fa308 pbrook
                               fn, s->dma_ch[0].palette, miny, maxy);
690 a171fe39 balrog
}
691 a171fe39 balrog
692 9312805d Vasily Khoruzhick
static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s,
693 c227f099 Anthony Liguori
               target_phys_addr_t addr, int *miny, int *maxy)
694 a171fe39 balrog
{
695 714fa308 pbrook
    int src_width, dest_width;
696 b9d38e95 Blue Swirl
    drawfn fn = NULL;
697 a171fe39 balrog
    if (s->dest_width)
698 a171fe39 balrog
        fn = s->line_fn[s->transp][s->bpp];
699 a171fe39 balrog
    if (!fn)
700 a171fe39 balrog
        return;
701 a171fe39 balrog
702 a171fe39 balrog
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
703 a171fe39 balrog
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
704 a171fe39 balrog
        src_width *= 3;
705 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_16bpp)
706 a171fe39 balrog
        src_width *= 4;
707 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_8bpp)
708 a171fe39 balrog
        src_width *= 2;
709 a171fe39 balrog
710 a171fe39 balrog
    dest_width = s->yres * s->dest_width;
711 714fa308 pbrook
    *miny = 0;
712 75c9d6c2 Avi Kivity
    framebuffer_update_display(s->ds, s->sysmem,
713 714fa308 pbrook
                               addr, s->xres, s->yres,
714 714fa308 pbrook
                               src_width, s->dest_width, -dest_width,
715 714fa308 pbrook
                               s->invalidated,
716 714fa308 pbrook
                               fn, s->dma_ch[0].palette,
717 714fa308 pbrook
                               miny, maxy);
718 a171fe39 balrog
}
719 a171fe39 balrog
720 9312805d Vasily Khoruzhick
static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s,
721 9312805d Vasily Khoruzhick
                target_phys_addr_t addr, int *miny, int *maxy)
722 9312805d Vasily Khoruzhick
{
723 9312805d Vasily Khoruzhick
    int src_width, dest_width;
724 9312805d Vasily Khoruzhick
    drawfn fn = NULL;
725 9312805d Vasily Khoruzhick
    if (s->dest_width) {
726 9312805d Vasily Khoruzhick
        fn = s->line_fn[s->transp][s->bpp];
727 9312805d Vasily Khoruzhick
    }
728 9312805d Vasily Khoruzhick
    if (!fn) {
729 9312805d Vasily Khoruzhick
        return;
730 9312805d Vasily Khoruzhick
    }
731 9312805d Vasily Khoruzhick
732 9312805d Vasily Khoruzhick
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
733 9312805d Vasily Khoruzhick
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
734 9312805d Vasily Khoruzhick
        src_width *= 3;
735 9312805d Vasily Khoruzhick
    } else if (s->bpp > pxa_lcdc_16bpp) {
736 9312805d Vasily Khoruzhick
        src_width *= 4;
737 9312805d Vasily Khoruzhick
    } else if (s->bpp > pxa_lcdc_8bpp) {
738 9312805d Vasily Khoruzhick
        src_width *= 2;
739 9312805d Vasily Khoruzhick
    }
740 9312805d Vasily Khoruzhick
741 9312805d Vasily Khoruzhick
    dest_width = s->xres * s->dest_width;
742 9312805d Vasily Khoruzhick
    *miny = 0;
743 75c9d6c2 Avi Kivity
    framebuffer_update_display(s->ds, s->sysmem,
744 9312805d Vasily Khoruzhick
                               addr, s->xres, s->yres,
745 9312805d Vasily Khoruzhick
                               src_width, -dest_width, -s->dest_width,
746 9312805d Vasily Khoruzhick
                               s->invalidated,
747 9312805d Vasily Khoruzhick
                               fn, s->dma_ch[0].palette, miny, maxy);
748 9312805d Vasily Khoruzhick
}
749 9312805d Vasily Khoruzhick
750 9312805d Vasily Khoruzhick
static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s,
751 9312805d Vasily Khoruzhick
               target_phys_addr_t addr, int *miny, int *maxy)
752 9312805d Vasily Khoruzhick
{
753 9312805d Vasily Khoruzhick
    int src_width, dest_width;
754 9312805d Vasily Khoruzhick
    drawfn fn = NULL;
755 9312805d Vasily Khoruzhick
    if (s->dest_width) {
756 9312805d Vasily Khoruzhick
        fn = s->line_fn[s->transp][s->bpp];
757 9312805d Vasily Khoruzhick
    }
758 9312805d Vasily Khoruzhick
    if (!fn) {
759 9312805d Vasily Khoruzhick
        return;
760 9312805d Vasily Khoruzhick
    }
761 9312805d Vasily Khoruzhick
762 9312805d Vasily Khoruzhick
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
763 9312805d Vasily Khoruzhick
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
764 9312805d Vasily Khoruzhick
        src_width *= 3;
765 9312805d Vasily Khoruzhick
    } else if (s->bpp > pxa_lcdc_16bpp) {
766 9312805d Vasily Khoruzhick
        src_width *= 4;
767 9312805d Vasily Khoruzhick
    } else if (s->bpp > pxa_lcdc_8bpp) {
768 9312805d Vasily Khoruzhick
        src_width *= 2;
769 9312805d Vasily Khoruzhick
    }
770 9312805d Vasily Khoruzhick
771 9312805d Vasily Khoruzhick
    dest_width = s->yres * s->dest_width;
772 9312805d Vasily Khoruzhick
    *miny = 0;
773 75c9d6c2 Avi Kivity
    framebuffer_update_display(s->ds, s->sysmem,
774 9312805d Vasily Khoruzhick
                               addr, s->xres, s->yres,
775 9312805d Vasily Khoruzhick
                               src_width, -s->dest_width, dest_width,
776 9312805d Vasily Khoruzhick
                               s->invalidated,
777 9312805d Vasily Khoruzhick
                               fn, s->dma_ch[0].palette,
778 9312805d Vasily Khoruzhick
                               miny, maxy);
779 9312805d Vasily Khoruzhick
}
780 9312805d Vasily Khoruzhick
781 bc24a225 Paul Brook
static void pxa2xx_lcdc_resize(PXA2xxLCDState *s)
782 a171fe39 balrog
{
783 a171fe39 balrog
    int width, height;
784 a171fe39 balrog
    if (!(s->control[0] & LCCR0_ENB))
785 a171fe39 balrog
        return;
786 a171fe39 balrog
787 a171fe39 balrog
    width = LCCR1_PPL(s->control[1]) + 1;
788 a171fe39 balrog
    height = LCCR2_LPP(s->control[2]) + 1;
789 a171fe39 balrog
790 a171fe39 balrog
    if (width != s->xres || height != s->yres) {
791 9312805d Vasily Khoruzhick
        if (s->orientation == 90 || s->orientation == 270) {
792 3023f332 aliguori
            qemu_console_resize(s->ds, height, width);
793 9312805d Vasily Khoruzhick
        } else {
794 3023f332 aliguori
            qemu_console_resize(s->ds, width, height);
795 9312805d Vasily Khoruzhick
        }
796 a171fe39 balrog
        s->invalidated = 1;
797 a171fe39 balrog
        s->xres = width;
798 a171fe39 balrog
        s->yres = height;
799 a171fe39 balrog
    }
800 a171fe39 balrog
}
801 a171fe39 balrog
802 a171fe39 balrog
static void pxa2xx_update_display(void *opaque)
803 a171fe39 balrog
{
804 bc24a225 Paul Brook
    PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
805 c227f099 Anthony Liguori
    target_phys_addr_t fbptr;
806 a171fe39 balrog
    int miny, maxy;
807 a171fe39 balrog
    int ch;
808 a171fe39 balrog
    if (!(s->control[0] & LCCR0_ENB))
809 a171fe39 balrog
        return;
810 a171fe39 balrog
811 a171fe39 balrog
    pxa2xx_descriptor_load(s);
812 a171fe39 balrog
813 a171fe39 balrog
    pxa2xx_lcdc_resize(s);
814 a171fe39 balrog
    miny = s->yres;
815 a171fe39 balrog
    maxy = 0;
816 a171fe39 balrog
    s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
817 a171fe39 balrog
    /* Note: With overlay planes the order depends on LCCR0 bit 25.  */
818 a171fe39 balrog
    for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
819 a171fe39 balrog
        if (s->dma_ch[ch].up) {
820 a171fe39 balrog
            if (!s->dma_ch[ch].source) {
821 a171fe39 balrog
                pxa2xx_dma_ber_set(s, ch);
822 a171fe39 balrog
                continue;
823 a171fe39 balrog
            }
824 a171fe39 balrog
            fbptr = s->dma_ch[ch].source;
825 d95b2f8d balrog
            if (!(fbptr >= PXA2XX_SDRAM_BASE &&
826 b0457b69 pbrook
                    fbptr <= PXA2XX_SDRAM_BASE + ram_size)) {
827 a171fe39 balrog
                pxa2xx_dma_ber_set(s, ch);
828 a171fe39 balrog
                continue;
829 a171fe39 balrog
            }
830 a171fe39 balrog
831 a171fe39 balrog
            if (s->dma_ch[ch].command & LDCMD_PAL) {
832 714fa308 pbrook
                cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer,
833 714fa308 pbrook
                    MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
834 714fa308 pbrook
                        sizeof(s->dma_ch[ch].pbuffer)));
835 a171fe39 balrog
                pxa2xx_palette_parse(s, ch, s->bpp);
836 a171fe39 balrog
            } else {
837 a171fe39 balrog
                /* Do we need to reparse palette */
838 a171fe39 balrog
                if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
839 a171fe39 balrog
                    pxa2xx_palette_parse(s, ch, s->bpp);
840 a171fe39 balrog
841 a171fe39 balrog
                /* ACK frame start */
842 a171fe39 balrog
                pxa2xx_dma_sof_set(s, ch);
843 a171fe39 balrog
844 714fa308 pbrook
                s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy);
845 a171fe39 balrog
                s->invalidated = 0;
846 a171fe39 balrog
847 a171fe39 balrog
                /* ACK frame completed */
848 a171fe39 balrog
                pxa2xx_dma_eof_set(s, ch);
849 a171fe39 balrog
            }
850 a171fe39 balrog
        }
851 a171fe39 balrog
852 a171fe39 balrog
    if (s->control[0] & LCCR0_DIS) {
853 a171fe39 balrog
        /* ACK last frame completed */
854 a171fe39 balrog
        s->control[0] &= ~LCCR0_ENB;
855 a171fe39 balrog
        s->status[0] |= LCSR0_LDD;
856 a171fe39 balrog
    }
857 a171fe39 balrog
858 714fa308 pbrook
    if (miny >= 0) {
859 9312805d Vasily Khoruzhick
        switch (s->orientation) {
860 9312805d Vasily Khoruzhick
        case 0:
861 9312805d Vasily Khoruzhick
            dpy_update(s->ds, 0, miny, s->xres, maxy - miny + 1);
862 9312805d Vasily Khoruzhick
            break;
863 9312805d Vasily Khoruzhick
        case 90:
864 9312805d Vasily Khoruzhick
            dpy_update(s->ds, miny, 0, maxy - miny + 1, s->xres);
865 9312805d Vasily Khoruzhick
            break;
866 9312805d Vasily Khoruzhick
        case 180:
867 9312805d Vasily Khoruzhick
            maxy = s->yres - maxy - 1;
868 9312805d Vasily Khoruzhick
            miny = s->yres - miny - 1;
869 9312805d Vasily Khoruzhick
            dpy_update(s->ds, 0, maxy, s->xres, miny - maxy + 1);
870 9312805d Vasily Khoruzhick
            break;
871 9312805d Vasily Khoruzhick
        case 270:
872 9312805d Vasily Khoruzhick
            maxy = s->yres - maxy - 1;
873 9312805d Vasily Khoruzhick
            miny = s->yres - miny - 1;
874 9312805d Vasily Khoruzhick
            dpy_update(s->ds, maxy, 0, miny - maxy + 1, s->xres);
875 9312805d Vasily Khoruzhick
            break;
876 9312805d Vasily Khoruzhick
        }
877 714fa308 pbrook
    }
878 a171fe39 balrog
    pxa2xx_lcdc_int_update(s);
879 a171fe39 balrog
880 38641a52 balrog
    qemu_irq_raise(s->vsync_cb);
881 a171fe39 balrog
}
882 a171fe39 balrog
883 a171fe39 balrog
static void pxa2xx_invalidate_display(void *opaque)
884 a171fe39 balrog
{
885 bc24a225 Paul Brook
    PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
886 a171fe39 balrog
    s->invalidated = 1;
887 a171fe39 balrog
}
888 a171fe39 balrog
889 a171fe39 balrog
static void pxa2xx_screen_dump(void *opaque, const char *filename)
890 a171fe39 balrog
{
891 a171fe39 balrog
    /* TODO */
892 a171fe39 balrog
}
893 a171fe39 balrog
894 9596ebb7 pbrook
static void pxa2xx_lcdc_orientation(void *opaque, int angle)
895 a171fe39 balrog
{
896 bc24a225 Paul Brook
    PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
897 a171fe39 balrog
898 9312805d Vasily Khoruzhick
    switch (angle) {
899 9312805d Vasily Khoruzhick
    case 0:
900 9312805d Vasily Khoruzhick
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0;
901 9312805d Vasily Khoruzhick
        break;
902 9312805d Vasily Khoruzhick
    case 90:
903 9312805d Vasily Khoruzhick
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90;
904 9312805d Vasily Khoruzhick
        break;
905 9312805d Vasily Khoruzhick
    case 180:
906 9312805d Vasily Khoruzhick
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180;
907 9312805d Vasily Khoruzhick
        break;
908 9312805d Vasily Khoruzhick
    case 270:
909 9312805d Vasily Khoruzhick
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270;
910 9312805d Vasily Khoruzhick
        break;
911 a171fe39 balrog
    }
912 a171fe39 balrog
913 a171fe39 balrog
    s->orientation = angle;
914 a171fe39 balrog
    s->xres = s->yres = -1;
915 a171fe39 balrog
    pxa2xx_lcdc_resize(s);
916 a171fe39 balrog
}
917 a171fe39 balrog
918 99838363 Juan Quintela
static const VMStateDescription vmstate_dma_channel = {
919 99838363 Juan Quintela
    .name = "dma_channel",
920 99838363 Juan Quintela
    .version_id = 0,
921 99838363 Juan Quintela
    .minimum_version_id = 0,
922 99838363 Juan Quintela
    .minimum_version_id_old = 0,
923 99838363 Juan Quintela
    .fields      = (VMStateField[]) {
924 99838363 Juan Quintela
        VMSTATE_UINTTL(branch, struct DMAChannel),
925 99838363 Juan Quintela
        VMSTATE_UINT8(up, struct DMAChannel),
926 99838363 Juan Quintela
        VMSTATE_BUFFER(pbuffer, struct DMAChannel),
927 99838363 Juan Quintela
        VMSTATE_UINTTL(descriptor, struct DMAChannel),
928 99838363 Juan Quintela
        VMSTATE_UINTTL(source, struct DMAChannel),
929 99838363 Juan Quintela
        VMSTATE_UINT32(id, struct DMAChannel),
930 99838363 Juan Quintela
        VMSTATE_UINT32(command, struct DMAChannel),
931 99838363 Juan Quintela
        VMSTATE_END_OF_LIST()
932 aa941b94 balrog
    }
933 99838363 Juan Quintela
};
934 aa941b94 balrog
935 99838363 Juan Quintela
static int pxa2xx_lcdc_post_load(void *opaque, int version_id)
936 aa941b94 balrog
{
937 99838363 Juan Quintela
    PXA2xxLCDState *s = opaque;
938 aa941b94 balrog
939 aa941b94 balrog
    s->bpp = LCCR3_BPP(s->control[3]);
940 aa941b94 balrog
    s->xres = s->yres = s->pal_for = -1;
941 aa941b94 balrog
942 aa941b94 balrog
    return 0;
943 aa941b94 balrog
}
944 aa941b94 balrog
945 99838363 Juan Quintela
static const VMStateDescription vmstate_pxa2xx_lcdc = {
946 99838363 Juan Quintela
    .name = "pxa2xx_lcdc",
947 99838363 Juan Quintela
    .version_id = 0,
948 99838363 Juan Quintela
    .minimum_version_id = 0,
949 99838363 Juan Quintela
    .minimum_version_id_old = 0,
950 99838363 Juan Quintela
    .post_load = pxa2xx_lcdc_post_load,
951 99838363 Juan Quintela
    .fields      = (VMStateField[]) {
952 99838363 Juan Quintela
        VMSTATE_INT32(irqlevel, PXA2xxLCDState),
953 99838363 Juan Quintela
        VMSTATE_INT32(transp, PXA2xxLCDState),
954 99838363 Juan Quintela
        VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6),
955 99838363 Juan Quintela
        VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2),
956 99838363 Juan Quintela
        VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2),
957 99838363 Juan Quintela
        VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2),
958 99838363 Juan Quintela
        VMSTATE_UINT32(ccr, PXA2xxLCDState),
959 99838363 Juan Quintela
        VMSTATE_UINT32(cmdcr, PXA2xxLCDState),
960 99838363 Juan Quintela
        VMSTATE_UINT32(trgbr, PXA2xxLCDState),
961 99838363 Juan Quintela
        VMSTATE_UINT32(tcr, PXA2xxLCDState),
962 99838363 Juan Quintela
        VMSTATE_UINT32(liidr, PXA2xxLCDState),
963 99838363 Juan Quintela
        VMSTATE_UINT8(bscntr, PXA2xxLCDState),
964 99838363 Juan Quintela
        VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0,
965 99838363 Juan Quintela
                             vmstate_dma_channel, struct DMAChannel),
966 99838363 Juan Quintela
        VMSTATE_END_OF_LIST()
967 99838363 Juan Quintela
    }
968 99838363 Juan Quintela
};
969 99838363 Juan Quintela
970 a171fe39 balrog
#define BITS 8
971 a171fe39 balrog
#include "pxa2xx_template.h"
972 a171fe39 balrog
#define BITS 15
973 a171fe39 balrog
#include "pxa2xx_template.h"
974 a171fe39 balrog
#define BITS 16
975 a171fe39 balrog
#include "pxa2xx_template.h"
976 a171fe39 balrog
#define BITS 24
977 a171fe39 balrog
#include "pxa2xx_template.h"
978 a171fe39 balrog
#define BITS 32
979 a171fe39 balrog
#include "pxa2xx_template.h"
980 a171fe39 balrog
981 5a6fdd91 Benoît Canet
PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem,
982 5a6fdd91 Benoît Canet
                                 target_phys_addr_t base, qemu_irq irq)
983 a171fe39 balrog
{
984 bc24a225 Paul Brook
    PXA2xxLCDState *s;
985 a171fe39 balrog
986 7267c094 Anthony Liguori
    s = (PXA2xxLCDState *) g_malloc0(sizeof(PXA2xxLCDState));
987 a171fe39 balrog
    s->invalidated = 1;
988 a171fe39 balrog
    s->irq = irq;
989 75c9d6c2 Avi Kivity
    s->sysmem = sysmem;
990 a171fe39 balrog
991 a171fe39 balrog
    pxa2xx_lcdc_orientation(s, graphic_rotate);
992 a171fe39 balrog
993 5a6fdd91 Benoît Canet
    memory_region_init_io(&s->iomem, &pxa2xx_lcdc_ops, s,
994 5a6fdd91 Benoît Canet
                          "pxa2xx-lcd-controller", 0x00100000);
995 5a6fdd91 Benoît Canet
    memory_region_add_subregion(sysmem, base, &s->iomem);
996 a171fe39 balrog
997 3023f332 aliguori
    s->ds = graphic_console_init(pxa2xx_update_display,
998 3023f332 aliguori
                                 pxa2xx_invalidate_display,
999 3023f332 aliguori
                                 pxa2xx_screen_dump, NULL, s);
1000 a171fe39 balrog
1001 0e1f5a0c aliguori
    switch (ds_get_bits_per_pixel(s->ds)) {
1002 a171fe39 balrog
    case 0:
1003 a171fe39 balrog
        s->dest_width = 0;
1004 a171fe39 balrog
        break;
1005 a171fe39 balrog
    case 8:
1006 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_8;
1007 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_8t;
1008 a171fe39 balrog
        s->dest_width = 1;
1009 a171fe39 balrog
        break;
1010 a171fe39 balrog
    case 15:
1011 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_15;
1012 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_15t;
1013 a171fe39 balrog
        s->dest_width = 2;
1014 a171fe39 balrog
        break;
1015 a171fe39 balrog
    case 16:
1016 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_16;
1017 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_16t;
1018 a171fe39 balrog
        s->dest_width = 2;
1019 a171fe39 balrog
        break;
1020 a171fe39 balrog
    case 24:
1021 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_24;
1022 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_24t;
1023 a171fe39 balrog
        s->dest_width = 3;
1024 a171fe39 balrog
        break;
1025 a171fe39 balrog
    case 32:
1026 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_32;
1027 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_32t;
1028 a171fe39 balrog
        s->dest_width = 4;
1029 a171fe39 balrog
        break;
1030 a171fe39 balrog
    default:
1031 a171fe39 balrog
        fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__);
1032 a171fe39 balrog
        exit(1);
1033 a171fe39 balrog
    }
1034 aa941b94 balrog
1035 99838363 Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s);
1036 aa941b94 balrog
1037 a171fe39 balrog
    return s;
1038 a171fe39 balrog
}
1039 a171fe39 balrog
1040 bc24a225 Paul Brook
void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler)
1041 38641a52 balrog
{
1042 38641a52 balrog
    s->vsync_cb = handler;
1043 a171fe39 balrog
}