Statistics
| Branch: | Revision:

root / target-ppc / helper.c @ c227f099

History | View | Annotate | Download (93.3 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation helpers for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 79aceca5 bellard
 */
19 fdabc366 bellard
#include <stdarg.h>
20 fdabc366 bellard
#include <stdlib.h>
21 fdabc366 bellard
#include <stdio.h>
22 fdabc366 bellard
#include <string.h>
23 fdabc366 bellard
#include <inttypes.h>
24 fdabc366 bellard
#include <signal.h>
25 fdabc366 bellard
26 fdabc366 bellard
#include "cpu.h"
27 fdabc366 bellard
#include "exec-all.h"
28 0411a972 j_mayer
#include "helper_regs.h"
29 ca10f867 aurel32
#include "qemu-common.h"
30 d76d1650 aurel32
#include "kvm.h"
31 9a64fbe4 bellard
32 9a64fbe4 bellard
//#define DEBUG_MMU
33 9a64fbe4 bellard
//#define DEBUG_BATS
34 6b542af7 j_mayer
//#define DEBUG_SLB
35 76a66253 j_mayer
//#define DEBUG_SOFTWARE_TLB
36 0411a972 j_mayer
//#define DUMP_PAGE_TABLES
37 9a64fbe4 bellard
//#define DEBUG_EXCEPTIONS
38 fdabc366 bellard
//#define FLUSH_ALL_TLBS
39 9a64fbe4 bellard
40 d12d51d5 aliguori
#ifdef DEBUG_MMU
41 93fcfe39 aliguori
#  define LOG_MMU(...) qemu_log(__VA_ARGS__)
42 93fcfe39 aliguori
#  define LOG_MMU_STATE(env) log_cpu_state((env), 0)
43 d12d51d5 aliguori
#else
44 d12d51d5 aliguori
#  define LOG_MMU(...) do { } while (0)
45 d12d51d5 aliguori
#  define LOG_MMU_STATE(...) do { } while (0)
46 d12d51d5 aliguori
#endif
47 d12d51d5 aliguori
48 d12d51d5 aliguori
49 d12d51d5 aliguori
#ifdef DEBUG_SOFTWARE_TLB
50 93fcfe39 aliguori
#  define LOG_SWTLB(...) qemu_log(__VA_ARGS__)
51 d12d51d5 aliguori
#else
52 d12d51d5 aliguori
#  define LOG_SWTLB(...) do { } while (0)
53 d12d51d5 aliguori
#endif
54 d12d51d5 aliguori
55 d12d51d5 aliguori
#ifdef DEBUG_BATS
56 93fcfe39 aliguori
#  define LOG_BATS(...) qemu_log(__VA_ARGS__)
57 d12d51d5 aliguori
#else
58 d12d51d5 aliguori
#  define LOG_BATS(...) do { } while (0)
59 d12d51d5 aliguori
#endif
60 d12d51d5 aliguori
61 d12d51d5 aliguori
#ifdef DEBUG_SLB
62 93fcfe39 aliguori
#  define LOG_SLB(...) qemu_log(__VA_ARGS__)
63 d12d51d5 aliguori
#else
64 d12d51d5 aliguori
#  define LOG_SLB(...) do { } while (0)
65 d12d51d5 aliguori
#endif
66 d12d51d5 aliguori
67 d12d51d5 aliguori
#ifdef DEBUG_EXCEPTIONS
68 93fcfe39 aliguori
#  define LOG_EXCP(...) qemu_log(__VA_ARGS__)
69 d12d51d5 aliguori
#else
70 d12d51d5 aliguori
#  define LOG_EXCP(...) do { } while (0)
71 d12d51d5 aliguori
#endif
72 d12d51d5 aliguori
73 d12d51d5 aliguori
74 9a64fbe4 bellard
/*****************************************************************************/
75 3fc6c082 bellard
/* PowerPC MMU emulation */
76 a541f297 bellard
77 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
78 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
79 6ebbf390 j_mayer
                              int mmu_idx, int is_softmmu)
80 24741ef3 bellard
{
81 24741ef3 bellard
    int exception, error_code;
82 d9bce9d9 j_mayer
83 24741ef3 bellard
    if (rw == 2) {
84 e1833e1f j_mayer
        exception = POWERPC_EXCP_ISI;
85 8f793433 j_mayer
        error_code = 0x40000000;
86 24741ef3 bellard
    } else {
87 e1833e1f j_mayer
        exception = POWERPC_EXCP_DSI;
88 8f793433 j_mayer
        error_code = 0x40000000;
89 24741ef3 bellard
        if (rw)
90 24741ef3 bellard
            error_code |= 0x02000000;
91 24741ef3 bellard
        env->spr[SPR_DAR] = address;
92 24741ef3 bellard
        env->spr[SPR_DSISR] = error_code;
93 24741ef3 bellard
    }
94 24741ef3 bellard
    env->exception_index = exception;
95 24741ef3 bellard
    env->error_code = error_code;
96 76a66253 j_mayer
97 24741ef3 bellard
    return 1;
98 24741ef3 bellard
}
99 76a66253 j_mayer
100 c227f099 Anthony Liguori
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
101 24741ef3 bellard
{
102 24741ef3 bellard
    return addr;
103 24741ef3 bellard
}
104 36081602 j_mayer
105 24741ef3 bellard
#else
106 76a66253 j_mayer
/* Common routines used by software and hardware TLBs emulation */
107 636aa200 Blue Swirl
static inline int pte_is_valid(target_ulong pte0)
108 76a66253 j_mayer
{
109 76a66253 j_mayer
    return pte0 & 0x80000000 ? 1 : 0;
110 76a66253 j_mayer
}
111 76a66253 j_mayer
112 636aa200 Blue Swirl
static inline void pte_invalidate(target_ulong *pte0)
113 76a66253 j_mayer
{
114 76a66253 j_mayer
    *pte0 &= ~0x80000000;
115 76a66253 j_mayer
}
116 76a66253 j_mayer
117 caa4039c j_mayer
#if defined(TARGET_PPC64)
118 636aa200 Blue Swirl
static inline int pte64_is_valid(target_ulong pte0)
119 caa4039c j_mayer
{
120 caa4039c j_mayer
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
121 caa4039c j_mayer
}
122 caa4039c j_mayer
123 636aa200 Blue Swirl
static inline void pte64_invalidate(target_ulong *pte0)
124 caa4039c j_mayer
{
125 caa4039c j_mayer
    *pte0 &= ~0x0000000000000001ULL;
126 caa4039c j_mayer
}
127 caa4039c j_mayer
#endif
128 caa4039c j_mayer
129 76a66253 j_mayer
#define PTE_PTEM_MASK 0x7FFFFFBF
130 76a66253 j_mayer
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
131 caa4039c j_mayer
#if defined(TARGET_PPC64)
132 caa4039c j_mayer
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
133 caa4039c j_mayer
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
134 caa4039c j_mayer
#endif
135 76a66253 j_mayer
136 636aa200 Blue Swirl
static inline int pp_check(int key, int pp, int nx)
137 b227a8e9 j_mayer
{
138 b227a8e9 j_mayer
    int access;
139 b227a8e9 j_mayer
140 b227a8e9 j_mayer
    /* Compute access rights */
141 b227a8e9 j_mayer
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
142 b227a8e9 j_mayer
    access = 0;
143 b227a8e9 j_mayer
    if (key == 0) {
144 b227a8e9 j_mayer
        switch (pp) {
145 b227a8e9 j_mayer
        case 0x0:
146 b227a8e9 j_mayer
        case 0x1:
147 b227a8e9 j_mayer
        case 0x2:
148 b227a8e9 j_mayer
            access |= PAGE_WRITE;
149 b227a8e9 j_mayer
            /* No break here */
150 b227a8e9 j_mayer
        case 0x3:
151 b227a8e9 j_mayer
        case 0x6:
152 b227a8e9 j_mayer
            access |= PAGE_READ;
153 b227a8e9 j_mayer
            break;
154 b227a8e9 j_mayer
        }
155 b227a8e9 j_mayer
    } else {
156 b227a8e9 j_mayer
        switch (pp) {
157 b227a8e9 j_mayer
        case 0x0:
158 b227a8e9 j_mayer
        case 0x6:
159 b227a8e9 j_mayer
            access = 0;
160 b227a8e9 j_mayer
            break;
161 b227a8e9 j_mayer
        case 0x1:
162 b227a8e9 j_mayer
        case 0x3:
163 b227a8e9 j_mayer
            access = PAGE_READ;
164 b227a8e9 j_mayer
            break;
165 b227a8e9 j_mayer
        case 0x2:
166 b227a8e9 j_mayer
            access = PAGE_READ | PAGE_WRITE;
167 b227a8e9 j_mayer
            break;
168 b227a8e9 j_mayer
        }
169 b227a8e9 j_mayer
    }
170 b227a8e9 j_mayer
    if (nx == 0)
171 b227a8e9 j_mayer
        access |= PAGE_EXEC;
172 b227a8e9 j_mayer
173 b227a8e9 j_mayer
    return access;
174 b227a8e9 j_mayer
}
175 b227a8e9 j_mayer
176 636aa200 Blue Swirl
static inline int check_prot(int prot, int rw, int access_type)
177 b227a8e9 j_mayer
{
178 b227a8e9 j_mayer
    int ret;
179 b227a8e9 j_mayer
180 b227a8e9 j_mayer
    if (access_type == ACCESS_CODE) {
181 b227a8e9 j_mayer
        if (prot & PAGE_EXEC)
182 b227a8e9 j_mayer
            ret = 0;
183 b227a8e9 j_mayer
        else
184 b227a8e9 j_mayer
            ret = -2;
185 b227a8e9 j_mayer
    } else if (rw) {
186 b227a8e9 j_mayer
        if (prot & PAGE_WRITE)
187 b227a8e9 j_mayer
            ret = 0;
188 b227a8e9 j_mayer
        else
189 b227a8e9 j_mayer
            ret = -2;
190 b227a8e9 j_mayer
    } else {
191 b227a8e9 j_mayer
        if (prot & PAGE_READ)
192 b227a8e9 j_mayer
            ret = 0;
193 b227a8e9 j_mayer
        else
194 b227a8e9 j_mayer
            ret = -2;
195 b227a8e9 j_mayer
    }
196 b227a8e9 j_mayer
197 b227a8e9 j_mayer
    return ret;
198 b227a8e9 j_mayer
}
199 b227a8e9 j_mayer
200 c227f099 Anthony Liguori
static inline int _pte_check(mmu_ctx_t *ctx, int is_64b, target_ulong pte0,
201 636aa200 Blue Swirl
                             target_ulong pte1, int h, int rw, int type)
202 76a66253 j_mayer
{
203 caa4039c j_mayer
    target_ulong ptem, mmask;
204 b227a8e9 j_mayer
    int access, ret, pteh, ptev, pp;
205 76a66253 j_mayer
206 76a66253 j_mayer
    access = 0;
207 76a66253 j_mayer
    ret = -1;
208 76a66253 j_mayer
    /* Check validity and table match */
209 caa4039c j_mayer
#if defined(TARGET_PPC64)
210 caa4039c j_mayer
    if (is_64b) {
211 caa4039c j_mayer
        ptev = pte64_is_valid(pte0);
212 caa4039c j_mayer
        pteh = (pte0 >> 1) & 1;
213 caa4039c j_mayer
    } else
214 caa4039c j_mayer
#endif
215 caa4039c j_mayer
    {
216 caa4039c j_mayer
        ptev = pte_is_valid(pte0);
217 caa4039c j_mayer
        pteh = (pte0 >> 6) & 1;
218 caa4039c j_mayer
    }
219 caa4039c j_mayer
    if (ptev && h == pteh) {
220 76a66253 j_mayer
        /* Check vsid & api */
221 caa4039c j_mayer
#if defined(TARGET_PPC64)
222 caa4039c j_mayer
        if (is_64b) {
223 caa4039c j_mayer
            ptem = pte0 & PTE64_PTEM_MASK;
224 caa4039c j_mayer
            mmask = PTE64_CHECK_MASK;
225 b227a8e9 j_mayer
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
226 29c8ca6f blueswir1
            ctx->nx  = (pte1 >> 2) & 1; /* No execute bit */
227 b227a8e9 j_mayer
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
228 caa4039c j_mayer
        } else
229 caa4039c j_mayer
#endif
230 caa4039c j_mayer
        {
231 caa4039c j_mayer
            ptem = pte0 & PTE_PTEM_MASK;
232 caa4039c j_mayer
            mmask = PTE_CHECK_MASK;
233 b227a8e9 j_mayer
            pp = pte1 & 0x00000003;
234 caa4039c j_mayer
        }
235 caa4039c j_mayer
        if (ptem == ctx->ptem) {
236 c227f099 Anthony Liguori
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
237 76a66253 j_mayer
                /* all matches should have equal RPN, WIMG & PP */
238 caa4039c j_mayer
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
239 93fcfe39 aliguori
                    qemu_log("Bad RPN/WIMG/PP\n");
240 76a66253 j_mayer
                    return -3;
241 76a66253 j_mayer
                }
242 76a66253 j_mayer
            }
243 76a66253 j_mayer
            /* Compute access rights */
244 b227a8e9 j_mayer
            access = pp_check(ctx->key, pp, ctx->nx);
245 76a66253 j_mayer
            /* Keep the matching PTE informations */
246 76a66253 j_mayer
            ctx->raddr = pte1;
247 76a66253 j_mayer
            ctx->prot = access;
248 b227a8e9 j_mayer
            ret = check_prot(ctx->prot, rw, type);
249 b227a8e9 j_mayer
            if (ret == 0) {
250 76a66253 j_mayer
                /* Access granted */
251 d12d51d5 aliguori
                LOG_MMU("PTE access granted !\n");
252 76a66253 j_mayer
            } else {
253 76a66253 j_mayer
                /* Access right violation */
254 d12d51d5 aliguori
                LOG_MMU("PTE access rejected\n");
255 76a66253 j_mayer
            }
256 76a66253 j_mayer
        }
257 76a66253 j_mayer
    }
258 76a66253 j_mayer
259 76a66253 j_mayer
    return ret;
260 76a66253 j_mayer
}
261 76a66253 j_mayer
262 c227f099 Anthony Liguori
static inline int pte32_check(mmu_ctx_t *ctx, target_ulong pte0,
263 636aa200 Blue Swirl
                              target_ulong pte1, int h, int rw, int type)
264 caa4039c j_mayer
{
265 b227a8e9 j_mayer
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
266 caa4039c j_mayer
}
267 caa4039c j_mayer
268 caa4039c j_mayer
#if defined(TARGET_PPC64)
269 c227f099 Anthony Liguori
static inline int pte64_check(mmu_ctx_t *ctx, target_ulong pte0,
270 636aa200 Blue Swirl
                              target_ulong pte1, int h, int rw, int type)
271 caa4039c j_mayer
{
272 b227a8e9 j_mayer
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
273 caa4039c j_mayer
}
274 caa4039c j_mayer
#endif
275 caa4039c j_mayer
276 c227f099 Anthony Liguori
static inline int pte_update_flags(mmu_ctx_t *ctx, target_ulong *pte1p,
277 636aa200 Blue Swirl
                                   int ret, int rw)
278 76a66253 j_mayer
{
279 76a66253 j_mayer
    int store = 0;
280 76a66253 j_mayer
281 76a66253 j_mayer
    /* Update page flags */
282 76a66253 j_mayer
    if (!(*pte1p & 0x00000100)) {
283 76a66253 j_mayer
        /* Update accessed flag */
284 76a66253 j_mayer
        *pte1p |= 0x00000100;
285 76a66253 j_mayer
        store = 1;
286 76a66253 j_mayer
    }
287 76a66253 j_mayer
    if (!(*pte1p & 0x00000080)) {
288 76a66253 j_mayer
        if (rw == 1 && ret == 0) {
289 76a66253 j_mayer
            /* Update changed flag */
290 76a66253 j_mayer
            *pte1p |= 0x00000080;
291 76a66253 j_mayer
            store = 1;
292 76a66253 j_mayer
        } else {
293 76a66253 j_mayer
            /* Force page fault for first write access */
294 76a66253 j_mayer
            ctx->prot &= ~PAGE_WRITE;
295 76a66253 j_mayer
        }
296 76a66253 j_mayer
    }
297 76a66253 j_mayer
298 76a66253 j_mayer
    return store;
299 76a66253 j_mayer
}
300 76a66253 j_mayer
301 76a66253 j_mayer
/* Software driven TLB helpers */
302 636aa200 Blue Swirl
static inline int ppc6xx_tlb_getnum(CPUState *env, target_ulong eaddr, int way,
303 636aa200 Blue Swirl
                                    int is_code)
304 76a66253 j_mayer
{
305 76a66253 j_mayer
    int nr;
306 76a66253 j_mayer
307 76a66253 j_mayer
    /* Select TLB num in a way from address */
308 76a66253 j_mayer
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
309 76a66253 j_mayer
    /* Select TLB way */
310 76a66253 j_mayer
    nr += env->tlb_per_way * way;
311 76a66253 j_mayer
    /* 6xx have separate TLBs for instructions and data */
312 76a66253 j_mayer
    if (is_code && env->id_tlbs == 1)
313 76a66253 j_mayer
        nr += env->nb_tlb;
314 76a66253 j_mayer
315 76a66253 j_mayer
    return nr;
316 76a66253 j_mayer
}
317 76a66253 j_mayer
318 636aa200 Blue Swirl
static inline void ppc6xx_tlb_invalidate_all(CPUState *env)
319 76a66253 j_mayer
{
320 c227f099 Anthony Liguori
    ppc6xx_tlb_t *tlb;
321 76a66253 j_mayer
    int nr, max;
322 76a66253 j_mayer
323 d12d51d5 aliguori
    //LOG_SWTLB("Invalidate all TLBs\n");
324 76a66253 j_mayer
    /* Invalidate all defined software TLB */
325 76a66253 j_mayer
    max = env->nb_tlb;
326 76a66253 j_mayer
    if (env->id_tlbs == 1)
327 76a66253 j_mayer
        max *= 2;
328 76a66253 j_mayer
    for (nr = 0; nr < max; nr++) {
329 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
330 76a66253 j_mayer
        pte_invalidate(&tlb->pte0);
331 76a66253 j_mayer
    }
332 76a66253 j_mayer
    tlb_flush(env, 1);
333 76a66253 j_mayer
}
334 76a66253 j_mayer
335 636aa200 Blue Swirl
static inline void __ppc6xx_tlb_invalidate_virt(CPUState *env,
336 636aa200 Blue Swirl
                                                target_ulong eaddr,
337 636aa200 Blue Swirl
                                                int is_code, int match_epn)
338 76a66253 j_mayer
{
339 4a057712 j_mayer
#if !defined(FLUSH_ALL_TLBS)
340 c227f099 Anthony Liguori
    ppc6xx_tlb_t *tlb;
341 76a66253 j_mayer
    int way, nr;
342 76a66253 j_mayer
343 76a66253 j_mayer
    /* Invalidate ITLB + DTLB, all ways */
344 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
345 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
346 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
347 76a66253 j_mayer
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
348 90e189ec Blue Swirl
            LOG_SWTLB("TLB invalidate %d/%d " TARGET_FMT_lx "\n", nr,
349 90e189ec Blue Swirl
                      env->nb_tlb, eaddr);
350 76a66253 j_mayer
            pte_invalidate(&tlb->pte0);
351 76a66253 j_mayer
            tlb_flush_page(env, tlb->EPN);
352 76a66253 j_mayer
        }
353 76a66253 j_mayer
    }
354 76a66253 j_mayer
#else
355 76a66253 j_mayer
    /* XXX: PowerPC specification say this is valid as well */
356 76a66253 j_mayer
    ppc6xx_tlb_invalidate_all(env);
357 76a66253 j_mayer
#endif
358 76a66253 j_mayer
}
359 76a66253 j_mayer
360 636aa200 Blue Swirl
static inline void ppc6xx_tlb_invalidate_virt(CPUState *env,
361 636aa200 Blue Swirl
                                              target_ulong eaddr, int is_code)
362 76a66253 j_mayer
{
363 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
364 76a66253 j_mayer
}
365 76a66253 j_mayer
366 76a66253 j_mayer
void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
367 76a66253 j_mayer
                       target_ulong pte0, target_ulong pte1)
368 76a66253 j_mayer
{
369 c227f099 Anthony Liguori
    ppc6xx_tlb_t *tlb;
370 76a66253 j_mayer
    int nr;
371 76a66253 j_mayer
372 76a66253 j_mayer
    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
373 1d0a48fb j_mayer
    tlb = &env->tlb[nr].tlb6;
374 90e189ec Blue Swirl
    LOG_SWTLB("Set TLB %d/%d EPN " TARGET_FMT_lx " PTE0 " TARGET_FMT_lx
375 90e189ec Blue Swirl
              " PTE1 " TARGET_FMT_lx "\n", nr, env->nb_tlb, EPN, pte0, pte1);
376 76a66253 j_mayer
    /* Invalidate any pending reference in Qemu for this virtual address */
377 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
378 76a66253 j_mayer
    tlb->pte0 = pte0;
379 76a66253 j_mayer
    tlb->pte1 = pte1;
380 76a66253 j_mayer
    tlb->EPN = EPN;
381 76a66253 j_mayer
    /* Store last way for LRU mechanism */
382 76a66253 j_mayer
    env->last_way = way;
383 76a66253 j_mayer
}
384 76a66253 j_mayer
385 c227f099 Anthony Liguori
static inline int ppc6xx_tlb_check(CPUState *env, mmu_ctx_t *ctx,
386 636aa200 Blue Swirl
                                   target_ulong eaddr, int rw, int access_type)
387 76a66253 j_mayer
{
388 c227f099 Anthony Liguori
    ppc6xx_tlb_t *tlb;
389 76a66253 j_mayer
    int nr, best, way;
390 76a66253 j_mayer
    int ret;
391 d9bce9d9 j_mayer
392 76a66253 j_mayer
    best = -1;
393 76a66253 j_mayer
    ret = -1; /* No TLB found */
394 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
395 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
396 76a66253 j_mayer
                               access_type == ACCESS_CODE ? 1 : 0);
397 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
398 76a66253 j_mayer
        /* This test "emulates" the PTE index match for hardware TLBs */
399 76a66253 j_mayer
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
400 90e189ec Blue Swirl
            LOG_SWTLB("TLB %d/%d %s [" TARGET_FMT_lx " " TARGET_FMT_lx
401 90e189ec Blue Swirl
                      "] <> " TARGET_FMT_lx "\n", nr, env->nb_tlb,
402 90e189ec Blue Swirl
                      pte_is_valid(tlb->pte0) ? "valid" : "inval",
403 90e189ec Blue Swirl
                      tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
404 76a66253 j_mayer
            continue;
405 76a66253 j_mayer
        }
406 90e189ec Blue Swirl
        LOG_SWTLB("TLB %d/%d %s " TARGET_FMT_lx " <> " TARGET_FMT_lx " "
407 90e189ec Blue Swirl
                  TARGET_FMT_lx " %c %c\n", nr, env->nb_tlb,
408 90e189ec Blue Swirl
                  pte_is_valid(tlb->pte0) ? "valid" : "inval",
409 90e189ec Blue Swirl
                  tlb->EPN, eaddr, tlb->pte1,
410 90e189ec Blue Swirl
                  rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
411 b227a8e9 j_mayer
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
412 76a66253 j_mayer
        case -3:
413 76a66253 j_mayer
            /* TLB inconsistency */
414 76a66253 j_mayer
            return -1;
415 76a66253 j_mayer
        case -2:
416 76a66253 j_mayer
            /* Access violation */
417 76a66253 j_mayer
            ret = -2;
418 76a66253 j_mayer
            best = nr;
419 76a66253 j_mayer
            break;
420 76a66253 j_mayer
        case -1:
421 76a66253 j_mayer
        default:
422 76a66253 j_mayer
            /* No match */
423 76a66253 j_mayer
            break;
424 76a66253 j_mayer
        case 0:
425 76a66253 j_mayer
            /* access granted */
426 76a66253 j_mayer
            /* XXX: we should go on looping to check all TLBs consistency
427 76a66253 j_mayer
             *      but we can speed-up the whole thing as the
428 76a66253 j_mayer
             *      result would be undefined if TLBs are not consistent.
429 76a66253 j_mayer
             */
430 76a66253 j_mayer
            ret = 0;
431 76a66253 j_mayer
            best = nr;
432 76a66253 j_mayer
            goto done;
433 76a66253 j_mayer
        }
434 76a66253 j_mayer
    }
435 76a66253 j_mayer
    if (best != -1) {
436 76a66253 j_mayer
    done:
437 90e189ec Blue Swirl
        LOG_SWTLB("found TLB at addr " TARGET_FMT_plx " prot=%01x ret=%d\n",
438 90e189ec Blue Swirl
                  ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
439 76a66253 j_mayer
        /* Update page flags */
440 1d0a48fb j_mayer
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
441 76a66253 j_mayer
    }
442 76a66253 j_mayer
443 76a66253 j_mayer
    return ret;
444 76a66253 j_mayer
}
445 76a66253 j_mayer
446 9a64fbe4 bellard
/* Perform BAT hit & translation */
447 636aa200 Blue Swirl
static inline void bat_size_prot(CPUState *env, target_ulong *blp, int *validp,
448 636aa200 Blue Swirl
                                 int *protp, target_ulong *BATu,
449 636aa200 Blue Swirl
                                 target_ulong *BATl)
450 faadf50e j_mayer
{
451 faadf50e j_mayer
    target_ulong bl;
452 faadf50e j_mayer
    int pp, valid, prot;
453 faadf50e j_mayer
454 faadf50e j_mayer
    bl = (*BATu & 0x00001FFC) << 15;
455 faadf50e j_mayer
    valid = 0;
456 faadf50e j_mayer
    prot = 0;
457 faadf50e j_mayer
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
458 faadf50e j_mayer
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
459 faadf50e j_mayer
        valid = 1;
460 faadf50e j_mayer
        pp = *BATl & 0x00000003;
461 faadf50e j_mayer
        if (pp != 0) {
462 faadf50e j_mayer
            prot = PAGE_READ | PAGE_EXEC;
463 faadf50e j_mayer
            if (pp == 0x2)
464 faadf50e j_mayer
                prot |= PAGE_WRITE;
465 faadf50e j_mayer
        }
466 faadf50e j_mayer
    }
467 faadf50e j_mayer
    *blp = bl;
468 faadf50e j_mayer
    *validp = valid;
469 faadf50e j_mayer
    *protp = prot;
470 faadf50e j_mayer
}
471 faadf50e j_mayer
472 636aa200 Blue Swirl
static inline void bat_601_size_prot(CPUState *env, target_ulong *blp,
473 636aa200 Blue Swirl
                                     int *validp, int *protp,
474 636aa200 Blue Swirl
                                     target_ulong *BATu, target_ulong *BATl)
475 faadf50e j_mayer
{
476 faadf50e j_mayer
    target_ulong bl;
477 faadf50e j_mayer
    int key, pp, valid, prot;
478 faadf50e j_mayer
479 faadf50e j_mayer
    bl = (*BATl & 0x0000003F) << 17;
480 90e189ec Blue Swirl
    LOG_BATS("b %02x ==> bl " TARGET_FMT_lx " msk " TARGET_FMT_lx "\n",
481 90e189ec Blue Swirl
             (uint8_t)(*BATl & 0x0000003F), bl, ~bl);
482 faadf50e j_mayer
    prot = 0;
483 faadf50e j_mayer
    valid = (*BATl >> 6) & 1;
484 faadf50e j_mayer
    if (valid) {
485 faadf50e j_mayer
        pp = *BATu & 0x00000003;
486 faadf50e j_mayer
        if (msr_pr == 0)
487 faadf50e j_mayer
            key = (*BATu >> 3) & 1;
488 faadf50e j_mayer
        else
489 faadf50e j_mayer
            key = (*BATu >> 2) & 1;
490 faadf50e j_mayer
        prot = pp_check(key, pp, 0);
491 faadf50e j_mayer
    }
492 faadf50e j_mayer
    *blp = bl;
493 faadf50e j_mayer
    *validp = valid;
494 faadf50e j_mayer
    *protp = prot;
495 faadf50e j_mayer
}
496 faadf50e j_mayer
497 c227f099 Anthony Liguori
static inline int get_bat(CPUState *env, mmu_ctx_t *ctx, target_ulong virtual,
498 636aa200 Blue Swirl
                          int rw, int type)
499 9a64fbe4 bellard
{
500 76a66253 j_mayer
    target_ulong *BATlt, *BATut, *BATu, *BATl;
501 76a66253 j_mayer
    target_ulong base, BEPIl, BEPIu, bl;
502 faadf50e j_mayer
    int i, valid, prot;
503 9a64fbe4 bellard
    int ret = -1;
504 9a64fbe4 bellard
505 90e189ec Blue Swirl
    LOG_BATS("%s: %cBAT v " TARGET_FMT_lx "\n", __func__,
506 90e189ec Blue Swirl
             type == ACCESS_CODE ? 'I' : 'D', virtual);
507 9a64fbe4 bellard
    switch (type) {
508 9a64fbe4 bellard
    case ACCESS_CODE:
509 9a64fbe4 bellard
        BATlt = env->IBAT[1];
510 9a64fbe4 bellard
        BATut = env->IBAT[0];
511 9a64fbe4 bellard
        break;
512 9a64fbe4 bellard
    default:
513 9a64fbe4 bellard
        BATlt = env->DBAT[1];
514 9a64fbe4 bellard
        BATut = env->DBAT[0];
515 9a64fbe4 bellard
        break;
516 9a64fbe4 bellard
    }
517 9a64fbe4 bellard
    base = virtual & 0xFFFC0000;
518 faadf50e j_mayer
    for (i = 0; i < env->nb_BATs; i++) {
519 9a64fbe4 bellard
        BATu = &BATut[i];
520 9a64fbe4 bellard
        BATl = &BATlt[i];
521 9a64fbe4 bellard
        BEPIu = *BATu & 0xF0000000;
522 9a64fbe4 bellard
        BEPIl = *BATu & 0x0FFE0000;
523 faadf50e j_mayer
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
524 faadf50e j_mayer
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
525 faadf50e j_mayer
        } else {
526 faadf50e j_mayer
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
527 faadf50e j_mayer
        }
528 90e189ec Blue Swirl
        LOG_BATS("%s: %cBAT%d v " TARGET_FMT_lx " BATu " TARGET_FMT_lx
529 90e189ec Blue Swirl
                 " BATl " TARGET_FMT_lx "\n", __func__,
530 90e189ec Blue Swirl
                 type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl);
531 9a64fbe4 bellard
        if ((virtual & 0xF0000000) == BEPIu &&
532 9a64fbe4 bellard
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
533 9a64fbe4 bellard
            /* BAT matches */
534 faadf50e j_mayer
            if (valid != 0) {
535 9a64fbe4 bellard
                /* Get physical address */
536 76a66253 j_mayer
                ctx->raddr = (*BATl & 0xF0000000) |
537 9a64fbe4 bellard
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
538 a541f297 bellard
                    (virtual & 0x0001F000);
539 b227a8e9 j_mayer
                /* Compute access rights */
540 faadf50e j_mayer
                ctx->prot = prot;
541 b227a8e9 j_mayer
                ret = check_prot(ctx->prot, rw, type);
542 d12d51d5 aliguori
                if (ret == 0)
543 90e189ec Blue Swirl
                    LOG_BATS("BAT %d match: r " TARGET_FMT_plx " prot=%c%c\n",
544 d12d51d5 aliguori
                             i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
545 d12d51d5 aliguori
                             ctx->prot & PAGE_WRITE ? 'W' : '-');
546 9a64fbe4 bellard
                break;
547 9a64fbe4 bellard
            }
548 9a64fbe4 bellard
        }
549 9a64fbe4 bellard
    }
550 9a64fbe4 bellard
    if (ret < 0) {
551 d12d51d5 aliguori
#if defined(DEBUG_BATS)
552 0bf9e31a Blue Swirl
        if (qemu_log_enabled()) {
553 90e189ec Blue Swirl
            LOG_BATS("no BAT match for " TARGET_FMT_lx ":\n", virtual);
554 4a057712 j_mayer
            for (i = 0; i < 4; i++) {
555 4a057712 j_mayer
                BATu = &BATut[i];
556 4a057712 j_mayer
                BATl = &BATlt[i];
557 4a057712 j_mayer
                BEPIu = *BATu & 0xF0000000;
558 4a057712 j_mayer
                BEPIl = *BATu & 0x0FFE0000;
559 4a057712 j_mayer
                bl = (*BATu & 0x00001FFC) << 15;
560 90e189ec Blue Swirl
                LOG_BATS("%s: %cBAT%d v " TARGET_FMT_lx " BATu " TARGET_FMT_lx
561 90e189ec Blue Swirl
                         " BATl " TARGET_FMT_lx " \n\t" TARGET_FMT_lx " "
562 90e189ec Blue Swirl
                         TARGET_FMT_lx " " TARGET_FMT_lx "\n",
563 0bf9e31a Blue Swirl
                         __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
564 0bf9e31a Blue Swirl
                         *BATu, *BATl, BEPIu, BEPIl, bl);
565 4a057712 j_mayer
            }
566 9a64fbe4 bellard
        }
567 9a64fbe4 bellard
#endif
568 9a64fbe4 bellard
    }
569 9a64fbe4 bellard
    /* No hit */
570 9a64fbe4 bellard
    return ret;
571 9a64fbe4 bellard
}
572 9a64fbe4 bellard
573 9a64fbe4 bellard
/* PTE table lookup */
574 c227f099 Anthony Liguori
static inline int _find_pte(mmu_ctx_t *ctx, int is_64b, int h, int rw,
575 636aa200 Blue Swirl
                            int type, int target_page_bits)
576 9a64fbe4 bellard
{
577 76a66253 j_mayer
    target_ulong base, pte0, pte1;
578 76a66253 j_mayer
    int i, good = -1;
579 caa4039c j_mayer
    int ret, r;
580 9a64fbe4 bellard
581 76a66253 j_mayer
    ret = -1; /* No entry found */
582 76a66253 j_mayer
    base = ctx->pg_addr[h];
583 9a64fbe4 bellard
    for (i = 0; i < 8; i++) {
584 caa4039c j_mayer
#if defined(TARGET_PPC64)
585 caa4039c j_mayer
        if (is_64b) {
586 caa4039c j_mayer
            pte0 = ldq_phys(base + (i * 16));
587 5b5aba4f blueswir1
            pte1 = ldq_phys(base + (i * 16) + 8);
588 5b5aba4f blueswir1
589 5b5aba4f blueswir1
            /* We have a TLB that saves 4K pages, so let's
590 5b5aba4f blueswir1
             * split a huge page to 4k chunks */
591 5b5aba4f blueswir1
            if (target_page_bits != TARGET_PAGE_BITS)
592 5b5aba4f blueswir1
                pte1 |= (ctx->eaddr & (( 1 << target_page_bits ) - 1))
593 5b5aba4f blueswir1
                        & TARGET_PAGE_MASK;
594 5b5aba4f blueswir1
595 b227a8e9 j_mayer
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
596 90e189ec Blue Swirl
            LOG_MMU("Load pte from " TARGET_FMT_lx " => " TARGET_FMT_lx " "
597 90e189ec Blue Swirl
                    TARGET_FMT_lx " %d %d %d " TARGET_FMT_lx "\n",
598 90e189ec Blue Swirl
                    base + (i * 16), pte0, pte1, (int)(pte0 & 1), h,
599 90e189ec Blue Swirl
                    (int)((pte0 >> 1) & 1), ctx->ptem);
600 caa4039c j_mayer
        } else
601 caa4039c j_mayer
#endif
602 caa4039c j_mayer
        {
603 caa4039c j_mayer
            pte0 = ldl_phys(base + (i * 8));
604 caa4039c j_mayer
            pte1 =  ldl_phys(base + (i * 8) + 4);
605 b227a8e9 j_mayer
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
606 90e189ec Blue Swirl
            LOG_MMU("Load pte from " TARGET_FMT_lx " => " TARGET_FMT_lx " "
607 90e189ec Blue Swirl
                    TARGET_FMT_lx " %d %d %d " TARGET_FMT_lx "\n",
608 90e189ec Blue Swirl
                    base + (i * 8), pte0, pte1, (int)(pte0 >> 31), h,
609 90e189ec Blue Swirl
                    (int)((pte0 >> 6) & 1), ctx->ptem);
610 12de9a39 j_mayer
        }
611 caa4039c j_mayer
        switch (r) {
612 76a66253 j_mayer
        case -3:
613 76a66253 j_mayer
            /* PTE inconsistency */
614 76a66253 j_mayer
            return -1;
615 76a66253 j_mayer
        case -2:
616 76a66253 j_mayer
            /* Access violation */
617 76a66253 j_mayer
            ret = -2;
618 76a66253 j_mayer
            good = i;
619 76a66253 j_mayer
            break;
620 76a66253 j_mayer
        case -1:
621 76a66253 j_mayer
        default:
622 76a66253 j_mayer
            /* No PTE match */
623 76a66253 j_mayer
            break;
624 76a66253 j_mayer
        case 0:
625 76a66253 j_mayer
            /* access granted */
626 76a66253 j_mayer
            /* XXX: we should go on looping to check all PTEs consistency
627 76a66253 j_mayer
             *      but if we can speed-up the whole thing as the
628 76a66253 j_mayer
             *      result would be undefined if PTEs are not consistent.
629 76a66253 j_mayer
             */
630 76a66253 j_mayer
            ret = 0;
631 76a66253 j_mayer
            good = i;
632 76a66253 j_mayer
            goto done;
633 9a64fbe4 bellard
        }
634 9a64fbe4 bellard
    }
635 9a64fbe4 bellard
    if (good != -1) {
636 76a66253 j_mayer
    done:
637 90e189ec Blue Swirl
        LOG_MMU("found PTE at addr " TARGET_FMT_lx " prot=%01x ret=%d\n",
638 90e189ec Blue Swirl
                ctx->raddr, ctx->prot, ret);
639 9a64fbe4 bellard
        /* Update page flags */
640 76a66253 j_mayer
        pte1 = ctx->raddr;
641 caa4039c j_mayer
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
642 caa4039c j_mayer
#if defined(TARGET_PPC64)
643 caa4039c j_mayer
            if (is_64b) {
644 caa4039c j_mayer
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
645 caa4039c j_mayer
            } else
646 caa4039c j_mayer
#endif
647 caa4039c j_mayer
            {
648 caa4039c j_mayer
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
649 caa4039c j_mayer
            }
650 caa4039c j_mayer
        }
651 9a64fbe4 bellard
    }
652 9a64fbe4 bellard
653 9a64fbe4 bellard
    return ret;
654 79aceca5 bellard
}
655 79aceca5 bellard
656 c227f099 Anthony Liguori
static inline int find_pte32(mmu_ctx_t *ctx, int h, int rw, int type,
657 636aa200 Blue Swirl
                             int target_page_bits)
658 caa4039c j_mayer
{
659 5b5aba4f blueswir1
    return _find_pte(ctx, 0, h, rw, type, target_page_bits);
660 caa4039c j_mayer
}
661 caa4039c j_mayer
662 caa4039c j_mayer
#if defined(TARGET_PPC64)
663 c227f099 Anthony Liguori
static inline int find_pte64(mmu_ctx_t *ctx, int h, int rw, int type,
664 636aa200 Blue Swirl
                             int target_page_bits)
665 caa4039c j_mayer
{
666 5b5aba4f blueswir1
    return _find_pte(ctx, 1, h, rw, type, target_page_bits);
667 caa4039c j_mayer
}
668 caa4039c j_mayer
#endif
669 caa4039c j_mayer
670 c227f099 Anthony Liguori
static inline int find_pte(CPUState *env, mmu_ctx_t *ctx, int h, int rw,
671 636aa200 Blue Swirl
                           int type, int target_page_bits)
672 caa4039c j_mayer
{
673 caa4039c j_mayer
#if defined(TARGET_PPC64)
674 add78955 j_mayer
    if (env->mmu_model & POWERPC_MMU_64)
675 5b5aba4f blueswir1
        return find_pte64(ctx, h, rw, type, target_page_bits);
676 caa4039c j_mayer
#endif
677 caa4039c j_mayer
678 5b5aba4f blueswir1
    return find_pte32(ctx, h, rw, type, target_page_bits);
679 caa4039c j_mayer
}
680 caa4039c j_mayer
681 caa4039c j_mayer
#if defined(TARGET_PPC64)
682 c227f099 Anthony Liguori
static ppc_slb_t *slb_get_entry(CPUPPCState *env, int nr)
683 eacc3249 j_mayer
{
684 c227f099 Anthony Liguori
    ppc_slb_t *retval = &env->slb[nr];
685 8eee0af9 blueswir1
686 8eee0af9 blueswir1
#if 0 // XXX implement bridge mode?
687 8eee0af9 blueswir1
    if (env->spr[SPR_ASR] & 1) {
688 c227f099 Anthony Liguori
        target_phys_addr_t sr_base;
689 8eee0af9 blueswir1

690 8eee0af9 blueswir1
        sr_base = env->spr[SPR_ASR] & 0xfffffffffffff000;
691 8eee0af9 blueswir1
        sr_base += (12 * nr);
692 8eee0af9 blueswir1

693 8eee0af9 blueswir1
        retval->tmp64 = ldq_phys(sr_base);
694 8eee0af9 blueswir1
        retval->tmp = ldl_phys(sr_base + 8);
695 8eee0af9 blueswir1
    }
696 8eee0af9 blueswir1
#endif
697 8eee0af9 blueswir1
698 8eee0af9 blueswir1
    return retval;
699 eacc3249 j_mayer
}
700 eacc3249 j_mayer
701 c227f099 Anthony Liguori
static void slb_set_entry(CPUPPCState *env, int nr, ppc_slb_t *slb)
702 eacc3249 j_mayer
{
703 c227f099 Anthony Liguori
    ppc_slb_t *entry = &env->slb[nr];
704 8eee0af9 blueswir1
705 8eee0af9 blueswir1
    if (slb == entry)
706 8eee0af9 blueswir1
        return;
707 8eee0af9 blueswir1
708 8eee0af9 blueswir1
    entry->tmp64 = slb->tmp64;
709 8eee0af9 blueswir1
    entry->tmp = slb->tmp;
710 8eee0af9 blueswir1
}
711 8eee0af9 blueswir1
712 c227f099 Anthony Liguori
static inline int slb_is_valid(ppc_slb_t *slb)
713 8eee0af9 blueswir1
{
714 8eee0af9 blueswir1
    return (int)(slb->tmp64 & 0x0000000008000000ULL);
715 8eee0af9 blueswir1
}
716 8eee0af9 blueswir1
717 c227f099 Anthony Liguori
static inline void slb_invalidate(ppc_slb_t *slb)
718 8eee0af9 blueswir1
{
719 8eee0af9 blueswir1
    slb->tmp64 &= ~0x0000000008000000ULL;
720 eacc3249 j_mayer
}
721 eacc3249 j_mayer
722 636aa200 Blue Swirl
static inline int slb_lookup(CPUPPCState *env, target_ulong eaddr,
723 636aa200 Blue Swirl
                             target_ulong *vsid, target_ulong *page_mask,
724 636aa200 Blue Swirl
                             int *attr, int *target_page_bits)
725 caa4039c j_mayer
{
726 caa4039c j_mayer
    target_ulong mask;
727 caa4039c j_mayer
    int n, ret;
728 caa4039c j_mayer
729 caa4039c j_mayer
    ret = -5;
730 90e189ec Blue Swirl
    LOG_SLB("%s: eaddr " TARGET_FMT_lx "\n", __func__, eaddr);
731 caa4039c j_mayer
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
732 eacc3249 j_mayer
    for (n = 0; n < env->slb_nr; n++) {
733 c227f099 Anthony Liguori
        ppc_slb_t *slb = slb_get_entry(env, n);
734 8eee0af9 blueswir1
735 8eee0af9 blueswir1
        LOG_SLB("%s: seg %d %016" PRIx64 " %08"
736 8eee0af9 blueswir1
                    PRIx32 "\n", __func__, n, slb->tmp64, slb->tmp);
737 8eee0af9 blueswir1
        if (slb_is_valid(slb)) {
738 caa4039c j_mayer
            /* SLB entry is valid */
739 8eee0af9 blueswir1
            if (slb->tmp & 0x8) {
740 5b5aba4f blueswir1
                /* 1 TB Segment */
741 caa4039c j_mayer
                mask = 0xFFFF000000000000ULL;
742 5b5aba4f blueswir1
                if (target_page_bits)
743 5b5aba4f blueswir1
                    *target_page_bits = 24; // XXX 16M pages?
744 5b5aba4f blueswir1
            } else {
745 5b5aba4f blueswir1
                /* 256MB Segment */
746 5b5aba4f blueswir1
                mask = 0xFFFFFFFFF0000000ULL;
747 5b5aba4f blueswir1
                if (target_page_bits)
748 5b5aba4f blueswir1
                    *target_page_bits = TARGET_PAGE_BITS;
749 caa4039c j_mayer
            }
750 8eee0af9 blueswir1
            if ((eaddr & mask) == (slb->tmp64 & mask)) {
751 caa4039c j_mayer
                /* SLB match */
752 8eee0af9 blueswir1
                *vsid = ((slb->tmp64 << 24) | (slb->tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
753 caa4039c j_mayer
                *page_mask = ~mask;
754 8eee0af9 blueswir1
                *attr = slb->tmp & 0xFF;
755 eacc3249 j_mayer
                ret = n;
756 caa4039c j_mayer
                break;
757 caa4039c j_mayer
            }
758 caa4039c j_mayer
        }
759 caa4039c j_mayer
    }
760 caa4039c j_mayer
761 caa4039c j_mayer
    return ret;
762 79aceca5 bellard
}
763 12de9a39 j_mayer
764 eacc3249 j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env)
765 eacc3249 j_mayer
{
766 eacc3249 j_mayer
    int n, do_invalidate;
767 eacc3249 j_mayer
768 eacc3249 j_mayer
    do_invalidate = 0;
769 2c1ee068 j_mayer
    /* XXX: Warning: slbia never invalidates the first segment */
770 2c1ee068 j_mayer
    for (n = 1; n < env->slb_nr; n++) {
771 c227f099 Anthony Liguori
        ppc_slb_t *slb = slb_get_entry(env, n);
772 8eee0af9 blueswir1
773 8eee0af9 blueswir1
        if (slb_is_valid(slb)) {
774 8eee0af9 blueswir1
            slb_invalidate(slb);
775 8eee0af9 blueswir1
            slb_set_entry(env, n, slb);
776 eacc3249 j_mayer
            /* XXX: given the fact that segment size is 256 MB or 1TB,
777 eacc3249 j_mayer
             *      and we still don't have a tlb_flush_mask(env, n, mask)
778 eacc3249 j_mayer
             *      in Qemu, we just invalidate all TLBs
779 eacc3249 j_mayer
             */
780 eacc3249 j_mayer
            do_invalidate = 1;
781 eacc3249 j_mayer
        }
782 eacc3249 j_mayer
    }
783 eacc3249 j_mayer
    if (do_invalidate)
784 eacc3249 j_mayer
        tlb_flush(env, 1);
785 eacc3249 j_mayer
}
786 eacc3249 j_mayer
787 eacc3249 j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
788 eacc3249 j_mayer
{
789 eacc3249 j_mayer
    target_ulong vsid, page_mask;
790 eacc3249 j_mayer
    int attr;
791 eacc3249 j_mayer
    int n;
792 eacc3249 j_mayer
793 5b5aba4f blueswir1
    n = slb_lookup(env, T0, &vsid, &page_mask, &attr, NULL);
794 eacc3249 j_mayer
    if (n >= 0) {
795 c227f099 Anthony Liguori
        ppc_slb_t *slb = slb_get_entry(env, n);
796 8eee0af9 blueswir1
797 8eee0af9 blueswir1
        if (slb_is_valid(slb)) {
798 8eee0af9 blueswir1
            slb_invalidate(slb);
799 8eee0af9 blueswir1
            slb_set_entry(env, n, slb);
800 eacc3249 j_mayer
            /* XXX: given the fact that segment size is 256 MB or 1TB,
801 eacc3249 j_mayer
             *      and we still don't have a tlb_flush_mask(env, n, mask)
802 eacc3249 j_mayer
             *      in Qemu, we just invalidate all TLBs
803 eacc3249 j_mayer
             */
804 eacc3249 j_mayer
            tlb_flush(env, 1);
805 eacc3249 j_mayer
        }
806 eacc3249 j_mayer
    }
807 eacc3249 j_mayer
}
808 eacc3249 j_mayer
809 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
810 12de9a39 j_mayer
{
811 12de9a39 j_mayer
    target_ulong rt;
812 c227f099 Anthony Liguori
    ppc_slb_t *slb = slb_get_entry(env, slb_nr);
813 8eee0af9 blueswir1
814 8eee0af9 blueswir1
    if (slb_is_valid(slb)) {
815 12de9a39 j_mayer
        /* SLB entry is valid */
816 12de9a39 j_mayer
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
817 8eee0af9 blueswir1
        rt = slb->tmp >> 8;             /* 65:88 => 40:63 */
818 8eee0af9 blueswir1
        rt |= (slb->tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
819 12de9a39 j_mayer
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
820 8eee0af9 blueswir1
        rt |= ((slb->tmp >> 4) & 0xF) << 27;
821 12de9a39 j_mayer
    } else {
822 12de9a39 j_mayer
        rt = 0;
823 12de9a39 j_mayer
    }
824 8eee0af9 blueswir1
    LOG_SLB("%s: %016" PRIx64 " %08" PRIx32 " => %d "
825 90e189ec Blue Swirl
            TARGET_FMT_lx "\n", __func__, slb->tmp64, slb->tmp, slb_nr, rt);
826 12de9a39 j_mayer
827 12de9a39 j_mayer
    return rt;
828 12de9a39 j_mayer
}
829 12de9a39 j_mayer
830 f6b868fc blueswir1
void ppc_store_slb (CPUPPCState *env, target_ulong rb, target_ulong rs)
831 12de9a39 j_mayer
{
832 c227f099 Anthony Liguori
    ppc_slb_t *slb;
833 12de9a39 j_mayer
834 f6b868fc blueswir1
    uint64_t vsid;
835 f6b868fc blueswir1
    uint64_t esid;
836 f6b868fc blueswir1
    int flags, valid, slb_nr;
837 f6b868fc blueswir1
838 f6b868fc blueswir1
    vsid = rs >> 12;
839 f6b868fc blueswir1
    flags = ((rs >> 8) & 0xf);
840 f6b868fc blueswir1
841 f6b868fc blueswir1
    esid = rb >> 28;
842 f6b868fc blueswir1
    valid = (rb & (1 << 27));
843 f6b868fc blueswir1
    slb_nr = rb & 0xfff;
844 f6b868fc blueswir1
845 8eee0af9 blueswir1
    slb = slb_get_entry(env, slb_nr);
846 8eee0af9 blueswir1
    slb->tmp64 = (esid << 28) | valid | (vsid >> 24);
847 8eee0af9 blueswir1
    slb->tmp = (vsid << 8) | (flags << 3);
848 f6b868fc blueswir1
849 90e189ec Blue Swirl
    LOG_SLB("%s: %d " TARGET_FMT_lx " - " TARGET_FMT_lx " => %016" PRIx64
850 90e189ec Blue Swirl
            " %08" PRIx32 "\n", __func__, slb_nr, rb, rs, slb->tmp64,
851 90e189ec Blue Swirl
            slb->tmp);
852 f6b868fc blueswir1
853 8eee0af9 blueswir1
    slb_set_entry(env, slb_nr, slb);
854 12de9a39 j_mayer
}
855 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
856 79aceca5 bellard
857 9a64fbe4 bellard
/* Perform segment based translation */
858 c227f099 Anthony Liguori
static inline target_phys_addr_t get_pgaddr(target_phys_addr_t sdr1,
859 636aa200 Blue Swirl
                                            int sdr_sh,
860 c227f099 Anthony Liguori
                                            target_phys_addr_t hash,
861 c227f099 Anthony Liguori
                                            target_phys_addr_t mask)
862 12de9a39 j_mayer
{
863 c227f099 Anthony Liguori
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
864 12de9a39 j_mayer
}
865 12de9a39 j_mayer
866 c227f099 Anthony Liguori
static inline int get_segment(CPUState *env, mmu_ctx_t *ctx,
867 636aa200 Blue Swirl
                              target_ulong eaddr, int rw, int type)
868 79aceca5 bellard
{
869 c227f099 Anthony Liguori
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
870 caa4039c j_mayer
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
871 caa4039c j_mayer
#if defined(TARGET_PPC64)
872 caa4039c j_mayer
    int attr;
873 9a64fbe4 bellard
#endif
874 5b5aba4f blueswir1
    int ds, vsid_sh, sdr_sh, pr, target_page_bits;
875 caa4039c j_mayer
    int ret, ret2;
876 caa4039c j_mayer
877 0411a972 j_mayer
    pr = msr_pr;
878 caa4039c j_mayer
#if defined(TARGET_PPC64)
879 add78955 j_mayer
    if (env->mmu_model & POWERPC_MMU_64) {
880 d12d51d5 aliguori
        LOG_MMU("Check SLBs\n");
881 5b5aba4f blueswir1
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr,
882 5b5aba4f blueswir1
                         &target_page_bits);
883 caa4039c j_mayer
        if (ret < 0)
884 caa4039c j_mayer
            return ret;
885 0411a972 j_mayer
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
886 0411a972 j_mayer
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
887 caa4039c j_mayer
        ds = 0;
888 5b5aba4f blueswir1
        ctx->nx = attr & 0x10 ? 1 : 0;
889 5b5aba4f blueswir1
        ctx->eaddr = eaddr;
890 caa4039c j_mayer
        vsid_mask = 0x00003FFFFFFFFF80ULL;
891 caa4039c j_mayer
        vsid_sh = 7;
892 caa4039c j_mayer
        sdr_sh = 18;
893 caa4039c j_mayer
        sdr_mask = 0x3FF80;
894 caa4039c j_mayer
    } else
895 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
896 caa4039c j_mayer
    {
897 caa4039c j_mayer
        sr = env->sr[eaddr >> 28];
898 caa4039c j_mayer
        page_mask = 0x0FFFFFFF;
899 0411a972 j_mayer
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
900 0411a972 j_mayer
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
901 caa4039c j_mayer
        ds = sr & 0x80000000 ? 1 : 0;
902 b227a8e9 j_mayer
        ctx->nx = sr & 0x10000000 ? 1 : 0;
903 caa4039c j_mayer
        vsid = sr & 0x00FFFFFF;
904 caa4039c j_mayer
        vsid_mask = 0x01FFFFC0;
905 caa4039c j_mayer
        vsid_sh = 6;
906 caa4039c j_mayer
        sdr_sh = 16;
907 caa4039c j_mayer
        sdr_mask = 0xFFC0;
908 5b5aba4f blueswir1
        target_page_bits = TARGET_PAGE_BITS;
909 90e189ec Blue Swirl
        LOG_MMU("Check segment v=" TARGET_FMT_lx " %d " TARGET_FMT_lx " nip="
910 90e189ec Blue Swirl
                TARGET_FMT_lx " lr=" TARGET_FMT_lx
911 90e189ec Blue Swirl
                " ir=%d dr=%d pr=%d %d t=%d\n",
912 90e189ec Blue Swirl
                eaddr, (int)(eaddr >> 28), sr, env->nip, env->lr, (int)msr_ir,
913 90e189ec Blue Swirl
                (int)msr_dr, pr != 0 ? 1 : 0, rw, type);
914 caa4039c j_mayer
    }
915 90e189ec Blue Swirl
    LOG_MMU("pte segment: key=%d ds %d nx %d vsid " TARGET_FMT_lx "\n",
916 90e189ec Blue Swirl
            ctx->key, ds, ctx->nx, vsid);
917 caa4039c j_mayer
    ret = -1;
918 caa4039c j_mayer
    if (!ds) {
919 9a64fbe4 bellard
        /* Check if instruction fetch is allowed, if needed */
920 b227a8e9 j_mayer
        if (type != ACCESS_CODE || ctx->nx == 0) {
921 9a64fbe4 bellard
            /* Page address translation */
922 76a66253 j_mayer
            /* Primary table address */
923 76a66253 j_mayer
            sdr = env->sdr1;
924 5b5aba4f blueswir1
            pgidx = (eaddr & page_mask) >> target_page_bits;
925 12de9a39 j_mayer
#if defined(TARGET_PPC64)
926 add78955 j_mayer
            if (env->mmu_model & POWERPC_MMU_64) {
927 12de9a39 j_mayer
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
928 12de9a39 j_mayer
                /* XXX: this is false for 1 TB segments */
929 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
930 12de9a39 j_mayer
            } else
931 12de9a39 j_mayer
#endif
932 12de9a39 j_mayer
            {
933 12de9a39 j_mayer
                htab_mask = sdr & 0x000001FF;
934 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
935 12de9a39 j_mayer
            }
936 12de9a39 j_mayer
            mask = (htab_mask << sdr_sh) | sdr_mask;
937 90e189ec Blue Swirl
            LOG_MMU("sdr " TARGET_FMT_plx " sh %d hash " TARGET_FMT_plx
938 90e189ec Blue Swirl
                    " mask " TARGET_FMT_plx " " TARGET_FMT_lx "\n",
939 90e189ec Blue Swirl
                    sdr, sdr_sh, hash, mask, page_mask);
940 caa4039c j_mayer
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
941 76a66253 j_mayer
            /* Secondary table address */
942 caa4039c j_mayer
            hash = (~hash) & vsid_mask;
943 90e189ec Blue Swirl
            LOG_MMU("sdr " TARGET_FMT_plx " sh %d hash " TARGET_FMT_plx
944 90e189ec Blue Swirl
                    " mask " TARGET_FMT_plx "\n", sdr, sdr_sh, hash, mask);
945 caa4039c j_mayer
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
946 caa4039c j_mayer
#if defined(TARGET_PPC64)
947 add78955 j_mayer
            if (env->mmu_model & POWERPC_MMU_64) {
948 caa4039c j_mayer
                /* Only 5 bits of the page index are used in the AVPN */
949 5b5aba4f blueswir1
                if (target_page_bits > 23) {
950 5b5aba4f blueswir1
                    ctx->ptem = (vsid << 12) |
951 5b5aba4f blueswir1
                                ((pgidx << (target_page_bits - 16)) & 0xF80);
952 5b5aba4f blueswir1
                } else {
953 5b5aba4f blueswir1
                    ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
954 5b5aba4f blueswir1
                }
955 caa4039c j_mayer
            } else
956 caa4039c j_mayer
#endif
957 caa4039c j_mayer
            {
958 caa4039c j_mayer
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
959 caa4039c j_mayer
            }
960 76a66253 j_mayer
            /* Initialize real address with an invalid value */
961 c227f099 Anthony Liguori
            ctx->raddr = (target_phys_addr_t)-1ULL;
962 7dbe11ac j_mayer
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
963 7dbe11ac j_mayer
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
964 76a66253 j_mayer
                /* Software TLB search */
965 76a66253 j_mayer
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
966 76a66253 j_mayer
            } else {
967 90e189ec Blue Swirl
                LOG_MMU("0 sdr1=" TARGET_FMT_plx " vsid=" TARGET_FMT_lx " "
968 90e189ec Blue Swirl
                        "api=" TARGET_FMT_lx " hash=" TARGET_FMT_plx
969 90e189ec Blue Swirl
                        " pg_addr=" TARGET_FMT_plx "\n",
970 90e189ec Blue Swirl
                        sdr, vsid, pgidx, hash, ctx->pg_addr[0]);
971 76a66253 j_mayer
                /* Primary table lookup */
972 5b5aba4f blueswir1
                ret = find_pte(env, ctx, 0, rw, type, target_page_bits);
973 76a66253 j_mayer
                if (ret < 0) {
974 76a66253 j_mayer
                    /* Secondary table lookup */
975 d12d51d5 aliguori
                    if (eaddr != 0xEFFFFFFF)
976 90e189ec Blue Swirl
                        LOG_MMU("1 sdr1=" TARGET_FMT_plx " vsid=" TARGET_FMT_lx " "
977 90e189ec Blue Swirl
                                "api=" TARGET_FMT_lx " hash=" TARGET_FMT_plx
978 90e189ec Blue Swirl
                                " pg_addr=" TARGET_FMT_plx "\n", sdr, vsid,
979 90e189ec Blue Swirl
                                pgidx, hash, ctx->pg_addr[1]);
980 5b5aba4f blueswir1
                    ret2 = find_pte(env, ctx, 1, rw, type,
981 5b5aba4f blueswir1
                                    target_page_bits);
982 76a66253 j_mayer
                    if (ret2 != -1)
983 76a66253 j_mayer
                        ret = ret2;
984 76a66253 j_mayer
                }
985 9a64fbe4 bellard
            }
986 0411a972 j_mayer
#if defined (DUMP_PAGE_TABLES)
987 93fcfe39 aliguori
            if (qemu_log_enabled()) {
988 c227f099 Anthony Liguori
                target_phys_addr_t curaddr;
989 b33c17e1 j_mayer
                uint32_t a0, a1, a2, a3;
990 90e189ec Blue Swirl
                qemu_log("Page table: " TARGET_FMT_plx " len " TARGET_FMT_plx
991 90e189ec Blue Swirl
                         "\n", sdr, mask + 0x80);
992 b33c17e1 j_mayer
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
993 b33c17e1 j_mayer
                     curaddr += 16) {
994 b33c17e1 j_mayer
                    a0 = ldl_phys(curaddr);
995 b33c17e1 j_mayer
                    a1 = ldl_phys(curaddr + 4);
996 b33c17e1 j_mayer
                    a2 = ldl_phys(curaddr + 8);
997 b33c17e1 j_mayer
                    a3 = ldl_phys(curaddr + 12);
998 b33c17e1 j_mayer
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
999 90e189ec Blue Swirl
                        qemu_log(TARGET_FMT_plx ": %08x %08x %08x %08x\n",
1000 90e189ec Blue Swirl
                                 curaddr, a0, a1, a2, a3);
1001 12de9a39 j_mayer
                    }
1002 b33c17e1 j_mayer
                }
1003 b33c17e1 j_mayer
            }
1004 12de9a39 j_mayer
#endif
1005 9a64fbe4 bellard
        } else {
1006 d12d51d5 aliguori
            LOG_MMU("No access allowed\n");
1007 76a66253 j_mayer
            ret = -3;
1008 9a64fbe4 bellard
        }
1009 9a64fbe4 bellard
    } else {
1010 d12d51d5 aliguori
        LOG_MMU("direct store...\n");
1011 9a64fbe4 bellard
        /* Direct-store segment : absolutely *BUGGY* for now */
1012 9a64fbe4 bellard
        switch (type) {
1013 9a64fbe4 bellard
        case ACCESS_INT:
1014 9a64fbe4 bellard
            /* Integer load/store : only access allowed */
1015 9a64fbe4 bellard
            break;
1016 9a64fbe4 bellard
        case ACCESS_CODE:
1017 9a64fbe4 bellard
            /* No code fetch is allowed in direct-store areas */
1018 9a64fbe4 bellard
            return -4;
1019 9a64fbe4 bellard
        case ACCESS_FLOAT:
1020 9a64fbe4 bellard
            /* Floating point load/store */
1021 9a64fbe4 bellard
            return -4;
1022 9a64fbe4 bellard
        case ACCESS_RES:
1023 9a64fbe4 bellard
            /* lwarx, ldarx or srwcx. */
1024 9a64fbe4 bellard
            return -4;
1025 9a64fbe4 bellard
        case ACCESS_CACHE:
1026 9a64fbe4 bellard
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
1027 9a64fbe4 bellard
            /* Should make the instruction do no-op.
1028 9a64fbe4 bellard
             * As it already do no-op, it's quite easy :-)
1029 9a64fbe4 bellard
             */
1030 76a66253 j_mayer
            ctx->raddr = eaddr;
1031 9a64fbe4 bellard
            return 0;
1032 9a64fbe4 bellard
        case ACCESS_EXT:
1033 9a64fbe4 bellard
            /* eciwx or ecowx */
1034 9a64fbe4 bellard
            return -4;
1035 9a64fbe4 bellard
        default:
1036 93fcfe39 aliguori
            qemu_log("ERROR: instruction should not need "
1037 9a64fbe4 bellard
                        "address translation\n");
1038 9a64fbe4 bellard
            return -4;
1039 9a64fbe4 bellard
        }
1040 76a66253 j_mayer
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
1041 76a66253 j_mayer
            ctx->raddr = eaddr;
1042 9a64fbe4 bellard
            ret = 2;
1043 9a64fbe4 bellard
        } else {
1044 9a64fbe4 bellard
            ret = -2;
1045 9a64fbe4 bellard
        }
1046 79aceca5 bellard
    }
1047 9a64fbe4 bellard
1048 9a64fbe4 bellard
    return ret;
1049 79aceca5 bellard
}
1050 79aceca5 bellard
1051 c294fc58 j_mayer
/* Generic TLB check function for embedded PowerPC implementations */
1052 c227f099 Anthony Liguori
static inline int ppcemb_tlb_check(CPUState *env, ppcemb_tlb_t *tlb,
1053 c227f099 Anthony Liguori
                                   target_phys_addr_t *raddrp,
1054 636aa200 Blue Swirl
                                   target_ulong address, uint32_t pid, int ext,
1055 636aa200 Blue Swirl
                                   int i)
1056 c294fc58 j_mayer
{
1057 c294fc58 j_mayer
    target_ulong mask;
1058 c294fc58 j_mayer
1059 c294fc58 j_mayer
    /* Check valid flag */
1060 c294fc58 j_mayer
    if (!(tlb->prot & PAGE_VALID)) {
1061 93fcfe39 aliguori
        qemu_log("%s: TLB %d not valid\n", __func__, i);
1062 c294fc58 j_mayer
        return -1;
1063 c294fc58 j_mayer
    }
1064 c294fc58 j_mayer
    mask = ~(tlb->size - 1);
1065 90e189ec Blue Swirl
    LOG_SWTLB("%s: TLB %d address " TARGET_FMT_lx " PID %u <=> " TARGET_FMT_lx
1066 90e189ec Blue Swirl
              " " TARGET_FMT_lx " %u\n", __func__, i, address, pid, tlb->EPN,
1067 90e189ec Blue Swirl
              mask, (uint32_t)tlb->PID);
1068 c294fc58 j_mayer
    /* Check PID */
1069 36081602 j_mayer
    if (tlb->PID != 0 && tlb->PID != pid)
1070 c294fc58 j_mayer
        return -1;
1071 c294fc58 j_mayer
    /* Check effective address */
1072 c294fc58 j_mayer
    if ((address & mask) != tlb->EPN)
1073 c294fc58 j_mayer
        return -1;
1074 c294fc58 j_mayer
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1075 9706285b j_mayer
#if (TARGET_PHYS_ADDR_BITS >= 36)
1076 36081602 j_mayer
    if (ext) {
1077 36081602 j_mayer
        /* Extend the physical address to 36 bits */
1078 c227f099 Anthony Liguori
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
1079 36081602 j_mayer
    }
1080 9706285b j_mayer
#endif
1081 c294fc58 j_mayer
1082 c294fc58 j_mayer
    return 0;
1083 c294fc58 j_mayer
}
1084 c294fc58 j_mayer
1085 c294fc58 j_mayer
/* Generic TLB search function for PowerPC embedded implementations */
1086 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1087 c294fc58 j_mayer
{
1088 c227f099 Anthony Liguori
    ppcemb_tlb_t *tlb;
1089 c227f099 Anthony Liguori
    target_phys_addr_t raddr;
1090 c294fc58 j_mayer
    int i, ret;
1091 c294fc58 j_mayer
1092 c294fc58 j_mayer
    /* Default return value is no match */
1093 c294fc58 j_mayer
    ret = -1;
1094 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1095 c294fc58 j_mayer
        tlb = &env->tlb[i].tlbe;
1096 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1097 c294fc58 j_mayer
            ret = i;
1098 c294fc58 j_mayer
            break;
1099 c294fc58 j_mayer
        }
1100 c294fc58 j_mayer
    }
1101 c294fc58 j_mayer
1102 c294fc58 j_mayer
    return ret;
1103 c294fc58 j_mayer
}
1104 c294fc58 j_mayer
1105 daf4f96e j_mayer
/* Helpers specific to PowerPC 40x implementations */
1106 636aa200 Blue Swirl
static inline void ppc4xx_tlb_invalidate_all(CPUState *env)
1107 a750fc0b j_mayer
{
1108 c227f099 Anthony Liguori
    ppcemb_tlb_t *tlb;
1109 a750fc0b j_mayer
    int i;
1110 a750fc0b j_mayer
1111 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1112 a750fc0b j_mayer
        tlb = &env->tlb[i].tlbe;
1113 daf4f96e j_mayer
        tlb->prot &= ~PAGE_VALID;
1114 a750fc0b j_mayer
    }
1115 daf4f96e j_mayer
    tlb_flush(env, 1);
1116 a750fc0b j_mayer
}
1117 a750fc0b j_mayer
1118 636aa200 Blue Swirl
static inline void ppc4xx_tlb_invalidate_virt(CPUState *env,
1119 636aa200 Blue Swirl
                                              target_ulong eaddr, uint32_t pid)
1120 0a032cbe j_mayer
{
1121 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1122 c227f099 Anthony Liguori
    ppcemb_tlb_t *tlb;
1123 c227f099 Anthony Liguori
    target_phys_addr_t raddr;
1124 daf4f96e j_mayer
    target_ulong page, end;
1125 0a032cbe j_mayer
    int i;
1126 0a032cbe j_mayer
1127 0a032cbe j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1128 0a032cbe j_mayer
        tlb = &env->tlb[i].tlbe;
1129 daf4f96e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
1130 0a032cbe j_mayer
            end = tlb->EPN + tlb->size;
1131 0a032cbe j_mayer
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
1132 0a032cbe j_mayer
                tlb_flush_page(env, page);
1133 0a032cbe j_mayer
            tlb->prot &= ~PAGE_VALID;
1134 daf4f96e j_mayer
            break;
1135 0a032cbe j_mayer
        }
1136 0a032cbe j_mayer
    }
1137 daf4f96e j_mayer
#else
1138 daf4f96e j_mayer
    ppc4xx_tlb_invalidate_all(env);
1139 daf4f96e j_mayer
#endif
1140 0a032cbe j_mayer
}
1141 0a032cbe j_mayer
1142 c227f099 Anthony Liguori
static int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1143 e96efcfc j_mayer
                                 target_ulong address, int rw, int access_type)
1144 a8dea12f j_mayer
{
1145 c227f099 Anthony Liguori
    ppcemb_tlb_t *tlb;
1146 c227f099 Anthony Liguori
    target_phys_addr_t raddr;
1147 0411a972 j_mayer
    int i, ret, zsel, zpr, pr;
1148 3b46e624 ths
1149 c55e9aef j_mayer
    ret = -1;
1150 c227f099 Anthony Liguori
    raddr = (target_phys_addr_t)-1ULL;
1151 0411a972 j_mayer
    pr = msr_pr;
1152 a8dea12f j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1153 a8dea12f j_mayer
        tlb = &env->tlb[i].tlbe;
1154 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1155 36081602 j_mayer
                             env->spr[SPR_40x_PID], 0, i) < 0)
1156 a8dea12f j_mayer
            continue;
1157 a8dea12f j_mayer
        zsel = (tlb->attr >> 4) & 0xF;
1158 a8dea12f j_mayer
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1159 d12d51d5 aliguori
        LOG_SWTLB("%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
1160 a8dea12f j_mayer
                    __func__, i, zsel, zpr, rw, tlb->attr);
1161 b227a8e9 j_mayer
        /* Check execute enable bit */
1162 b227a8e9 j_mayer
        switch (zpr) {
1163 b227a8e9 j_mayer
        case 0x2:
1164 0411a972 j_mayer
            if (pr != 0)
1165 b227a8e9 j_mayer
                goto check_perms;
1166 b227a8e9 j_mayer
            /* No break here */
1167 b227a8e9 j_mayer
        case 0x3:
1168 b227a8e9 j_mayer
            /* All accesses granted */
1169 b227a8e9 j_mayer
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
1170 b227a8e9 j_mayer
            ret = 0;
1171 b227a8e9 j_mayer
            break;
1172 b227a8e9 j_mayer
        case 0x0:
1173 0411a972 j_mayer
            if (pr != 0) {
1174 b227a8e9 j_mayer
                ctx->prot = 0;
1175 b227a8e9 j_mayer
                ret = -2;
1176 a8dea12f j_mayer
                break;
1177 a8dea12f j_mayer
            }
1178 b227a8e9 j_mayer
            /* No break here */
1179 b227a8e9 j_mayer
        case 0x1:
1180 b227a8e9 j_mayer
        check_perms:
1181 b227a8e9 j_mayer
            /* Check from TLB entry */
1182 b227a8e9 j_mayer
            /* XXX: there is a problem here or in the TLB fill code... */
1183 b227a8e9 j_mayer
            ctx->prot = tlb->prot;
1184 b227a8e9 j_mayer
            ctx->prot |= PAGE_EXEC;
1185 b227a8e9 j_mayer
            ret = check_prot(ctx->prot, rw, access_type);
1186 b227a8e9 j_mayer
            break;
1187 a8dea12f j_mayer
        }
1188 a8dea12f j_mayer
        if (ret >= 0) {
1189 a8dea12f j_mayer
            ctx->raddr = raddr;
1190 90e189ec Blue Swirl
            LOG_SWTLB("%s: access granted " TARGET_FMT_lx " => " TARGET_FMT_plx
1191 90e189ec Blue Swirl
                      " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
1192 90e189ec Blue Swirl
                      ret);
1193 c55e9aef j_mayer
            return 0;
1194 a8dea12f j_mayer
        }
1195 a8dea12f j_mayer
    }
1196 90e189ec Blue Swirl
    LOG_SWTLB("%s: access refused " TARGET_FMT_lx " => " TARGET_FMT_plx
1197 90e189ec Blue Swirl
              " %d %d\n", __func__, address, raddr, ctx->prot, ret);
1198 3b46e624 ths
1199 a8dea12f j_mayer
    return ret;
1200 a8dea12f j_mayer
}
1201 a8dea12f j_mayer
1202 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val)
1203 c294fc58 j_mayer
{
1204 c294fc58 j_mayer
    /* XXX: TO BE FIXED */
1205 c294fc58 j_mayer
    if (val != 0x00000000) {
1206 c294fc58 j_mayer
        cpu_abort(env, "Little-endian regions are not supported by now\n");
1207 c294fc58 j_mayer
    }
1208 c294fc58 j_mayer
    env->spr[SPR_405_SLER] = val;
1209 c294fc58 j_mayer
}
1210 c294fc58 j_mayer
1211 c227f099 Anthony Liguori
static int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1212 93220573 aurel32
                                          target_ulong address, int rw,
1213 93220573 aurel32
                                          int access_type)
1214 5eb7995e j_mayer
{
1215 c227f099 Anthony Liguori
    ppcemb_tlb_t *tlb;
1216 c227f099 Anthony Liguori
    target_phys_addr_t raddr;
1217 5eb7995e j_mayer
    int i, prot, ret;
1218 5eb7995e j_mayer
1219 5eb7995e j_mayer
    ret = -1;
1220 c227f099 Anthony Liguori
    raddr = (target_phys_addr_t)-1ULL;
1221 5eb7995e j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1222 5eb7995e j_mayer
        tlb = &env->tlb[i].tlbe;
1223 5eb7995e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1224 5eb7995e j_mayer
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
1225 5eb7995e j_mayer
            continue;
1226 0411a972 j_mayer
        if (msr_pr != 0)
1227 5eb7995e j_mayer
            prot = tlb->prot & 0xF;
1228 5eb7995e j_mayer
        else
1229 5eb7995e j_mayer
            prot = (tlb->prot >> 4) & 0xF;
1230 5eb7995e j_mayer
        /* Check the address space */
1231 5eb7995e j_mayer
        if (access_type == ACCESS_CODE) {
1232 d26bfc9a j_mayer
            if (msr_ir != (tlb->attr & 1))
1233 5eb7995e j_mayer
                continue;
1234 5eb7995e j_mayer
            ctx->prot = prot;
1235 5eb7995e j_mayer
            if (prot & PAGE_EXEC) {
1236 5eb7995e j_mayer
                ret = 0;
1237 5eb7995e j_mayer
                break;
1238 5eb7995e j_mayer
            }
1239 5eb7995e j_mayer
            ret = -3;
1240 5eb7995e j_mayer
        } else {
1241 d26bfc9a j_mayer
            if (msr_dr != (tlb->attr & 1))
1242 5eb7995e j_mayer
                continue;
1243 5eb7995e j_mayer
            ctx->prot = prot;
1244 5eb7995e j_mayer
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
1245 5eb7995e j_mayer
                ret = 0;
1246 5eb7995e j_mayer
                break;
1247 5eb7995e j_mayer
            }
1248 5eb7995e j_mayer
            ret = -2;
1249 5eb7995e j_mayer
        }
1250 5eb7995e j_mayer
    }
1251 5eb7995e j_mayer
    if (ret >= 0)
1252 5eb7995e j_mayer
        ctx->raddr = raddr;
1253 5eb7995e j_mayer
1254 5eb7995e j_mayer
    return ret;
1255 5eb7995e j_mayer
}
1256 5eb7995e j_mayer
1257 c227f099 Anthony Liguori
static inline int check_physical(CPUState *env, mmu_ctx_t *ctx,
1258 636aa200 Blue Swirl
                                 target_ulong eaddr, int rw)
1259 76a66253 j_mayer
{
1260 76a66253 j_mayer
    int in_plb, ret;
1261 3b46e624 ths
1262 76a66253 j_mayer
    ctx->raddr = eaddr;
1263 b227a8e9 j_mayer
    ctx->prot = PAGE_READ | PAGE_EXEC;
1264 76a66253 j_mayer
    ret = 0;
1265 a750fc0b j_mayer
    switch (env->mmu_model) {
1266 a750fc0b j_mayer
    case POWERPC_MMU_32B:
1267 faadf50e j_mayer
    case POWERPC_MMU_601:
1268 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_6xx:
1269 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1270 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx:
1271 b4095fed j_mayer
    case POWERPC_MMU_REAL:
1272 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1273 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1274 caa4039c j_mayer
        break;
1275 caa4039c j_mayer
#if defined(TARGET_PPC64)
1276 add78955 j_mayer
    case POWERPC_MMU_620:
1277 a750fc0b j_mayer
    case POWERPC_MMU_64B:
1278 caa4039c j_mayer
        /* Real address are 60 bits long */
1279 a750fc0b j_mayer
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1280 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1281 caa4039c j_mayer
        break;
1282 9706285b j_mayer
#endif
1283 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1284 caa4039c j_mayer
        if (unlikely(msr_pe != 0)) {
1285 caa4039c j_mayer
            /* 403 family add some particular protections,
1286 caa4039c j_mayer
             * using PBL/PBU registers for accesses with no translation.
1287 caa4039c j_mayer
             */
1288 caa4039c j_mayer
            in_plb =
1289 caa4039c j_mayer
                /* Check PLB validity */
1290 caa4039c j_mayer
                (env->pb[0] < env->pb[1] &&
1291 caa4039c j_mayer
                 /* and address in plb area */
1292 caa4039c j_mayer
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
1293 caa4039c j_mayer
                (env->pb[2] < env->pb[3] &&
1294 caa4039c j_mayer
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
1295 caa4039c j_mayer
            if (in_plb ^ msr_px) {
1296 caa4039c j_mayer
                /* Access in protected area */
1297 caa4039c j_mayer
                if (rw == 1) {
1298 caa4039c j_mayer
                    /* Access is not allowed */
1299 caa4039c j_mayer
                    ret = -2;
1300 caa4039c j_mayer
                }
1301 caa4039c j_mayer
            } else {
1302 caa4039c j_mayer
                /* Read-write access is allowed */
1303 caa4039c j_mayer
                ctx->prot |= PAGE_WRITE;
1304 76a66253 j_mayer
            }
1305 76a66253 j_mayer
        }
1306 e1833e1f j_mayer
        break;
1307 b4095fed j_mayer
    case POWERPC_MMU_MPC8xx:
1308 b4095fed j_mayer
        /* XXX: TODO */
1309 b4095fed j_mayer
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
1310 b4095fed j_mayer
        break;
1311 a750fc0b j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1312 caa4039c j_mayer
        /* XXX: TODO */
1313 caa4039c j_mayer
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
1314 caa4039c j_mayer
        break;
1315 caa4039c j_mayer
    default:
1316 caa4039c j_mayer
        cpu_abort(env, "Unknown or invalid MMU model\n");
1317 caa4039c j_mayer
        return -1;
1318 76a66253 j_mayer
    }
1319 76a66253 j_mayer
1320 76a66253 j_mayer
    return ret;
1321 76a66253 j_mayer
}
1322 76a66253 j_mayer
1323 c227f099 Anthony Liguori
int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
1324 faadf50e j_mayer
                          int rw, int access_type)
1325 9a64fbe4 bellard
{
1326 9a64fbe4 bellard
    int ret;
1327 0411a972 j_mayer
1328 514fb8c1 bellard
#if 0
1329 93fcfe39 aliguori
    qemu_log("%s\n", __func__);
1330 d9bce9d9 j_mayer
#endif
1331 4b3686fa bellard
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
1332 4b3686fa bellard
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1333 9a64fbe4 bellard
        /* No address translation */
1334 76a66253 j_mayer
        ret = check_physical(env, ctx, eaddr, rw);
1335 9a64fbe4 bellard
    } else {
1336 c55e9aef j_mayer
        ret = -1;
1337 a750fc0b j_mayer
        switch (env->mmu_model) {
1338 a750fc0b j_mayer
        case POWERPC_MMU_32B:
1339 faadf50e j_mayer
        case POWERPC_MMU_601:
1340 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_6xx:
1341 7dbe11ac j_mayer
        case POWERPC_MMU_SOFT_74xx:
1342 94855937 blueswir1
            /* Try to find a BAT */
1343 94855937 blueswir1
            if (env->nb_BATs != 0)
1344 94855937 blueswir1
                ret = get_bat(env, ctx, eaddr, rw, access_type);
1345 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1346 add78955 j_mayer
        case POWERPC_MMU_620:
1347 a750fc0b j_mayer
        case POWERPC_MMU_64B:
1348 c55e9aef j_mayer
#endif
1349 a8dea12f j_mayer
            if (ret < 0) {
1350 c55e9aef j_mayer
                /* We didn't match any BAT entry or don't have BATs */
1351 a8dea12f j_mayer
                ret = get_segment(env, ctx, eaddr, rw, access_type);
1352 a8dea12f j_mayer
            }
1353 a8dea12f j_mayer
            break;
1354 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx:
1355 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx_Z:
1356 36081602 j_mayer
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
1357 a8dea12f j_mayer
                                              rw, access_type);
1358 a8dea12f j_mayer
            break;
1359 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE:
1360 5eb7995e j_mayer
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
1361 5eb7995e j_mayer
                                                rw, access_type);
1362 5eb7995e j_mayer
            break;
1363 b4095fed j_mayer
        case POWERPC_MMU_MPC8xx:
1364 b4095fed j_mayer
            /* XXX: TODO */
1365 b4095fed j_mayer
            cpu_abort(env, "MPC8xx MMU model is not implemented\n");
1366 b4095fed j_mayer
            break;
1367 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE_FSL:
1368 c55e9aef j_mayer
            /* XXX: TODO */
1369 c55e9aef j_mayer
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
1370 c55e9aef j_mayer
            return -1;
1371 b4095fed j_mayer
        case POWERPC_MMU_REAL:
1372 b4095fed j_mayer
            cpu_abort(env, "PowerPC in real mode do not do any translation\n");
1373 2662a059 j_mayer
            return -1;
1374 c55e9aef j_mayer
        default:
1375 c55e9aef j_mayer
            cpu_abort(env, "Unknown or invalid MMU model\n");
1376 a8dea12f j_mayer
            return -1;
1377 9a64fbe4 bellard
        }
1378 9a64fbe4 bellard
    }
1379 514fb8c1 bellard
#if 0
1380 90e189ec Blue Swirl
    qemu_log("%s address " TARGET_FMT_lx " => %d " TARGET_FMT_plx "\n",
1381 90e189ec Blue Swirl
             __func__, eaddr, ret, ctx->raddr);
1382 76a66253 j_mayer
#endif
1383 d9bce9d9 j_mayer
1384 9a64fbe4 bellard
    return ret;
1385 9a64fbe4 bellard
}
1386 9a64fbe4 bellard
1387 c227f099 Anthony Liguori
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
1388 a6b025d3 bellard
{
1389 c227f099 Anthony Liguori
    mmu_ctx_t ctx;
1390 a6b025d3 bellard
1391 faadf50e j_mayer
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
1392 a6b025d3 bellard
        return -1;
1393 76a66253 j_mayer
1394 76a66253 j_mayer
    return ctx.raddr & TARGET_PAGE_MASK;
1395 a6b025d3 bellard
}
1396 9a64fbe4 bellard
1397 9a64fbe4 bellard
/* Perform address translation */
1398 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1399 6ebbf390 j_mayer
                              int mmu_idx, int is_softmmu)
1400 9a64fbe4 bellard
{
1401 c227f099 Anthony Liguori
    mmu_ctx_t ctx;
1402 a541f297 bellard
    int access_type;
1403 9a64fbe4 bellard
    int ret = 0;
1404 d9bce9d9 j_mayer
1405 b769d8fe bellard
    if (rw == 2) {
1406 b769d8fe bellard
        /* code access */
1407 b769d8fe bellard
        rw = 0;
1408 b769d8fe bellard
        access_type = ACCESS_CODE;
1409 b769d8fe bellard
    } else {
1410 b769d8fe bellard
        /* data access */
1411 b4cec7b4 aurel32
        access_type = env->access_type;
1412 b769d8fe bellard
    }
1413 faadf50e j_mayer
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1414 9a64fbe4 bellard
    if (ret == 0) {
1415 b227a8e9 j_mayer
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
1416 b227a8e9 j_mayer
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
1417 b227a8e9 j_mayer
                                mmu_idx, is_softmmu);
1418 9a64fbe4 bellard
    } else if (ret < 0) {
1419 d12d51d5 aliguori
        LOG_MMU_STATE(env);
1420 9a64fbe4 bellard
        if (access_type == ACCESS_CODE) {
1421 9a64fbe4 bellard
            switch (ret) {
1422 9a64fbe4 bellard
            case -1:
1423 76a66253 j_mayer
                /* No matches in page tables or TLB */
1424 a750fc0b j_mayer
                switch (env->mmu_model) {
1425 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1426 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1427 8f793433 j_mayer
                    env->error_code = 1 << 18;
1428 76a66253 j_mayer
                    env->spr[SPR_IMISS] = address;
1429 76a66253 j_mayer
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
1430 76a66253 j_mayer
                    goto tlb_miss;
1431 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1432 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1433 7dbe11ac j_mayer
                    goto tlb_miss_74xx;
1434 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1435 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1436 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ITLB;
1437 8f793433 j_mayer
                    env->error_code = 0;
1438 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1439 a8dea12f j_mayer
                    env->spr[SPR_40x_ESR] = 0x00000000;
1440 c55e9aef j_mayer
                    break;
1441 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1442 faadf50e j_mayer
                case POWERPC_MMU_601:
1443 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1444 add78955 j_mayer
                case POWERPC_MMU_620:
1445 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1446 c55e9aef j_mayer
#endif
1447 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ISI;
1448 8f793433 j_mayer
                    env->error_code = 0x40000000;
1449 8f793433 j_mayer
                    break;
1450 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1451 c55e9aef j_mayer
                    /* XXX: TODO */
1452 b4095fed j_mayer
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1453 c55e9aef j_mayer
                    return -1;
1454 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1455 c55e9aef j_mayer
                    /* XXX: TODO */
1456 b4095fed j_mayer
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1457 c55e9aef j_mayer
                    return -1;
1458 b4095fed j_mayer
                case POWERPC_MMU_MPC8xx:
1459 b4095fed j_mayer
                    /* XXX: TODO */
1460 b4095fed j_mayer
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
1461 b4095fed j_mayer
                    break;
1462 b4095fed j_mayer
                case POWERPC_MMU_REAL:
1463 b4095fed j_mayer
                    cpu_abort(env, "PowerPC in real mode should never raise "
1464 b4095fed j_mayer
                              "any MMU exceptions\n");
1465 2662a059 j_mayer
                    return -1;
1466 c55e9aef j_mayer
                default:
1467 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1468 c55e9aef j_mayer
                    return -1;
1469 76a66253 j_mayer
                }
1470 9a64fbe4 bellard
                break;
1471 9a64fbe4 bellard
            case -2:
1472 9a64fbe4 bellard
                /* Access rights violation */
1473 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1474 8f793433 j_mayer
                env->error_code = 0x08000000;
1475 9a64fbe4 bellard
                break;
1476 9a64fbe4 bellard
            case -3:
1477 76a66253 j_mayer
                /* No execute protection violation */
1478 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1479 8f793433 j_mayer
                env->error_code = 0x10000000;
1480 9a64fbe4 bellard
                break;
1481 9a64fbe4 bellard
            case -4:
1482 9a64fbe4 bellard
                /* Direct store exception */
1483 9a64fbe4 bellard
                /* No code fetch is allowed in direct-store areas */
1484 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1485 8f793433 j_mayer
                env->error_code = 0x10000000;
1486 2be0071f bellard
                break;
1487 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1488 2be0071f bellard
            case -5:
1489 2be0071f bellard
                /* No match in segment table */
1490 add78955 j_mayer
                if (env->mmu_model == POWERPC_MMU_620) {
1491 add78955 j_mayer
                    env->exception_index = POWERPC_EXCP_ISI;
1492 add78955 j_mayer
                    /* XXX: this might be incorrect */
1493 add78955 j_mayer
                    env->error_code = 0x40000000;
1494 add78955 j_mayer
                } else {
1495 add78955 j_mayer
                    env->exception_index = POWERPC_EXCP_ISEG;
1496 add78955 j_mayer
                    env->error_code = 0;
1497 add78955 j_mayer
                }
1498 9a64fbe4 bellard
                break;
1499 e1833e1f j_mayer
#endif
1500 9a64fbe4 bellard
            }
1501 9a64fbe4 bellard
        } else {
1502 9a64fbe4 bellard
            switch (ret) {
1503 9a64fbe4 bellard
            case -1:
1504 76a66253 j_mayer
                /* No matches in page tables or TLB */
1505 a750fc0b j_mayer
                switch (env->mmu_model) {
1506 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1507 76a66253 j_mayer
                    if (rw == 1) {
1508 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1509 8f793433 j_mayer
                        env->error_code = 1 << 16;
1510 76a66253 j_mayer
                    } else {
1511 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1512 8f793433 j_mayer
                        env->error_code = 0;
1513 76a66253 j_mayer
                    }
1514 76a66253 j_mayer
                    env->spr[SPR_DMISS] = address;
1515 76a66253 j_mayer
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
1516 76a66253 j_mayer
                tlb_miss:
1517 8f793433 j_mayer
                    env->error_code |= ctx.key << 19;
1518 76a66253 j_mayer
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
1519 76a66253 j_mayer
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1520 8f793433 j_mayer
                    break;
1521 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1522 7dbe11ac j_mayer
                    if (rw == 1) {
1523 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1524 7dbe11ac j_mayer
                    } else {
1525 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1526 7dbe11ac j_mayer
                    }
1527 7dbe11ac j_mayer
                tlb_miss_74xx:
1528 7dbe11ac j_mayer
                    /* Implement LRU algorithm */
1529 8f793433 j_mayer
                    env->error_code = ctx.key << 19;
1530 7dbe11ac j_mayer
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
1531 7dbe11ac j_mayer
                        ((env->last_way + 1) & (env->nb_ways - 1));
1532 7dbe11ac j_mayer
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
1533 7dbe11ac j_mayer
                    break;
1534 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1535 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1536 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DTLB;
1537 8f793433 j_mayer
                    env->error_code = 0;
1538 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1539 a8dea12f j_mayer
                    if (rw)
1540 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00800000;
1541 a8dea12f j_mayer
                    else
1542 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00000000;
1543 c55e9aef j_mayer
                    break;
1544 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1545 faadf50e j_mayer
                case POWERPC_MMU_601:
1546 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1547 add78955 j_mayer
                case POWERPC_MMU_620:
1548 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1549 c55e9aef j_mayer
#endif
1550 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1551 8f793433 j_mayer
                    env->error_code = 0;
1552 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1553 8f793433 j_mayer
                    if (rw == 1)
1554 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x42000000;
1555 8f793433 j_mayer
                    else
1556 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x40000000;
1557 8f793433 j_mayer
                    break;
1558 b4095fed j_mayer
                case POWERPC_MMU_MPC8xx:
1559 b4095fed j_mayer
                    /* XXX: TODO */
1560 b4095fed j_mayer
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
1561 b4095fed j_mayer
                    break;
1562 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1563 c55e9aef j_mayer
                    /* XXX: TODO */
1564 b4095fed j_mayer
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1565 c55e9aef j_mayer
                    return -1;
1566 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1567 c55e9aef j_mayer
                    /* XXX: TODO */
1568 b4095fed j_mayer
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1569 c55e9aef j_mayer
                    return -1;
1570 b4095fed j_mayer
                case POWERPC_MMU_REAL:
1571 b4095fed j_mayer
                    cpu_abort(env, "PowerPC in real mode should never raise "
1572 b4095fed j_mayer
                              "any MMU exceptions\n");
1573 2662a059 j_mayer
                    return -1;
1574 c55e9aef j_mayer
                default:
1575 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1576 c55e9aef j_mayer
                    return -1;
1577 76a66253 j_mayer
                }
1578 9a64fbe4 bellard
                break;
1579 9a64fbe4 bellard
            case -2:
1580 9a64fbe4 bellard
                /* Access rights violation */
1581 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSI;
1582 8f793433 j_mayer
                env->error_code = 0;
1583 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1584 8f793433 j_mayer
                if (rw == 1)
1585 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x0A000000;
1586 8f793433 j_mayer
                else
1587 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x08000000;
1588 9a64fbe4 bellard
                break;
1589 9a64fbe4 bellard
            case -4:
1590 9a64fbe4 bellard
                /* Direct store exception */
1591 9a64fbe4 bellard
                switch (access_type) {
1592 9a64fbe4 bellard
                case ACCESS_FLOAT:
1593 9a64fbe4 bellard
                    /* Floating point load/store */
1594 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ALIGN;
1595 8f793433 j_mayer
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
1596 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1597 9a64fbe4 bellard
                    break;
1598 9a64fbe4 bellard
                case ACCESS_RES:
1599 8f793433 j_mayer
                    /* lwarx, ldarx or stwcx. */
1600 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1601 8f793433 j_mayer
                    env->error_code = 0;
1602 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1603 8f793433 j_mayer
                    if (rw == 1)
1604 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06000000;
1605 8f793433 j_mayer
                    else
1606 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04000000;
1607 9a64fbe4 bellard
                    break;
1608 9a64fbe4 bellard
                case ACCESS_EXT:
1609 9a64fbe4 bellard
                    /* eciwx or ecowx */
1610 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1611 8f793433 j_mayer
                    env->error_code = 0;
1612 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1613 8f793433 j_mayer
                    if (rw == 1)
1614 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06100000;
1615 8f793433 j_mayer
                    else
1616 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04100000;
1617 9a64fbe4 bellard
                    break;
1618 9a64fbe4 bellard
                default:
1619 76a66253 j_mayer
                    printf("DSI: invalid exception (%d)\n", ret);
1620 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_PROGRAM;
1621 8f793433 j_mayer
                    env->error_code =
1622 8f793433 j_mayer
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
1623 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1624 9a64fbe4 bellard
                    break;
1625 9a64fbe4 bellard
                }
1626 fdabc366 bellard
                break;
1627 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1628 2be0071f bellard
            case -5:
1629 2be0071f bellard
                /* No match in segment table */
1630 add78955 j_mayer
                if (env->mmu_model == POWERPC_MMU_620) {
1631 add78955 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1632 add78955 j_mayer
                    env->error_code = 0;
1633 add78955 j_mayer
                    env->spr[SPR_DAR] = address;
1634 add78955 j_mayer
                    /* XXX: this might be incorrect */
1635 add78955 j_mayer
                    if (rw == 1)
1636 add78955 j_mayer
                        env->spr[SPR_DSISR] = 0x42000000;
1637 add78955 j_mayer
                    else
1638 add78955 j_mayer
                        env->spr[SPR_DSISR] = 0x40000000;
1639 add78955 j_mayer
                } else {
1640 add78955 j_mayer
                    env->exception_index = POWERPC_EXCP_DSEG;
1641 add78955 j_mayer
                    env->error_code = 0;
1642 add78955 j_mayer
                    env->spr[SPR_DAR] = address;
1643 add78955 j_mayer
                }
1644 2be0071f bellard
                break;
1645 e1833e1f j_mayer
#endif
1646 9a64fbe4 bellard
            }
1647 9a64fbe4 bellard
        }
1648 9a64fbe4 bellard
#if 0
1649 8f793433 j_mayer
        printf("%s: set exception to %d %02x\n", __func__,
1650 8f793433 j_mayer
               env->exception, env->error_code);
1651 9a64fbe4 bellard
#endif
1652 9a64fbe4 bellard
        ret = 1;
1653 9a64fbe4 bellard
    }
1654 76a66253 j_mayer
1655 9a64fbe4 bellard
    return ret;
1656 9a64fbe4 bellard
}
1657 9a64fbe4 bellard
1658 3fc6c082 bellard
/*****************************************************************************/
1659 3fc6c082 bellard
/* BATs management */
1660 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1661 636aa200 Blue Swirl
static inline void do_invalidate_BAT(CPUPPCState *env, target_ulong BATu,
1662 636aa200 Blue Swirl
                                     target_ulong mask)
1663 3fc6c082 bellard
{
1664 3fc6c082 bellard
    target_ulong base, end, page;
1665 76a66253 j_mayer
1666 3fc6c082 bellard
    base = BATu & ~0x0001FFFF;
1667 3fc6c082 bellard
    end = base + mask + 0x00020000;
1668 90e189ec Blue Swirl
    LOG_BATS("Flush BAT from " TARGET_FMT_lx " to " TARGET_FMT_lx " ("
1669 90e189ec Blue Swirl
             TARGET_FMT_lx ")\n", base, end, mask);
1670 3fc6c082 bellard
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
1671 3fc6c082 bellard
        tlb_flush_page(env, page);
1672 d12d51d5 aliguori
    LOG_BATS("Flush done\n");
1673 3fc6c082 bellard
}
1674 3fc6c082 bellard
#endif
1675 3fc6c082 bellard
1676 636aa200 Blue Swirl
static inline void dump_store_bat(CPUPPCState *env, char ID, int ul, int nr,
1677 636aa200 Blue Swirl
                                  target_ulong value)
1678 3fc6c082 bellard
{
1679 90e189ec Blue Swirl
    LOG_BATS("Set %cBAT%d%c to " TARGET_FMT_lx " (" TARGET_FMT_lx ")\n", ID,
1680 90e189ec Blue Swirl
             nr, ul == 0 ? 'u' : 'l', value, env->nip);
1681 3fc6c082 bellard
}
1682 3fc6c082 bellard
1683 45d827d2 aurel32
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1684 3fc6c082 bellard
{
1685 3fc6c082 bellard
    target_ulong mask;
1686 3fc6c082 bellard
1687 3fc6c082 bellard
    dump_store_bat(env, 'I', 0, nr, value);
1688 3fc6c082 bellard
    if (env->IBAT[0][nr] != value) {
1689 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1690 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1691 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1692 3fc6c082 bellard
#endif
1693 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1694 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1695 3fc6c082 bellard
         */
1696 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1697 3fc6c082 bellard
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
1698 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1699 3fc6c082 bellard
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
1700 3fc6c082 bellard
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
1701 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1702 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1703 76a66253 j_mayer
#else
1704 3fc6c082 bellard
        tlb_flush(env, 1);
1705 3fc6c082 bellard
#endif
1706 3fc6c082 bellard
    }
1707 3fc6c082 bellard
}
1708 3fc6c082 bellard
1709 45d827d2 aurel32
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1710 3fc6c082 bellard
{
1711 3fc6c082 bellard
    dump_store_bat(env, 'I', 1, nr, value);
1712 3fc6c082 bellard
    env->IBAT[1][nr] = value;
1713 3fc6c082 bellard
}
1714 3fc6c082 bellard
1715 45d827d2 aurel32
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1716 3fc6c082 bellard
{
1717 3fc6c082 bellard
    target_ulong mask;
1718 3fc6c082 bellard
1719 3fc6c082 bellard
    dump_store_bat(env, 'D', 0, nr, value);
1720 3fc6c082 bellard
    if (env->DBAT[0][nr] != value) {
1721 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1722 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1723 3fc6c082 bellard
         */
1724 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1725 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1726 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1727 3fc6c082 bellard
#endif
1728 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1729 3fc6c082 bellard
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
1730 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1731 3fc6c082 bellard
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
1732 3fc6c082 bellard
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
1733 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1734 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1735 3fc6c082 bellard
#else
1736 3fc6c082 bellard
        tlb_flush(env, 1);
1737 3fc6c082 bellard
#endif
1738 3fc6c082 bellard
    }
1739 3fc6c082 bellard
}
1740 3fc6c082 bellard
1741 45d827d2 aurel32
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1742 3fc6c082 bellard
{
1743 3fc6c082 bellard
    dump_store_bat(env, 'D', 1, nr, value);
1744 3fc6c082 bellard
    env->DBAT[1][nr] = value;
1745 3fc6c082 bellard
}
1746 3fc6c082 bellard
1747 45d827d2 aurel32
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
1748 056401ea j_mayer
{
1749 056401ea j_mayer
    target_ulong mask;
1750 056401ea j_mayer
    int do_inval;
1751 056401ea j_mayer
1752 056401ea j_mayer
    dump_store_bat(env, 'I', 0, nr, value);
1753 056401ea j_mayer
    if (env->IBAT[0][nr] != value) {
1754 056401ea j_mayer
        do_inval = 0;
1755 056401ea j_mayer
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
1756 056401ea j_mayer
        if (env->IBAT[1][nr] & 0x40) {
1757 056401ea j_mayer
            /* Invalidate BAT only if it is valid */
1758 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1759 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1760 056401ea j_mayer
#else
1761 056401ea j_mayer
            do_inval = 1;
1762 056401ea j_mayer
#endif
1763 056401ea j_mayer
        }
1764 056401ea j_mayer
        /* When storing valid upper BAT, mask BEPI and BRPN
1765 056401ea j_mayer
         * and invalidate all TLBs covered by this BAT
1766 056401ea j_mayer
         */
1767 056401ea j_mayer
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
1768 056401ea j_mayer
            (value & ~0x0001FFFFUL & ~mask);
1769 056401ea j_mayer
        env->DBAT[0][nr] = env->IBAT[0][nr];
1770 056401ea j_mayer
        if (env->IBAT[1][nr] & 0x40) {
1771 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1772 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1773 056401ea j_mayer
#else
1774 056401ea j_mayer
            do_inval = 1;
1775 056401ea j_mayer
#endif
1776 056401ea j_mayer
        }
1777 056401ea j_mayer
#if defined(FLUSH_ALL_TLBS)
1778 056401ea j_mayer
        if (do_inval)
1779 056401ea j_mayer
            tlb_flush(env, 1);
1780 056401ea j_mayer
#endif
1781 056401ea j_mayer
    }
1782 056401ea j_mayer
}
1783 056401ea j_mayer
1784 45d827d2 aurel32
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
1785 056401ea j_mayer
{
1786 056401ea j_mayer
    target_ulong mask;
1787 056401ea j_mayer
    int do_inval;
1788 056401ea j_mayer
1789 056401ea j_mayer
    dump_store_bat(env, 'I', 1, nr, value);
1790 056401ea j_mayer
    if (env->IBAT[1][nr] != value) {
1791 056401ea j_mayer
        do_inval = 0;
1792 056401ea j_mayer
        if (env->IBAT[1][nr] & 0x40) {
1793 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1794 056401ea j_mayer
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
1795 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1796 056401ea j_mayer
#else
1797 056401ea j_mayer
            do_inval = 1;
1798 056401ea j_mayer
#endif
1799 056401ea j_mayer
        }
1800 056401ea j_mayer
        if (value & 0x40) {
1801 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1802 056401ea j_mayer
            mask = (value << 17) & 0x0FFE0000UL;
1803 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1804 056401ea j_mayer
#else
1805 056401ea j_mayer
            do_inval = 1;
1806 056401ea j_mayer
#endif
1807 056401ea j_mayer
        }
1808 056401ea j_mayer
        env->IBAT[1][nr] = value;
1809 056401ea j_mayer
        env->DBAT[1][nr] = value;
1810 056401ea j_mayer
#if defined(FLUSH_ALL_TLBS)
1811 056401ea j_mayer
        if (do_inval)
1812 056401ea j_mayer
            tlb_flush(env, 1);
1813 056401ea j_mayer
#endif
1814 056401ea j_mayer
    }
1815 056401ea j_mayer
}
1816 056401ea j_mayer
1817 0a032cbe j_mayer
/*****************************************************************************/
1818 0a032cbe j_mayer
/* TLB management */
1819 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env)
1820 0a032cbe j_mayer
{
1821 daf4f96e j_mayer
    switch (env->mmu_model) {
1822 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1823 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1824 0a032cbe j_mayer
        ppc6xx_tlb_invalidate_all(env);
1825 daf4f96e j_mayer
        break;
1826 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1827 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1828 0a032cbe j_mayer
        ppc4xx_tlb_invalidate_all(env);
1829 daf4f96e j_mayer
        break;
1830 b4095fed j_mayer
    case POWERPC_MMU_REAL:
1831 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1832 7dbe11ac j_mayer
        break;
1833 b4095fed j_mayer
    case POWERPC_MMU_MPC8xx:
1834 b4095fed j_mayer
        /* XXX: TODO */
1835 b4095fed j_mayer
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
1836 b4095fed j_mayer
        break;
1837 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1838 7dbe11ac j_mayer
        /* XXX: TODO */
1839 b4095fed j_mayer
        cpu_abort(env, "BookE MMU model is not implemented\n");
1840 7dbe11ac j_mayer
        break;
1841 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1842 7dbe11ac j_mayer
        /* XXX: TODO */
1843 da07cf59 aliguori
        if (!kvm_enabled())
1844 da07cf59 aliguori
            cpu_abort(env, "BookE MMU model is not implemented\n");
1845 7dbe11ac j_mayer
        break;
1846 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1847 faadf50e j_mayer
    case POWERPC_MMU_601:
1848 00af685f j_mayer
#if defined(TARGET_PPC64)
1849 add78955 j_mayer
    case POWERPC_MMU_620:
1850 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1851 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1852 0a032cbe j_mayer
        tlb_flush(env, 1);
1853 daf4f96e j_mayer
        break;
1854 00af685f j_mayer
    default:
1855 00af685f j_mayer
        /* XXX: TODO */
1856 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1857 00af685f j_mayer
        break;
1858 0a032cbe j_mayer
    }
1859 0a032cbe j_mayer
}
1860 0a032cbe j_mayer
1861 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
1862 daf4f96e j_mayer
{
1863 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1864 daf4f96e j_mayer
    addr &= TARGET_PAGE_MASK;
1865 daf4f96e j_mayer
    switch (env->mmu_model) {
1866 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1867 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1868 daf4f96e j_mayer
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
1869 daf4f96e j_mayer
        if (env->id_tlbs == 1)
1870 daf4f96e j_mayer
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
1871 daf4f96e j_mayer
        break;
1872 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1873 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1874 daf4f96e j_mayer
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
1875 daf4f96e j_mayer
        break;
1876 b4095fed j_mayer
    case POWERPC_MMU_REAL:
1877 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1878 7dbe11ac j_mayer
        break;
1879 b4095fed j_mayer
    case POWERPC_MMU_MPC8xx:
1880 b4095fed j_mayer
        /* XXX: TODO */
1881 b4095fed j_mayer
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
1882 b4095fed j_mayer
        break;
1883 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1884 7dbe11ac j_mayer
        /* XXX: TODO */
1885 b4095fed j_mayer
        cpu_abort(env, "BookE MMU model is not implemented\n");
1886 7dbe11ac j_mayer
        break;
1887 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1888 7dbe11ac j_mayer
        /* XXX: TODO */
1889 b4095fed j_mayer
        cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1890 7dbe11ac j_mayer
        break;
1891 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1892 faadf50e j_mayer
    case POWERPC_MMU_601:
1893 daf4f96e j_mayer
        /* tlbie invalidate TLBs for all segments */
1894 6f2d8978 j_mayer
        addr &= ~((target_ulong)-1ULL << 28);
1895 daf4f96e j_mayer
        /* XXX: this case should be optimized,
1896 daf4f96e j_mayer
         * giving a mask to tlb_flush_page
1897 daf4f96e j_mayer
         */
1898 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x0 << 28));
1899 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x1 << 28));
1900 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x2 << 28));
1901 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x3 << 28));
1902 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x4 << 28));
1903 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x5 << 28));
1904 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x6 << 28));
1905 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x7 << 28));
1906 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x8 << 28));
1907 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x9 << 28));
1908 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xA << 28));
1909 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xB << 28));
1910 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xC << 28));
1911 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xD << 28));
1912 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xE << 28));
1913 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xF << 28));
1914 7dbe11ac j_mayer
        break;
1915 00af685f j_mayer
#if defined(TARGET_PPC64)
1916 add78955 j_mayer
    case POWERPC_MMU_620:
1917 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1918 7dbe11ac j_mayer
        /* tlbie invalidate TLBs for all segments */
1919 7dbe11ac j_mayer
        /* XXX: given the fact that there are too many segments to invalidate,
1920 00af685f j_mayer
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
1921 7dbe11ac j_mayer
         *      we just invalidate all TLBs
1922 7dbe11ac j_mayer
         */
1923 7dbe11ac j_mayer
        tlb_flush(env, 1);
1924 7dbe11ac j_mayer
        break;
1925 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1926 00af685f j_mayer
    default:
1927 00af685f j_mayer
        /* XXX: TODO */
1928 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1929 00af685f j_mayer
        break;
1930 daf4f96e j_mayer
    }
1931 daf4f96e j_mayer
#else
1932 daf4f96e j_mayer
    ppc_tlb_invalidate_all(env);
1933 daf4f96e j_mayer
#endif
1934 daf4f96e j_mayer
}
1935 daf4f96e j_mayer
1936 3fc6c082 bellard
/*****************************************************************************/
1937 3fc6c082 bellard
/* Special registers manipulation */
1938 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1939 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value)
1940 d9bce9d9 j_mayer
{
1941 d9bce9d9 j_mayer
    if (env->asr != value) {
1942 d9bce9d9 j_mayer
        env->asr = value;
1943 d9bce9d9 j_mayer
        tlb_flush(env, 1);
1944 d9bce9d9 j_mayer
    }
1945 d9bce9d9 j_mayer
}
1946 d9bce9d9 j_mayer
#endif
1947 d9bce9d9 j_mayer
1948 45d827d2 aurel32
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value)
1949 3fc6c082 bellard
{
1950 90e189ec Blue Swirl
    LOG_MMU("%s: " TARGET_FMT_lx "\n", __func__, value);
1951 3fc6c082 bellard
    if (env->sdr1 != value) {
1952 12de9a39 j_mayer
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
1953 12de9a39 j_mayer
         *      is <= 28
1954 12de9a39 j_mayer
         */
1955 3fc6c082 bellard
        env->sdr1 = value;
1956 76a66253 j_mayer
        tlb_flush(env, 1);
1957 3fc6c082 bellard
    }
1958 3fc6c082 bellard
}
1959 3fc6c082 bellard
1960 f6b868fc blueswir1
#if defined(TARGET_PPC64)
1961 f6b868fc blueswir1
target_ulong ppc_load_sr (CPUPPCState *env, int slb_nr)
1962 f6b868fc blueswir1
{
1963 f6b868fc blueswir1
    // XXX
1964 f6b868fc blueswir1
    return 0;
1965 f6b868fc blueswir1
}
1966 f6b868fc blueswir1
#endif
1967 f6b868fc blueswir1
1968 45d827d2 aurel32
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value)
1969 3fc6c082 bellard
{
1970 90e189ec Blue Swirl
    LOG_MMU("%s: reg=%d " TARGET_FMT_lx " " TARGET_FMT_lx "\n", __func__,
1971 90e189ec Blue Swirl
            srnum, value, env->sr[srnum]);
1972 f6b868fc blueswir1
#if defined(TARGET_PPC64)
1973 f6b868fc blueswir1
    if (env->mmu_model & POWERPC_MMU_64) {
1974 f6b868fc blueswir1
        uint64_t rb = 0, rs = 0;
1975 f6b868fc blueswir1
1976 f6b868fc blueswir1
        /* ESID = srnum */
1977 f6b868fc blueswir1
        rb |= ((uint32_t)srnum & 0xf) << 28;
1978 f6b868fc blueswir1
        /* Set the valid bit */
1979 f6b868fc blueswir1
        rb |= 1 << 27;
1980 f6b868fc blueswir1
        /* Index = ESID */
1981 f6b868fc blueswir1
        rb |= (uint32_t)srnum;
1982 f6b868fc blueswir1
1983 f6b868fc blueswir1
        /* VSID = VSID */
1984 f6b868fc blueswir1
        rs |= (value & 0xfffffff) << 12;
1985 f6b868fc blueswir1
        /* flags = flags */
1986 f6b868fc blueswir1
        rs |= ((value >> 27) & 0xf) << 9;
1987 f6b868fc blueswir1
1988 f6b868fc blueswir1
        ppc_store_slb(env, rb, rs);
1989 f6b868fc blueswir1
    } else
1990 f6b868fc blueswir1
#endif
1991 3fc6c082 bellard
    if (env->sr[srnum] != value) {
1992 3fc6c082 bellard
        env->sr[srnum] = value;
1993 bf1752ef aurel32
/* Invalidating 256MB of virtual memory in 4kB pages is way longer than
1994 bf1752ef aurel32
   flusing the whole TLB. */
1995 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS) && 0
1996 3fc6c082 bellard
        {
1997 3fc6c082 bellard
            target_ulong page, end;
1998 3fc6c082 bellard
            /* Invalidate 256 MB of virtual memory */
1999 3fc6c082 bellard
            page = (16 << 20) * srnum;
2000 3fc6c082 bellard
            end = page + (16 << 20);
2001 3fc6c082 bellard
            for (; page != end; page += TARGET_PAGE_SIZE)
2002 3fc6c082 bellard
                tlb_flush_page(env, page);
2003 3fc6c082 bellard
        }
2004 3fc6c082 bellard
#else
2005 76a66253 j_mayer
        tlb_flush(env, 1);
2006 3fc6c082 bellard
#endif
2007 3fc6c082 bellard
    }
2008 3fc6c082 bellard
}
2009 76a66253 j_mayer
#endif /* !defined (CONFIG_USER_ONLY) */
2010 3fc6c082 bellard
2011 76a66253 j_mayer
/* GDBstub can read and write MSR... */
2012 0411a972 j_mayer
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2013 3fc6c082 bellard
{
2014 a4f30719 j_mayer
    hreg_store_msr(env, value, 0);
2015 3fc6c082 bellard
}
2016 3fc6c082 bellard
2017 3fc6c082 bellard
/*****************************************************************************/
2018 3fc6c082 bellard
/* Exception processing */
2019 18fba28c bellard
#if defined (CONFIG_USER_ONLY)
2020 9a64fbe4 bellard
void do_interrupt (CPUState *env)
2021 79aceca5 bellard
{
2022 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2023 e1833e1f j_mayer
    env->error_code = 0;
2024 18fba28c bellard
}
2025 47103572 j_mayer
2026 e9df014c j_mayer
void ppc_hw_interrupt (CPUState *env)
2027 47103572 j_mayer
{
2028 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2029 e1833e1f j_mayer
    env->error_code = 0;
2030 47103572 j_mayer
}
2031 76a66253 j_mayer
#else /* defined (CONFIG_USER_ONLY) */
2032 636aa200 Blue Swirl
static inline void dump_syscall(CPUState *env)
2033 d094807b bellard
{
2034 b11ebf64 Blue Swirl
    qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 " r3=%016" PRIx64
2035 b11ebf64 Blue Swirl
                  " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
2036 b11ebf64 Blue Swirl
                  " nip=" TARGET_FMT_lx "\n",
2037 90e189ec Blue Swirl
                  ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
2038 90e189ec Blue Swirl
                  ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
2039 90e189ec Blue Swirl
                  ppc_dump_gpr(env, 6), env->nip);
2040 d094807b bellard
}
2041 d094807b bellard
2042 e1833e1f j_mayer
/* Note that this function should be greatly optimized
2043 e1833e1f j_mayer
 * when called with a constant excp, from ppc_hw_interrupt
2044 e1833e1f j_mayer
 */
2045 636aa200 Blue Swirl
static inline void powerpc_excp(CPUState *env, int excp_model, int excp)
2046 18fba28c bellard
{
2047 0411a972 j_mayer
    target_ulong msr, new_msr, vector;
2048 e1833e1f j_mayer
    int srr0, srr1, asrr0, asrr1;
2049 a4f30719 j_mayer
    int lpes0, lpes1, lev;
2050 79aceca5 bellard
2051 b172c56a j_mayer
    if (0) {
2052 b172c56a j_mayer
        /* XXX: find a suitable condition to enable the hypervisor mode */
2053 b172c56a j_mayer
        lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
2054 b172c56a j_mayer
        lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
2055 b172c56a j_mayer
    } else {
2056 b172c56a j_mayer
        /* Those values ensure we won't enter the hypervisor mode */
2057 b172c56a j_mayer
        lpes0 = 0;
2058 b172c56a j_mayer
        lpes1 = 1;
2059 b172c56a j_mayer
    }
2060 b172c56a j_mayer
2061 90e189ec Blue Swirl
    qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
2062 90e189ec Blue Swirl
                  " => %08x (%02x)\n", env->nip, excp, env->error_code);
2063 0411a972 j_mayer
    msr = env->msr;
2064 0411a972 j_mayer
    new_msr = msr;
2065 e1833e1f j_mayer
    srr0 = SPR_SRR0;
2066 e1833e1f j_mayer
    srr1 = SPR_SRR1;
2067 e1833e1f j_mayer
    asrr0 = -1;
2068 e1833e1f j_mayer
    asrr1 = -1;
2069 e1833e1f j_mayer
    msr &= ~((target_ulong)0x783F0000);
2070 9a64fbe4 bellard
    switch (excp) {
2071 e1833e1f j_mayer
    case POWERPC_EXCP_NONE:
2072 e1833e1f j_mayer
        /* Should never happen */
2073 e1833e1f j_mayer
        return;
2074 e1833e1f j_mayer
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2075 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2076 e1833e1f j_mayer
        switch (excp_model) {
2077 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2078 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2079 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2080 c62db105 j_mayer
            break;
2081 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2082 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2083 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2084 c62db105 j_mayer
            break;
2085 e1833e1f j_mayer
        case POWERPC_EXCP_G2:
2086 c62db105 j_mayer
            break;
2087 e1833e1f j_mayer
        default:
2088 e1833e1f j_mayer
            goto excp_invalid;
2089 2be0071f bellard
        }
2090 9a64fbe4 bellard
        goto store_next;
2091 e1833e1f j_mayer
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
2092 e1833e1f j_mayer
        if (msr_me == 0) {
2093 e63ecc6f j_mayer
            /* Machine check exception is not enabled.
2094 e63ecc6f j_mayer
             * Enter checkstop state.
2095 e63ecc6f j_mayer
             */
2096 93fcfe39 aliguori
            if (qemu_log_enabled()) {
2097 93fcfe39 aliguori
                qemu_log("Machine check while not allowed. "
2098 e63ecc6f j_mayer
                        "Entering checkstop state\n");
2099 e63ecc6f j_mayer
            } else {
2100 e63ecc6f j_mayer
                fprintf(stderr, "Machine check while not allowed. "
2101 e63ecc6f j_mayer
                        "Entering checkstop state\n");
2102 e63ecc6f j_mayer
            }
2103 e63ecc6f j_mayer
            env->halted = 1;
2104 e63ecc6f j_mayer
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2105 e1833e1f j_mayer
        }
2106 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2107 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_ME);
2108 b172c56a j_mayer
        if (0) {
2109 b172c56a j_mayer
            /* XXX: find a suitable condition to enable the hypervisor mode */
2110 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2111 b172c56a j_mayer
        }
2112 e1833e1f j_mayer
        /* XXX: should also have something loaded in DAR / DSISR */
2113 e1833e1f j_mayer
        switch (excp_model) {
2114 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2115 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2116 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2117 c62db105 j_mayer
            break;
2118 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2119 e1833e1f j_mayer
            srr0 = SPR_BOOKE_MCSRR0;
2120 e1833e1f j_mayer
            srr1 = SPR_BOOKE_MCSRR1;
2121 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2122 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2123 c62db105 j_mayer
            break;
2124 c62db105 j_mayer
        default:
2125 c62db105 j_mayer
            break;
2126 2be0071f bellard
        }
2127 e1833e1f j_mayer
        goto store_next;
2128 e1833e1f j_mayer
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2129 90e189ec Blue Swirl
        LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx" DAR=" TARGET_FMT_lx
2130 90e189ec Blue Swirl
                 "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2131 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2132 e1833e1f j_mayer
        if (lpes1 == 0)
2133 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2134 a541f297 bellard
        goto store_next;
2135 e1833e1f j_mayer
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2136 90e189ec Blue Swirl
        LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx ", nip=" TARGET_FMT_lx
2137 90e189ec Blue Swirl
                 "\n", msr, env->nip);
2138 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2139 e1833e1f j_mayer
        if (lpes1 == 0)
2140 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2141 e1833e1f j_mayer
        msr |= env->error_code;
2142 9a64fbe4 bellard
        goto store_next;
2143 e1833e1f j_mayer
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2144 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2145 e1833e1f j_mayer
        if (lpes0 == 1)
2146 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2147 9a64fbe4 bellard
        goto store_next;
2148 e1833e1f j_mayer
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2149 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2150 e1833e1f j_mayer
        if (lpes1 == 0)
2151 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2152 e1833e1f j_mayer
        /* XXX: this is false */
2153 e1833e1f j_mayer
        /* Get rS/rD and rA from faulting opcode */
2154 e1833e1f j_mayer
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2155 9a64fbe4 bellard
        goto store_current;
2156 e1833e1f j_mayer
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2157 9a64fbe4 bellard
        switch (env->error_code & ~0xF) {
2158 e1833e1f j_mayer
        case POWERPC_EXCP_FP:
2159 e1833e1f j_mayer
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2160 d12d51d5 aliguori
                LOG_EXCP("Ignore floating point exception\n");
2161 7c58044c j_mayer
                env->exception_index = POWERPC_EXCP_NONE;
2162 7c58044c j_mayer
                env->error_code = 0;
2163 9a64fbe4 bellard
                return;
2164 76a66253 j_mayer
            }
2165 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2166 e1833e1f j_mayer
            if (lpes1 == 0)
2167 a4f30719 j_mayer
                new_msr |= (target_ulong)MSR_HVB;
2168 9a64fbe4 bellard
            msr |= 0x00100000;
2169 5b52b991 j_mayer
            if (msr_fe0 == msr_fe1)
2170 5b52b991 j_mayer
                goto store_next;
2171 5b52b991 j_mayer
            msr |= 0x00010000;
2172 76a66253 j_mayer
            break;
2173 e1833e1f j_mayer
        case POWERPC_EXCP_INVAL:
2174 90e189ec Blue Swirl
            LOG_EXCP("Invalid instruction at " TARGET_FMT_lx "\n", env->nip);
2175 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2176 e1833e1f j_mayer
            if (lpes1 == 0)
2177 a4f30719 j_mayer
                new_msr |= (target_ulong)MSR_HVB;
2178 9a64fbe4 bellard
            msr |= 0x00080000;
2179 76a66253 j_mayer
            break;
2180 e1833e1f j_mayer
        case POWERPC_EXCP_PRIV:
2181 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2182 e1833e1f j_mayer
            if (lpes1 == 0)
2183 a4f30719 j_mayer
                new_msr |= (target_ulong)MSR_HVB;
2184 9a64fbe4 bellard
            msr |= 0x00040000;
2185 76a66253 j_mayer
            break;
2186 e1833e1f j_mayer
        case POWERPC_EXCP_TRAP:
2187 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2188 e1833e1f j_mayer
            if (lpes1 == 0)
2189 a4f30719 j_mayer
                new_msr |= (target_ulong)MSR_HVB;
2190 9a64fbe4 bellard
            msr |= 0x00020000;
2191 9a64fbe4 bellard
            break;
2192 9a64fbe4 bellard
        default:
2193 9a64fbe4 bellard
            /* Should never occur */
2194 e1833e1f j_mayer
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
2195 e1833e1f j_mayer
                      env->error_code);
2196 76a66253 j_mayer
            break;
2197 76a66253 j_mayer
        }
2198 5b52b991 j_mayer
        goto store_current;
2199 e1833e1f j_mayer
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2200 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2201 e1833e1f j_mayer
        if (lpes1 == 0)
2202 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2203 e1833e1f j_mayer
        goto store_current;
2204 e1833e1f j_mayer
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2205 d094807b bellard
        /* NOTE: this is a temporary hack to support graphics OSI
2206 d094807b bellard
           calls from the MOL driver */
2207 e1833e1f j_mayer
        /* XXX: To be removed */
2208 d094807b bellard
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
2209 d094807b bellard
            env->osi_call) {
2210 7c58044c j_mayer
            if (env->osi_call(env) != 0) {
2211 7c58044c j_mayer
                env->exception_index = POWERPC_EXCP_NONE;
2212 7c58044c j_mayer
                env->error_code = 0;
2213 d094807b bellard
                return;
2214 7c58044c j_mayer
            }
2215 d094807b bellard
        }
2216 93fcfe39 aliguori
        dump_syscall(env);
2217 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2218 f9fdea6b j_mayer
        lev = env->error_code;
2219 e1833e1f j_mayer
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2220 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2221 e1833e1f j_mayer
        goto store_next;
2222 e1833e1f j_mayer
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2223 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2224 e1833e1f j_mayer
        goto store_current;
2225 e1833e1f j_mayer
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2226 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2227 e1833e1f j_mayer
        if (lpes1 == 0)
2228 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2229 e1833e1f j_mayer
        goto store_next;
2230 e1833e1f j_mayer
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
2231 e1833e1f j_mayer
        /* FIT on 4xx */
2232 d12d51d5 aliguori
        LOG_EXCP("FIT exception\n");
2233 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2234 9a64fbe4 bellard
        goto store_next;
2235 e1833e1f j_mayer
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
2236 d12d51d5 aliguori
        LOG_EXCP("WDT exception\n");
2237 e1833e1f j_mayer
        switch (excp_model) {
2238 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2239 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2240 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2241 e1833e1f j_mayer
            break;
2242 e1833e1f j_mayer
        default:
2243 e1833e1f j_mayer
            break;
2244 e1833e1f j_mayer
        }
2245 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2246 2be0071f bellard
        goto store_next;
2247 e1833e1f j_mayer
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2248 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2249 e1833e1f j_mayer
        goto store_next;
2250 e1833e1f j_mayer
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2251 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2252 e1833e1f j_mayer
        goto store_next;
2253 e1833e1f j_mayer
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
2254 e1833e1f j_mayer
        switch (excp_model) {
2255 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2256 e1833e1f j_mayer
            srr0 = SPR_BOOKE_DSRR0;
2257 e1833e1f j_mayer
            srr1 = SPR_BOOKE_DSRR1;
2258 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2259 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2260 e1833e1f j_mayer
            break;
2261 e1833e1f j_mayer
        default:
2262 e1833e1f j_mayer
            break;
2263 e1833e1f j_mayer
        }
2264 2be0071f bellard
        /* XXX: TODO */
2265 e1833e1f j_mayer
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2266 2be0071f bellard
        goto store_next;
2267 e1833e1f j_mayer
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2268 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2269 e1833e1f j_mayer
        goto store_current;
2270 e1833e1f j_mayer
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2271 2be0071f bellard
        /* XXX: TODO */
2272 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point data exception "
2273 2be0071f bellard
                  "is not implemented yet !\n");
2274 2be0071f bellard
        goto store_next;
2275 e1833e1f j_mayer
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2276 2be0071f bellard
        /* XXX: TODO */
2277 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point round exception "
2278 e1833e1f j_mayer
                  "is not implemented yet !\n");
2279 9a64fbe4 bellard
        goto store_next;
2280 e1833e1f j_mayer
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2281 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2282 2be0071f bellard
        /* XXX: TODO */
2283 2be0071f bellard
        cpu_abort(env,
2284 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2285 9a64fbe4 bellard
        goto store_next;
2286 e1833e1f j_mayer
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2287 76a66253 j_mayer
        /* XXX: TODO */
2288 e1833e1f j_mayer
        cpu_abort(env,
2289 e1833e1f j_mayer
                  "Embedded doorbell interrupt is not implemented yet !\n");
2290 2be0071f bellard
        goto store_next;
2291 e1833e1f j_mayer
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
2292 e1833e1f j_mayer
        switch (excp_model) {
2293 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2294 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2295 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2296 a750fc0b j_mayer
            break;
2297 2be0071f bellard
        default:
2298 2be0071f bellard
            break;
2299 2be0071f bellard
        }
2300 e1833e1f j_mayer
        /* XXX: TODO */
2301 e1833e1f j_mayer
        cpu_abort(env, "Embedded doorbell critical interrupt "
2302 e1833e1f j_mayer
                  "is not implemented yet !\n");
2303 e1833e1f j_mayer
        goto store_next;
2304 e1833e1f j_mayer
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2305 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2306 a4f30719 j_mayer
        if (0) {
2307 a4f30719 j_mayer
            /* XXX: find a suitable condition to enable the hypervisor mode */
2308 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2309 a4f30719 j_mayer
        }
2310 e1833e1f j_mayer
        goto store_next;
2311 e1833e1f j_mayer
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2312 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2313 e1833e1f j_mayer
        if (lpes1 == 0)
2314 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2315 e1833e1f j_mayer
        goto store_next;
2316 e1833e1f j_mayer
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2317 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2318 e1833e1f j_mayer
        if (lpes1 == 0)
2319 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2320 e1833e1f j_mayer
        goto store_next;
2321 e1833e1f j_mayer
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
2322 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2323 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2324 a4f30719 j_mayer
        new_msr |= (target_ulong)MSR_HVB;
2325 b172c56a j_mayer
        goto store_next;
2326 e1833e1f j_mayer
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2327 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2328 e1833e1f j_mayer
        if (lpes1 == 0)
2329 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2330 e1833e1f j_mayer
        goto store_next;
2331 e1833e1f j_mayer
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
2332 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2333 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2334 a4f30719 j_mayer
        new_msr |= (target_ulong)MSR_HVB;
2335 e1833e1f j_mayer
        goto store_next;
2336 e1833e1f j_mayer
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
2337 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2338 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2339 a4f30719 j_mayer
        new_msr |= (target_ulong)MSR_HVB;
2340 e1833e1f j_mayer
        goto store_next;
2341 e1833e1f j_mayer
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
2342 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2343 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2344 a4f30719 j_mayer
        new_msr |= (target_ulong)MSR_HVB;
2345 e1833e1f j_mayer
        goto store_next;
2346 e1833e1f j_mayer
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
2347 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2348 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2349 a4f30719 j_mayer
        new_msr |= (target_ulong)MSR_HVB;
2350 e1833e1f j_mayer
        goto store_next;
2351 e1833e1f j_mayer
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2352 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2353 e1833e1f j_mayer
        if (lpes1 == 0)
2354 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2355 e1833e1f j_mayer
        goto store_current;
2356 e1833e1f j_mayer
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2357 d12d51d5 aliguori
        LOG_EXCP("PIT exception\n");
2358 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2359 e1833e1f j_mayer
        goto store_next;
2360 e1833e1f j_mayer
    case POWERPC_EXCP_IO:        /* IO error exception                       */
2361 e1833e1f j_mayer
        /* XXX: TODO */
2362 e1833e1f j_mayer
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
2363 e1833e1f j_mayer
        goto store_next;
2364 e1833e1f j_mayer
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
2365 e1833e1f j_mayer
        /* XXX: TODO */
2366 e1833e1f j_mayer
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
2367 e1833e1f j_mayer
        goto store_next;
2368 e1833e1f j_mayer
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
2369 e1833e1f j_mayer
        /* XXX: TODO */
2370 e1833e1f j_mayer
        cpu_abort(env, "602 emulation trap exception "
2371 e1833e1f j_mayer
                  "is not implemented yet !\n");
2372 e1833e1f j_mayer
        goto store_next;
2373 e1833e1f j_mayer
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2374 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2375 a4f30719 j_mayer
        if (lpes1 == 0) /* XXX: check this */
2376 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2377 e1833e1f j_mayer
        switch (excp_model) {
2378 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2379 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2380 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2381 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2382 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2383 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2384 76a66253 j_mayer
            goto tlb_miss;
2385 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2386 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2387 2be0071f bellard
        default:
2388 e1833e1f j_mayer
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2389 2be0071f bellard
            break;
2390 2be0071f bellard
        }
2391 e1833e1f j_mayer
        break;
2392 e1833e1f j_mayer
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2393 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2394 a4f30719 j_mayer
        if (lpes1 == 0) /* XXX: check this */
2395 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2396 e1833e1f j_mayer
        switch (excp_model) {
2397 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2398 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2399 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2400 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2401 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2402 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2403 76a66253 j_mayer
            goto tlb_miss;
2404 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2405 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2406 2be0071f bellard
        default:
2407 e1833e1f j_mayer
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2408 2be0071f bellard
            break;
2409 2be0071f bellard
        }
2410 e1833e1f j_mayer
        break;
2411 e1833e1f j_mayer
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2412 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2413 a4f30719 j_mayer
        if (lpes1 == 0) /* XXX: check this */
2414 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2415 e1833e1f j_mayer
        switch (excp_model) {
2416 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2417 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2418 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2419 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2420 e1833e1f j_mayer
        tlb_miss_tgpr:
2421 76a66253 j_mayer
            /* Swap temporary saved registers with GPRs */
2422 0411a972 j_mayer
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
2423 0411a972 j_mayer
                new_msr |= (target_ulong)1 << MSR_TGPR;
2424 0411a972 j_mayer
                hreg_swap_gpr_tgpr(env);
2425 0411a972 j_mayer
            }
2426 e1833e1f j_mayer
            goto tlb_miss;
2427 e1833e1f j_mayer
        case POWERPC_EXCP_7x5:
2428 e1833e1f j_mayer
        tlb_miss:
2429 2be0071f bellard
#if defined (DEBUG_SOFTWARE_TLB)
2430 93fcfe39 aliguori
            if (qemu_log_enabled()) {
2431 0bf9e31a Blue Swirl
                const char *es;
2432 76a66253 j_mayer
                target_ulong *miss, *cmp;
2433 76a66253 j_mayer
                int en;
2434 1e6784f9 j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2435 76a66253 j_mayer
                    es = "I";
2436 76a66253 j_mayer
                    en = 'I';
2437 76a66253 j_mayer
                    miss = &env->spr[SPR_IMISS];
2438 76a66253 j_mayer
                    cmp = &env->spr[SPR_ICMP];
2439 76a66253 j_mayer
                } else {
2440 1e6784f9 j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2441 76a66253 j_mayer
                        es = "DL";
2442 76a66253 j_mayer
                    else
2443 76a66253 j_mayer
                        es = "DS";
2444 76a66253 j_mayer
                    en = 'D';
2445 76a66253 j_mayer
                    miss = &env->spr[SPR_DMISS];
2446 76a66253 j_mayer
                    cmp = &env->spr[SPR_DCMP];
2447 76a66253 j_mayer
                }
2448 90e189ec Blue Swirl
                qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
2449 90e189ec Blue Swirl
                         TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
2450 90e189ec Blue Swirl
                         TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
2451 90e189ec Blue Swirl
                         env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2452 90e189ec Blue Swirl
                         env->error_code);
2453 2be0071f bellard
            }
2454 9a64fbe4 bellard
#endif
2455 2be0071f bellard
            msr |= env->crf[0] << 28;
2456 2be0071f bellard
            msr |= env->error_code; /* key, D/I, S/L bits */
2457 2be0071f bellard
            /* Set way using a LRU mechanism */
2458 76a66253 j_mayer
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2459 c62db105 j_mayer
            break;
2460 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2461 7dbe11ac j_mayer
        tlb_miss_74xx:
2462 7dbe11ac j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
2463 93fcfe39 aliguori
            if (qemu_log_enabled()) {
2464 0bf9e31a Blue Swirl
                const char *es;
2465 7dbe11ac j_mayer
                target_ulong *miss, *cmp;
2466 7dbe11ac j_mayer
                int en;
2467 7dbe11ac j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2468 7dbe11ac j_mayer
                    es = "I";
2469 7dbe11ac j_mayer
                    en = 'I';
2470 0411a972 j_mayer
                    miss = &env->spr[SPR_TLBMISS];
2471 0411a972 j_mayer
                    cmp = &env->spr[SPR_PTEHI];
2472 7dbe11ac j_mayer
                } else {
2473 7dbe11ac j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2474 7dbe11ac j_mayer
                        es = "DL";
2475 7dbe11ac j_mayer
                    else
2476 7dbe11ac j_mayer
                        es = "DS";
2477 7dbe11ac j_mayer
                    en = 'D';
2478 7dbe11ac j_mayer
                    miss = &env->spr[SPR_TLBMISS];
2479 7dbe11ac j_mayer
                    cmp = &env->spr[SPR_PTEHI];
2480 7dbe11ac j_mayer
                }
2481 90e189ec Blue Swirl
                qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
2482 90e189ec Blue Swirl
                         TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
2483 90e189ec Blue Swirl
                         env->error_code);
2484 7dbe11ac j_mayer
            }
2485 7dbe11ac j_mayer
#endif
2486 7dbe11ac j_mayer
            msr |= env->error_code; /* key bit */
2487 7dbe11ac j_mayer
            break;
2488 2be0071f bellard
        default:
2489 e1833e1f j_mayer
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2490 2be0071f bellard
            break;
2491 2be0071f bellard
        }
2492 e1833e1f j_mayer
        goto store_next;
2493 e1833e1f j_mayer
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
2494 e1833e1f j_mayer
        /* XXX: TODO */
2495 e1833e1f j_mayer
        cpu_abort(env, "Floating point assist exception "
2496 e1833e1f j_mayer
                  "is not implemented yet !\n");
2497 e1833e1f j_mayer
        goto store_next;
2498 b4095fed j_mayer
    case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
2499 b4095fed j_mayer
        /* XXX: TODO */
2500 b4095fed j_mayer
        cpu_abort(env, "DABR exception is not implemented yet !\n");
2501 b4095fed j_mayer
        goto store_next;
2502 e1833e1f j_mayer
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
2503 e1833e1f j_mayer
        /* XXX: TODO */
2504 e1833e1f j_mayer
        cpu_abort(env, "IABR exception is not implemented yet !\n");
2505 e1833e1f j_mayer
        goto store_next;
2506 e1833e1f j_mayer
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
2507 e1833e1f j_mayer
        /* XXX: TODO */
2508 e1833e1f j_mayer
        cpu_abort(env, "SMI exception is not implemented yet !\n");
2509 e1833e1f j_mayer
        goto store_next;
2510 e1833e1f j_mayer
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
2511 e1833e1f j_mayer
        /* XXX: TODO */
2512 e1833e1f j_mayer
        cpu_abort(env, "Thermal management exception "
2513 e1833e1f j_mayer
                  "is not implemented yet !\n");
2514 e1833e1f j_mayer
        goto store_next;
2515 e1833e1f j_mayer
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2516 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2517 e1833e1f j_mayer
        if (lpes1 == 0)
2518 a4f30719 j_mayer
            new_msr |= (target_ulong)MSR_HVB;
2519 e1833e1f j_mayer
        /* XXX: TODO */
2520 e1833e1f j_mayer
        cpu_abort(env,
2521 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2522 e1833e1f j_mayer
        goto store_next;
2523 e1833e1f j_mayer
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
2524 e1833e1f j_mayer
        /* XXX: TODO */
2525 e1833e1f j_mayer
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
2526 e1833e1f j_mayer
        goto store_next;
2527 e1833e1f j_mayer
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
2528 e1833e1f j_mayer
        /* XXX: TODO */
2529 e1833e1f j_mayer
        cpu_abort(env,
2530 e1833e1f j_mayer
                  "970 soft-patch exception is not implemented yet !\n");
2531 e1833e1f j_mayer
        goto store_next;
2532 e1833e1f j_mayer
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
2533 e1833e1f j_mayer
        /* XXX: TODO */
2534 e1833e1f j_mayer
        cpu_abort(env,
2535 e1833e1f j_mayer
                  "970 maintenance exception is not implemented yet !\n");
2536 e1833e1f j_mayer
        goto store_next;
2537 b4095fed j_mayer
    case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
2538 b4095fed j_mayer
        /* XXX: TODO */
2539 b4095fed j_mayer
        cpu_abort(env, "Maskable external exception "
2540 b4095fed j_mayer
                  "is not implemented yet !\n");
2541 b4095fed j_mayer
        goto store_next;
2542 b4095fed j_mayer
    case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
2543 b4095fed j_mayer
        /* XXX: TODO */
2544 b4095fed j_mayer
        cpu_abort(env, "Non maskable external exception "
2545 b4095fed j_mayer
                  "is not implemented yet !\n");
2546 b4095fed j_mayer
        goto store_next;
2547 2be0071f bellard
    default:
2548 e1833e1f j_mayer
    excp_invalid:
2549 e1833e1f j_mayer
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
2550 e1833e1f j_mayer
        break;
2551 9a64fbe4 bellard
    store_current:
2552 2be0071f bellard
        /* save current instruction location */
2553 e1833e1f j_mayer
        env->spr[srr0] = env->nip - 4;
2554 9a64fbe4 bellard
        break;
2555 9a64fbe4 bellard
    store_next:
2556 2be0071f bellard
        /* save next instruction location */
2557 e1833e1f j_mayer
        env->spr[srr0] = env->nip;
2558 9a64fbe4 bellard
        break;
2559 9a64fbe4 bellard
    }
2560 e1833e1f j_mayer
    /* Save MSR */
2561 e1833e1f j_mayer
    env->spr[srr1] = msr;
2562 e1833e1f j_mayer
    /* If any alternate SRR register are defined, duplicate saved values */
2563 e1833e1f j_mayer
    if (asrr0 != -1)
2564 e1833e1f j_mayer
        env->spr[asrr0] = env->spr[srr0];
2565 e1833e1f j_mayer
    if (asrr1 != -1)
2566 e1833e1f j_mayer
        env->spr[asrr1] = env->spr[srr1];
2567 2be0071f bellard
    /* If we disactivated any translation, flush TLBs */
2568 0411a972 j_mayer
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2569 2be0071f bellard
        tlb_flush(env, 1);
2570 9a64fbe4 bellard
    /* reload MSR with correct bits */
2571 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_EE);
2572 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_PR);
2573 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_FP);
2574 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_FE0);
2575 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_SE);
2576 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_BE);
2577 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_FE1);
2578 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_IR);
2579 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_DR);
2580 e1833e1f j_mayer
#if 0 /* Fix this: not on all targets */
2581 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2582 e1833e1f j_mayer
#endif
2583 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_LE);
2584 0411a972 j_mayer
    if (msr_ile)
2585 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_LE;
2586 0411a972 j_mayer
    else
2587 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_LE);
2588 e1833e1f j_mayer
    /* Jump to handler */
2589 e1833e1f j_mayer
    vector = env->excp_vectors[excp];
2590 6f2d8978 j_mayer
    if (vector == (target_ulong)-1ULL) {
2591 e1833e1f j_mayer
        cpu_abort(env, "Raised an exception without defined vector %d\n",
2592 e1833e1f j_mayer
                  excp);
2593 e1833e1f j_mayer
    }
2594 e1833e1f j_mayer
    vector |= env->excp_prefix;
2595 c62db105 j_mayer
#if defined(TARGET_PPC64)
2596 e1833e1f j_mayer
    if (excp_model == POWERPC_EXCP_BOOKE) {
2597 0411a972 j_mayer
        if (!msr_icm) {
2598 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_CM);
2599 e1833e1f j_mayer
            vector = (uint32_t)vector;
2600 0411a972 j_mayer
        } else {
2601 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_CM;
2602 0411a972 j_mayer
        }
2603 c62db105 j_mayer
    } else {
2604 6ce0ca12 blueswir1
        if (!msr_isf && !(env->mmu_model & POWERPC_MMU_64)) {
2605 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_SF);
2606 e1833e1f j_mayer
            vector = (uint32_t)vector;
2607 0411a972 j_mayer
        } else {
2608 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_SF;
2609 0411a972 j_mayer
        }
2610 c62db105 j_mayer
    }
2611 e1833e1f j_mayer
#endif
2612 0411a972 j_mayer
    /* XXX: we don't use hreg_store_msr here as already have treated
2613 0411a972 j_mayer
     *      any special case that could occur. Just store MSR and update hflags
2614 0411a972 j_mayer
     */
2615 a4f30719 j_mayer
    env->msr = new_msr & env->msr_mask;
2616 0411a972 j_mayer
    hreg_compute_hflags(env);
2617 e1833e1f j_mayer
    env->nip = vector;
2618 e1833e1f j_mayer
    /* Reset exception state */
2619 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2620 e1833e1f j_mayer
    env->error_code = 0;
2621 fb0eaffc bellard
}
2622 47103572 j_mayer
2623 e1833e1f j_mayer
void do_interrupt (CPUState *env)
2624 47103572 j_mayer
{
2625 e1833e1f j_mayer
    powerpc_excp(env, env->excp_model, env->exception_index);
2626 e1833e1f j_mayer
}
2627 47103572 j_mayer
2628 e1833e1f j_mayer
void ppc_hw_interrupt (CPUPPCState *env)
2629 e1833e1f j_mayer
{
2630 f9fdea6b j_mayer
    int hdice;
2631 f9fdea6b j_mayer
2632 0411a972 j_mayer
#if 0
2633 93fcfe39 aliguori
    qemu_log_mask(CPU_LOG_INT, "%s: %p pending %08x req %08x me %d ee %d\n",
2634 a496775f j_mayer
                __func__, env, env->pending_interrupts,
2635 0411a972 j_mayer
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2636 47103572 j_mayer
#endif
2637 e1833e1f j_mayer
    /* External reset */
2638 47103572 j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
2639 47103572 j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2640 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
2641 e1833e1f j_mayer
        return;
2642 e1833e1f j_mayer
    }
2643 e1833e1f j_mayer
    /* Machine check exception */
2644 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
2645 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
2646 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
2647 e1833e1f j_mayer
        return;
2648 47103572 j_mayer
    }
2649 e1833e1f j_mayer
#if 0 /* TODO */
2650 e1833e1f j_mayer
    /* External debug exception */
2651 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
2652 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
2653 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
2654 e1833e1f j_mayer
        return;
2655 e1833e1f j_mayer
    }
2656 e1833e1f j_mayer
#endif
2657 b172c56a j_mayer
    if (0) {
2658 b172c56a j_mayer
        /* XXX: find a suitable condition to enable the hypervisor mode */
2659 b172c56a j_mayer
        hdice = env->spr[SPR_LPCR] & 1;
2660 b172c56a j_mayer
    } else {
2661 b172c56a j_mayer
        hdice = 0;
2662 b172c56a j_mayer
    }
2663 f9fdea6b j_mayer
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2664 47103572 j_mayer
        /* Hypervisor decrementer exception */
2665 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
2666 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2667 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
2668 e1833e1f j_mayer
            return;
2669 e1833e1f j_mayer
        }
2670 e1833e1f j_mayer
    }
2671 e1833e1f j_mayer
    if (msr_ce != 0) {
2672 e1833e1f j_mayer
        /* External critical interrupt */
2673 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
2674 e1833e1f j_mayer
            /* Taking a critical external interrupt does not clear the external
2675 e1833e1f j_mayer
             * critical interrupt status
2676 e1833e1f j_mayer
             */
2677 e1833e1f j_mayer
#if 0
2678 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2679 47103572 j_mayer
#endif
2680 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
2681 e1833e1f j_mayer
            return;
2682 e1833e1f j_mayer
        }
2683 e1833e1f j_mayer
    }
2684 e1833e1f j_mayer
    if (msr_ee != 0) {
2685 e1833e1f j_mayer
        /* Watchdog timer on embedded PowerPC */
2686 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
2687 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
2688 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
2689 e1833e1f j_mayer
            return;
2690 e1833e1f j_mayer
        }
2691 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
2692 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
2693 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
2694 e1833e1f j_mayer
            return;
2695 e1833e1f j_mayer
        }
2696 e1833e1f j_mayer
        /* Fixed interval timer on embedded PowerPC */
2697 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
2698 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
2699 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
2700 e1833e1f j_mayer
            return;
2701 e1833e1f j_mayer
        }
2702 e1833e1f j_mayer
        /* Programmable interval timer on embedded PowerPC */
2703 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
2704 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
2705 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
2706 e1833e1f j_mayer
            return;
2707 e1833e1f j_mayer
        }
2708 47103572 j_mayer
        /* Decrementer exception */
2709 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
2710 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2711 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
2712 e1833e1f j_mayer
            return;
2713 e1833e1f j_mayer
        }
2714 47103572 j_mayer
        /* External interrupt */
2715 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2716 e9df014c j_mayer
            /* Taking an external interrupt does not clear the external
2717 e9df014c j_mayer
             * interrupt status
2718 e9df014c j_mayer
             */
2719 e9df014c j_mayer
#if 0
2720 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2721 e9df014c j_mayer
#endif
2722 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
2723 e1833e1f j_mayer
            return;
2724 e1833e1f j_mayer
        }
2725 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
2726 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
2727 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
2728 e1833e1f j_mayer
            return;
2729 47103572 j_mayer
        }
2730 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
2731 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
2732 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
2733 e1833e1f j_mayer
            return;
2734 e1833e1f j_mayer
        }
2735 e1833e1f j_mayer
        /* Thermal interrupt */
2736 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
2737 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
2738 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
2739 e1833e1f j_mayer
            return;
2740 e1833e1f j_mayer
        }
2741 47103572 j_mayer
    }
2742 47103572 j_mayer
}
2743 18fba28c bellard
#endif /* !CONFIG_USER_ONLY */
2744 a496775f j_mayer
2745 4a057712 j_mayer
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
2746 4a057712 j_mayer
{
2747 90e189ec Blue Swirl
    qemu_log("Return from exception at " TARGET_FMT_lx " with flags "
2748 90e189ec Blue Swirl
             TARGET_FMT_lx "\n", RA, msr);
2749 a496775f j_mayer
}
2750 a496775f j_mayer
2751 0a032cbe j_mayer
void cpu_ppc_reset (void *opaque)
2752 0a032cbe j_mayer
{
2753 eca1bdf4 aliguori
    CPUPPCState *env = opaque;
2754 0411a972 j_mayer
    target_ulong msr;
2755 0a032cbe j_mayer
2756 eca1bdf4 aliguori
    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
2757 eca1bdf4 aliguori
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
2758 eca1bdf4 aliguori
        log_cpu_state(env, 0);
2759 eca1bdf4 aliguori
    }
2760 eca1bdf4 aliguori
2761 0411a972 j_mayer
    msr = (target_ulong)0;
2762 a4f30719 j_mayer
    if (0) {
2763 a4f30719 j_mayer
        /* XXX: find a suitable condition to enable the hypervisor mode */
2764 a4f30719 j_mayer
        msr |= (target_ulong)MSR_HVB;
2765 a4f30719 j_mayer
    }
2766 0411a972 j_mayer
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
2767 0411a972 j_mayer
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
2768 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_EP;
2769 0a032cbe j_mayer
#if defined (DO_SINGLE_STEP) && 0
2770 0a032cbe j_mayer
    /* Single step trace mode */
2771 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_SE;
2772 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_BE;
2773 0a032cbe j_mayer
#endif
2774 0a032cbe j_mayer
#if defined(CONFIG_USER_ONLY)
2775 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
2776 4c2ab988 aurel32
    msr |= (target_ulong)1 << MSR_VR; /* Allow altivec usage */
2777 4c2ab988 aurel32
    msr |= (target_ulong)1 << MSR_SPE; /* Allow SPE usage */
2778 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_PR;
2779 0a032cbe j_mayer
#else
2780 fc1c67bc Blue Swirl
    env->excp_prefix = env->hreset_excp_prefix;
2781 1c27f8fb j_mayer
    env->nip = env->hreset_vector | env->excp_prefix;
2782 b4095fed j_mayer
    if (env->mmu_model != POWERPC_MMU_REAL)
2783 141c8ae2 j_mayer
        ppc_tlb_invalidate_all(env);
2784 0a032cbe j_mayer
#endif
2785 07c485ce blueswir1
    env->msr = msr & env->msr_mask;
2786 6ce0ca12 blueswir1
#if defined(TARGET_PPC64)
2787 6ce0ca12 blueswir1
    if (env->mmu_model & POWERPC_MMU_64)
2788 6ce0ca12 blueswir1
        env->msr |= (1ULL << MSR_SF);
2789 6ce0ca12 blueswir1
#endif
2790 0411a972 j_mayer
    hreg_compute_hflags(env);
2791 18b21a2f Nathan Froyd
    env->reserve_addr = (target_ulong)-1ULL;
2792 5eb7995e j_mayer
    /* Be sure no exception or interrupt is pending */
2793 5eb7995e j_mayer
    env->pending_interrupts = 0;
2794 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2795 e1833e1f j_mayer
    env->error_code = 0;
2796 5eb7995e j_mayer
    /* Flush all TLBs */
2797 5eb7995e j_mayer
    tlb_flush(env, 1);
2798 0a032cbe j_mayer
}
2799 0a032cbe j_mayer
2800 aaed909a bellard
CPUPPCState *cpu_ppc_init (const char *cpu_model)
2801 0a032cbe j_mayer
{
2802 0a032cbe j_mayer
    CPUPPCState *env;
2803 c227f099 Anthony Liguori
    const ppc_def_t *def;
2804 aaed909a bellard
2805 aaed909a bellard
    def = cpu_ppc_find_by_name(cpu_model);
2806 aaed909a bellard
    if (!def)
2807 aaed909a bellard
        return NULL;
2808 0a032cbe j_mayer
2809 0a032cbe j_mayer
    env = qemu_mallocz(sizeof(CPUPPCState));
2810 0a032cbe j_mayer
    cpu_exec_init(env);
2811 2e70f6ef pbrook
    ppc_translate_init();
2812 01ba9816 ths
    env->cpu_model_str = cpu_model;
2813 aaed909a bellard
    cpu_ppc_register_internal(env, def);
2814 aaed909a bellard
    cpu_ppc_reset(env);
2815 d76d1650 aurel32
2816 0bf46a40 aliguori
    qemu_init_vcpu(env);
2817 d76d1650 aurel32
2818 0a032cbe j_mayer
    return env;
2819 0a032cbe j_mayer
}
2820 0a032cbe j_mayer
2821 0a032cbe j_mayer
void cpu_ppc_close (CPUPPCState *env)
2822 0a032cbe j_mayer
{
2823 0a032cbe j_mayer
    /* Should also remove all opcode tables... */
2824 aaed909a bellard
    qemu_free(env);
2825 0a032cbe j_mayer
}