Statistics
| Branch: | Revision:

root / hw / pxa2xx.c @ dc2a9045

History | View | Annotate | Download (69.2 kB)

1 c1713132 balrog
/*
2 c1713132 balrog
 * Intel XScale PXA255/270 processor support.
3 c1713132 balrog
 *
4 c1713132 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 c1713132 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 c1713132 balrog
 *
7 8e31bf38 Matthew Fernandez
 * This code is licensed under the GPL.
8 c1713132 balrog
 */
9 c1713132 balrog
10 a984a69e Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "pxa.h"
12 87ecb68b pbrook
#include "sysemu.h"
13 87ecb68b pbrook
#include "pc.h"
14 87ecb68b pbrook
#include "i2c.h"
15 a984a69e Paul Brook
#include "ssi.h"
16 87ecb68b pbrook
#include "qemu-char.h"
17 2446333c Blue Swirl
#include "blockdev.h"
18 c1713132 balrog
19 c1713132 balrog
static struct {
20 c227f099 Anthony Liguori
    target_phys_addr_t io_base;
21 c1713132 balrog
    int irqn;
22 c1713132 balrog
} pxa255_serial[] = {
23 c1713132 balrog
    { 0x40100000, PXA2XX_PIC_FFUART },
24 c1713132 balrog
    { 0x40200000, PXA2XX_PIC_BTUART },
25 c1713132 balrog
    { 0x40700000, PXA2XX_PIC_STUART },
26 c1713132 balrog
    { 0x41600000, PXA25X_PIC_HWUART },
27 c1713132 balrog
    { 0, 0 }
28 c1713132 balrog
}, pxa270_serial[] = {
29 c1713132 balrog
    { 0x40100000, PXA2XX_PIC_FFUART },
30 c1713132 balrog
    { 0x40200000, PXA2XX_PIC_BTUART },
31 c1713132 balrog
    { 0x40700000, PXA2XX_PIC_STUART },
32 c1713132 balrog
    { 0, 0 }
33 c1713132 balrog
};
34 c1713132 balrog
35 fa58c156 bellard
typedef struct PXASSPDef {
36 c227f099 Anthony Liguori
    target_phys_addr_t io_base;
37 c1713132 balrog
    int irqn;
38 fa58c156 bellard
} PXASSPDef;
39 fa58c156 bellard
40 fa58c156 bellard
#if 0
41 fa58c156 bellard
static PXASSPDef pxa250_ssp[] = {
42 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
43 c1713132 balrog
    { 0, 0 }
44 fa58c156 bellard
};
45 fa58c156 bellard
#endif
46 fa58c156 bellard
47 fa58c156 bellard
static PXASSPDef pxa255_ssp[] = {
48 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
49 c1713132 balrog
    { 0x41400000, PXA25X_PIC_NSSP },
50 c1713132 balrog
    { 0, 0 }
51 fa58c156 bellard
};
52 fa58c156 bellard
53 fa58c156 bellard
#if 0
54 fa58c156 bellard
static PXASSPDef pxa26x_ssp[] = {
55 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
56 c1713132 balrog
    { 0x41400000, PXA25X_PIC_NSSP },
57 c1713132 balrog
    { 0x41500000, PXA26X_PIC_ASSP },
58 c1713132 balrog
    { 0, 0 }
59 fa58c156 bellard
};
60 fa58c156 bellard
#endif
61 fa58c156 bellard
62 fa58c156 bellard
static PXASSPDef pxa27x_ssp[] = {
63 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
64 c1713132 balrog
    { 0x41700000, PXA27X_PIC_SSP2 },
65 c1713132 balrog
    { 0x41900000, PXA2XX_PIC_SSP3 },
66 c1713132 balrog
    { 0, 0 }
67 c1713132 balrog
};
68 c1713132 balrog
69 c1713132 balrog
#define PMCR        0x00        /* Power Manager Control register */
70 c1713132 balrog
#define PSSR        0x04        /* Power Manager Sleep Status register */
71 c1713132 balrog
#define PSPR        0x08        /* Power Manager Scratch-Pad register */
72 c1713132 balrog
#define PWER        0x0c        /* Power Manager Wake-Up Enable register */
73 c1713132 balrog
#define PRER        0x10        /* Power Manager Rising-Edge Detect Enable register */
74 c1713132 balrog
#define PFER        0x14        /* Power Manager Falling-Edge Detect Enable register */
75 c1713132 balrog
#define PEDR        0x18        /* Power Manager Edge-Detect Status register */
76 c1713132 balrog
#define PCFR        0x1c        /* Power Manager General Configuration register */
77 c1713132 balrog
#define PGSR0        0x20        /* Power Manager GPIO Sleep-State register 0 */
78 c1713132 balrog
#define PGSR1        0x24        /* Power Manager GPIO Sleep-State register 1 */
79 c1713132 balrog
#define PGSR2        0x28        /* Power Manager GPIO Sleep-State register 2 */
80 c1713132 balrog
#define PGSR3        0x2c        /* Power Manager GPIO Sleep-State register 3 */
81 c1713132 balrog
#define RCSR        0x30        /* Reset Controller Status register */
82 c1713132 balrog
#define PSLR        0x34        /* Power Manager Sleep Configuration register */
83 c1713132 balrog
#define PTSR        0x38        /* Power Manager Standby Configuration register */
84 c1713132 balrog
#define PVCR        0x40        /* Power Manager Voltage Change Control register */
85 c1713132 balrog
#define PUCR        0x4c        /* Power Manager USIM Card Control/Status register */
86 c1713132 balrog
#define PKWR        0x50        /* Power Manager Keyboard Wake-Up Enable register */
87 c1713132 balrog
#define PKSR        0x54        /* Power Manager Keyboard Level-Detect Status */
88 c1713132 balrog
#define PCMD0        0x80        /* Power Manager I2C Command register File 0 */
89 c1713132 balrog
#define PCMD31        0xfc        /* Power Manager I2C Command register File 31 */
90 c1713132 balrog
91 adfc39ea Avi Kivity
static uint64_t pxa2xx_pm_read(void *opaque, target_phys_addr_t addr,
92 adfc39ea Avi Kivity
                               unsigned size)
93 c1713132 balrog
{
94 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
95 c1713132 balrog
96 c1713132 balrog
    switch (addr) {
97 c1713132 balrog
    case PMCR ... PCMD31:
98 c1713132 balrog
        if (addr & 3)
99 c1713132 balrog
            goto fail;
100 c1713132 balrog
101 c1713132 balrog
        return s->pm_regs[addr >> 2];
102 c1713132 balrog
    default:
103 c1713132 balrog
    fail:
104 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
105 c1713132 balrog
        break;
106 c1713132 balrog
    }
107 c1713132 balrog
    return 0;
108 c1713132 balrog
}
109 c1713132 balrog
110 c227f099 Anthony Liguori
static void pxa2xx_pm_write(void *opaque, target_phys_addr_t addr,
111 adfc39ea Avi Kivity
                            uint64_t value, unsigned size)
112 c1713132 balrog
{
113 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
114 c1713132 balrog
115 c1713132 balrog
    switch (addr) {
116 c1713132 balrog
    case PMCR:
117 afd4a652 Peter Maydell
        /* Clear the write-one-to-clear bits... */
118 afd4a652 Peter Maydell
        s->pm_regs[addr >> 2] &= ~(value & 0x2a);
119 afd4a652 Peter Maydell
        /* ...and set the plain r/w bits */
120 7c64d297 Peter Maydell
        s->pm_regs[addr >> 2] &= ~0x15;
121 c1713132 balrog
        s->pm_regs[addr >> 2] |= value & 0x15;
122 c1713132 balrog
        break;
123 c1713132 balrog
124 c1713132 balrog
    case PSSR:        /* Read-clean registers */
125 c1713132 balrog
    case RCSR:
126 c1713132 balrog
    case PKSR:
127 c1713132 balrog
        s->pm_regs[addr >> 2] &= ~value;
128 c1713132 balrog
        break;
129 c1713132 balrog
130 c1713132 balrog
    default:        /* Read-write registers */
131 603ff776 Blue Swirl
        if (!(addr & 3)) {
132 c1713132 balrog
            s->pm_regs[addr >> 2] = value;
133 c1713132 balrog
            break;
134 c1713132 balrog
        }
135 c1713132 balrog
136 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
137 c1713132 balrog
        break;
138 c1713132 balrog
    }
139 c1713132 balrog
}
140 c1713132 balrog
141 adfc39ea Avi Kivity
static const MemoryRegionOps pxa2xx_pm_ops = {
142 adfc39ea Avi Kivity
    .read = pxa2xx_pm_read,
143 adfc39ea Avi Kivity
    .write = pxa2xx_pm_write,
144 adfc39ea Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
145 c1713132 balrog
};
146 c1713132 balrog
147 f0ab24ce Juan Quintela
static const VMStateDescription vmstate_pxa2xx_pm = {
148 f0ab24ce Juan Quintela
    .name = "pxa2xx_pm",
149 f0ab24ce Juan Quintela
    .version_id = 0,
150 f0ab24ce Juan Quintela
    .minimum_version_id = 0,
151 f0ab24ce Juan Quintela
    .minimum_version_id_old = 0,
152 f0ab24ce Juan Quintela
    .fields      = (VMStateField[]) {
153 f0ab24ce Juan Quintela
        VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
154 f0ab24ce Juan Quintela
        VMSTATE_END_OF_LIST()
155 f0ab24ce Juan Quintela
    }
156 f0ab24ce Juan Quintela
};
157 aa941b94 balrog
158 c1713132 balrog
#define CCCR        0x00        /* Core Clock Configuration register */
159 c1713132 balrog
#define CKEN        0x04        /* Clock Enable register */
160 c1713132 balrog
#define OSCC        0x08        /* Oscillator Configuration register */
161 c1713132 balrog
#define CCSR        0x0c        /* Core Clock Status register */
162 c1713132 balrog
163 adfc39ea Avi Kivity
static uint64_t pxa2xx_cm_read(void *opaque, target_phys_addr_t addr,
164 adfc39ea Avi Kivity
                               unsigned size)
165 c1713132 balrog
{
166 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
167 c1713132 balrog
168 c1713132 balrog
    switch (addr) {
169 c1713132 balrog
    case CCCR:
170 c1713132 balrog
    case CKEN:
171 c1713132 balrog
    case OSCC:
172 c1713132 balrog
        return s->cm_regs[addr >> 2];
173 c1713132 balrog
174 c1713132 balrog
    case CCSR:
175 c1713132 balrog
        return s->cm_regs[CCCR >> 2] | (3 << 28);
176 c1713132 balrog
177 c1713132 balrog
    default:
178 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
179 c1713132 balrog
        break;
180 c1713132 balrog
    }
181 c1713132 balrog
    return 0;
182 c1713132 balrog
}
183 c1713132 balrog
184 c227f099 Anthony Liguori
static void pxa2xx_cm_write(void *opaque, target_phys_addr_t addr,
185 adfc39ea Avi Kivity
                            uint64_t value, unsigned size)
186 c1713132 balrog
{
187 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
188 c1713132 balrog
189 c1713132 balrog
    switch (addr) {
190 c1713132 balrog
    case CCCR:
191 c1713132 balrog
    case CKEN:
192 c1713132 balrog
        s->cm_regs[addr >> 2] = value;
193 c1713132 balrog
        break;
194 c1713132 balrog
195 c1713132 balrog
    case OSCC:
196 565d2895 balrog
        s->cm_regs[addr >> 2] &= ~0x6c;
197 c1713132 balrog
        s->cm_regs[addr >> 2] |= value & 0x6e;
198 565d2895 balrog
        if ((value >> 1) & 1)                        /* OON */
199 565d2895 balrog
            s->cm_regs[addr >> 2] |= 1 << 0;        /* Oscillator is now stable */
200 c1713132 balrog
        break;
201 c1713132 balrog
202 c1713132 balrog
    default:
203 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
204 c1713132 balrog
        break;
205 c1713132 balrog
    }
206 c1713132 balrog
}
207 c1713132 balrog
208 adfc39ea Avi Kivity
static const MemoryRegionOps pxa2xx_cm_ops = {
209 adfc39ea Avi Kivity
    .read = pxa2xx_cm_read,
210 adfc39ea Avi Kivity
    .write = pxa2xx_cm_write,
211 adfc39ea Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
212 c1713132 balrog
};
213 c1713132 balrog
214 ae1f90de Juan Quintela
static const VMStateDescription vmstate_pxa2xx_cm = {
215 ae1f90de Juan Quintela
    .name = "pxa2xx_cm",
216 ae1f90de Juan Quintela
    .version_id = 0,
217 ae1f90de Juan Quintela
    .minimum_version_id = 0,
218 ae1f90de Juan Quintela
    .minimum_version_id_old = 0,
219 ae1f90de Juan Quintela
    .fields      = (VMStateField[]) {
220 ae1f90de Juan Quintela
        VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
221 ae1f90de Juan Quintela
        VMSTATE_UINT32(clkcfg, PXA2xxState),
222 ae1f90de Juan Quintela
        VMSTATE_UINT32(pmnc, PXA2xxState),
223 ae1f90de Juan Quintela
        VMSTATE_END_OF_LIST()
224 ae1f90de Juan Quintela
    }
225 ae1f90de Juan Quintela
};
226 aa941b94 balrog
227 c1713132 balrog
static uint32_t pxa2xx_clkpwr_read(void *opaque, int op2, int reg, int crm)
228 c1713132 balrog
{
229 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
230 c1713132 balrog
231 c1713132 balrog
    switch (reg) {
232 c1713132 balrog
    case 6:        /* Clock Configuration register */
233 c1713132 balrog
        return s->clkcfg;
234 c1713132 balrog
235 c1713132 balrog
    case 7:        /* Power Mode register */
236 c1713132 balrog
        return 0;
237 c1713132 balrog
238 c1713132 balrog
    default:
239 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
240 c1713132 balrog
        break;
241 c1713132 balrog
    }
242 c1713132 balrog
    return 0;
243 c1713132 balrog
}
244 c1713132 balrog
245 c1713132 balrog
static void pxa2xx_clkpwr_write(void *opaque, int op2, int reg, int crm,
246 c1713132 balrog
                uint32_t value)
247 c1713132 balrog
{
248 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
249 c1713132 balrog
    static const char *pwrmode[8] = {
250 c1713132 balrog
        "Normal", "Idle", "Deep-idle", "Standby",
251 c1713132 balrog
        "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
252 c1713132 balrog
    };
253 c1713132 balrog
254 c1713132 balrog
    switch (reg) {
255 c1713132 balrog
    case 6:        /* Clock Configuration register */
256 c1713132 balrog
        s->clkcfg = value & 0xf;
257 c1713132 balrog
        if (value & 2)
258 c1713132 balrog
            printf("%s: CPU frequency change attempt\n", __FUNCTION__);
259 c1713132 balrog
        break;
260 c1713132 balrog
261 c1713132 balrog
    case 7:        /* Power Mode register */
262 c1713132 balrog
        if (value & 8)
263 c1713132 balrog
            printf("%s: CPU voltage change attempt\n", __FUNCTION__);
264 c1713132 balrog
        switch (value & 7) {
265 c1713132 balrog
        case 0:
266 c1713132 balrog
            /* Do nothing */
267 c1713132 balrog
            break;
268 c1713132 balrog
269 c1713132 balrog
        case 1:
270 c1713132 balrog
            /* Idle */
271 82d17978 balrog
            if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) {        /* CPDIS */
272 43824588 Andreas Färber
                cpu_interrupt(&s->cpu->env, CPU_INTERRUPT_HALT);
273 c1713132 balrog
                break;
274 c1713132 balrog
            }
275 c1713132 balrog
            /* Fall through.  */
276 c1713132 balrog
277 c1713132 balrog
        case 2:
278 c1713132 balrog
            /* Deep-Idle */
279 43824588 Andreas Färber
            cpu_interrupt(&s->cpu->env, CPU_INTERRUPT_HALT);
280 c1713132 balrog
            s->pm_regs[RCSR >> 2] |= 0x8;        /* Set GPR */
281 c1713132 balrog
            goto message;
282 c1713132 balrog
283 c1713132 balrog
        case 3:
284 43824588 Andreas Färber
            s->cpu->env.uncached_cpsr =
285 a90b7318 balrog
                    ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
286 43824588 Andreas Färber
            s->cpu->env.cp15.c1_sys = 0;
287 43824588 Andreas Färber
            s->cpu->env.cp15.c1_coproc = 0;
288 43824588 Andreas Färber
            s->cpu->env.cp15.c2_base0 = 0;
289 43824588 Andreas Färber
            s->cpu->env.cp15.c3 = 0;
290 c1713132 balrog
            s->pm_regs[PSSR >> 2] |= 0x8;        /* Set STS */
291 c1713132 balrog
            s->pm_regs[RCSR >> 2] |= 0x8;        /* Set GPR */
292 c1713132 balrog
293 c1713132 balrog
            /*
294 c1713132 balrog
             * The scratch-pad register is almost universally used
295 c1713132 balrog
             * for storing the return address on suspend.  For the
296 c1713132 balrog
             * lack of a resuming bootloader, perform a jump
297 c1713132 balrog
             * directly to that address.
298 c1713132 balrog
             */
299 43824588 Andreas Färber
            memset(s->cpu->env.regs, 0, 4 * 15);
300 43824588 Andreas Färber
            s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
301 c1713132 balrog
302 c1713132 balrog
#if 0
303 c1713132 balrog
            buffer = 0xe59ff000;        /* ldr     pc, [pc, #0] */
304 c1713132 balrog
            cpu_physical_memory_write(0, &buffer, 4);
305 c1713132 balrog
            buffer = s->pm_regs[PSPR >> 2];
306 c1713132 balrog
            cpu_physical_memory_write(8, &buffer, 4);
307 c1713132 balrog
#endif
308 c1713132 balrog
309 c1713132 balrog
            /* Suspend */
310 c1713132 balrog
            cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
311 c1713132 balrog
312 c1713132 balrog
            goto message;
313 c1713132 balrog
314 c1713132 balrog
        default:
315 c1713132 balrog
        message:
316 c1713132 balrog
            printf("%s: machine entered %s mode\n", __FUNCTION__,
317 c1713132 balrog
                            pwrmode[value & 7]);
318 c1713132 balrog
        }
319 c1713132 balrog
        break;
320 c1713132 balrog
321 c1713132 balrog
    default:
322 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
323 c1713132 balrog
        break;
324 c1713132 balrog
    }
325 c1713132 balrog
}
326 c1713132 balrog
327 c1713132 balrog
static uint32_t pxa2xx_cp14_read(void *opaque, int op2, int reg, int crm)
328 c1713132 balrog
{
329 c1713132 balrog
    switch (crm) {
330 c1713132 balrog
    case 0:
331 c1713132 balrog
        return pxa2xx_clkpwr_read(opaque, op2, reg, crm);
332 c1713132 balrog
    default:
333 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
334 c1713132 balrog
        break;
335 c1713132 balrog
    }
336 c1713132 balrog
    return 0;
337 c1713132 balrog
}
338 c1713132 balrog
339 c1713132 balrog
static void pxa2xx_cp14_write(void *opaque, int op2, int reg, int crm,
340 c1713132 balrog
                uint32_t value)
341 c1713132 balrog
{
342 c1713132 balrog
    switch (crm) {
343 c1713132 balrog
    case 0:
344 c1713132 balrog
        pxa2xx_clkpwr_write(opaque, op2, reg, crm, value);
345 c1713132 balrog
        break;
346 c1713132 balrog
    default:
347 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
348 c1713132 balrog
        break;
349 c1713132 balrog
    }
350 c1713132 balrog
}
351 c1713132 balrog
352 dc2a9045 Peter Maydell
static int pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri,
353 dc2a9045 Peter Maydell
                              uint64_t *value)
354 dc2a9045 Peter Maydell
{
355 dc2a9045 Peter Maydell
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
356 dc2a9045 Peter Maydell
    *value = s->pmnc;
357 dc2a9045 Peter Maydell
    return 0;
358 dc2a9045 Peter Maydell
}
359 dc2a9045 Peter Maydell
360 dc2a9045 Peter Maydell
static int pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
361 dc2a9045 Peter Maydell
                               uint64_t value)
362 dc2a9045 Peter Maydell
{
363 dc2a9045 Peter Maydell
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
364 dc2a9045 Peter Maydell
    s->pmnc = value;
365 dc2a9045 Peter Maydell
    return 0;
366 dc2a9045 Peter Maydell
}
367 dc2a9045 Peter Maydell
368 dc2a9045 Peter Maydell
static int pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri,
369 dc2a9045 Peter Maydell
                              uint64_t *value)
370 dc2a9045 Peter Maydell
{
371 dc2a9045 Peter Maydell
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
372 dc2a9045 Peter Maydell
    if (s->pmnc & 1) {
373 dc2a9045 Peter Maydell
        *value = qemu_get_clock_ns(vm_clock);
374 dc2a9045 Peter Maydell
    } else {
375 dc2a9045 Peter Maydell
        *value = 0;
376 dc2a9045 Peter Maydell
    }
377 dc2a9045 Peter Maydell
    return 0;
378 dc2a9045 Peter Maydell
}
379 dc2a9045 Peter Maydell
380 dc2a9045 Peter Maydell
static const ARMCPRegInfo pxa_cp_reginfo[] = {
381 dc2a9045 Peter Maydell
    /* cp14 crn==1: perf registers */
382 dc2a9045 Peter Maydell
    { .name = "CPPMNC", .cp = 14, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 0,
383 dc2a9045 Peter Maydell
      .access = PL1_RW,
384 dc2a9045 Peter Maydell
      .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
385 dc2a9045 Peter Maydell
    { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
386 dc2a9045 Peter Maydell
      .access = PL1_RW,
387 dc2a9045 Peter Maydell
      .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
388 dc2a9045 Peter Maydell
    { .name = "CPINTEN", .cp = 14, .crn = 1, .crm = 4, .opc1 = 0, .opc2 = 0,
389 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
390 dc2a9045 Peter Maydell
    { .name = "CPFLAG", .cp = 14, .crn = 1, .crm = 5, .opc1 = 0, .opc2 = 0,
391 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
392 dc2a9045 Peter Maydell
    { .name = "CPEVTSEL", .cp = 14, .crn = 1, .crm = 8, .opc1 = 0, .opc2 = 0,
393 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
394 dc2a9045 Peter Maydell
    /* cp14 crn==2: performance count registers */
395 dc2a9045 Peter Maydell
    { .name = "CPPMN0", .cp = 14, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
396 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
397 dc2a9045 Peter Maydell
    { .name = "CPPMN1", .cp = 14, .crn = 2, .crm = 1, .opc1 = 0, .opc2 = 0,
398 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
399 dc2a9045 Peter Maydell
    { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
400 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
401 dc2a9045 Peter Maydell
    { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
402 dc2a9045 Peter Maydell
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
403 dc2a9045 Peter Maydell
    REGINFO_SENTINEL
404 dc2a9045 Peter Maydell
};
405 dc2a9045 Peter Maydell
406 dc2a9045 Peter Maydell
static void pxa2xx_setup_cp14(PXA2xxState *s)
407 dc2a9045 Peter Maydell
{
408 dc2a9045 Peter Maydell
    define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
409 dc2a9045 Peter Maydell
}
410 dc2a9045 Peter Maydell
411 c1713132 balrog
#define MDCNFG                0x00        /* SDRAM Configuration register */
412 c1713132 balrog
#define MDREFR                0x04        /* SDRAM Refresh Control register */
413 c1713132 balrog
#define MSC0                0x08        /* Static Memory Control register 0 */
414 c1713132 balrog
#define MSC1                0x0c        /* Static Memory Control register 1 */
415 c1713132 balrog
#define MSC2                0x10        /* Static Memory Control register 2 */
416 c1713132 balrog
#define MECR                0x14        /* Expansion Memory Bus Config register */
417 c1713132 balrog
#define SXCNFG                0x1c        /* Synchronous Static Memory Config register */
418 c1713132 balrog
#define MCMEM0                0x28        /* PC Card Memory Socket 0 Timing register */
419 c1713132 balrog
#define MCMEM1                0x2c        /* PC Card Memory Socket 1 Timing register */
420 c1713132 balrog
#define MCATT0                0x30        /* PC Card Attribute Socket 0 register */
421 c1713132 balrog
#define MCATT1                0x34        /* PC Card Attribute Socket 1 register */
422 c1713132 balrog
#define MCIO0                0x38        /* PC Card I/O Socket 0 Timing register */
423 c1713132 balrog
#define MCIO1                0x3c        /* PC Card I/O Socket 1 Timing register */
424 c1713132 balrog
#define MDMRS                0x40        /* SDRAM Mode Register Set Config register */
425 c1713132 balrog
#define BOOT_DEF        0x44        /* Boot-time Default Configuration register */
426 c1713132 balrog
#define ARB_CNTL        0x48        /* Arbiter Control register */
427 c1713132 balrog
#define BSCNTR0                0x4c        /* Memory Buffer Strength Control register 0 */
428 c1713132 balrog
#define BSCNTR1                0x50        /* Memory Buffer Strength Control register 1 */
429 c1713132 balrog
#define LCDBSCNTR        0x54        /* LCD Buffer Strength Control register */
430 c1713132 balrog
#define MDMRSLP                0x58        /* Low Power SDRAM Mode Set Config register */
431 c1713132 balrog
#define BSCNTR2                0x5c        /* Memory Buffer Strength Control register 2 */
432 c1713132 balrog
#define BSCNTR3                0x60        /* Memory Buffer Strength Control register 3 */
433 c1713132 balrog
#define SA1110                0x64        /* SA-1110 Memory Compatibility register */
434 c1713132 balrog
435 adfc39ea Avi Kivity
static uint64_t pxa2xx_mm_read(void *opaque, target_phys_addr_t addr,
436 adfc39ea Avi Kivity
                               unsigned size)
437 c1713132 balrog
{
438 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
439 c1713132 balrog
440 c1713132 balrog
    switch (addr) {
441 c1713132 balrog
    case MDCNFG ... SA1110:
442 c1713132 balrog
        if ((addr & 3) == 0)
443 c1713132 balrog
            return s->mm_regs[addr >> 2];
444 c1713132 balrog
445 c1713132 balrog
    default:
446 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
447 c1713132 balrog
        break;
448 c1713132 balrog
    }
449 c1713132 balrog
    return 0;
450 c1713132 balrog
}
451 c1713132 balrog
452 c227f099 Anthony Liguori
static void pxa2xx_mm_write(void *opaque, target_phys_addr_t addr,
453 adfc39ea Avi Kivity
                            uint64_t value, unsigned size)
454 c1713132 balrog
{
455 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
456 c1713132 balrog
457 c1713132 balrog
    switch (addr) {
458 c1713132 balrog
    case MDCNFG ... SA1110:
459 c1713132 balrog
        if ((addr & 3) == 0) {
460 c1713132 balrog
            s->mm_regs[addr >> 2] = value;
461 c1713132 balrog
            break;
462 c1713132 balrog
        }
463 c1713132 balrog
464 c1713132 balrog
    default:
465 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
466 c1713132 balrog
        break;
467 c1713132 balrog
    }
468 c1713132 balrog
}
469 c1713132 balrog
470 adfc39ea Avi Kivity
static const MemoryRegionOps pxa2xx_mm_ops = {
471 adfc39ea Avi Kivity
    .read = pxa2xx_mm_read,
472 adfc39ea Avi Kivity
    .write = pxa2xx_mm_write,
473 adfc39ea Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
474 c1713132 balrog
};
475 c1713132 balrog
476 d102d495 Juan Quintela
static const VMStateDescription vmstate_pxa2xx_mm = {
477 d102d495 Juan Quintela
    .name = "pxa2xx_mm",
478 d102d495 Juan Quintela
    .version_id = 0,
479 d102d495 Juan Quintela
    .minimum_version_id = 0,
480 d102d495 Juan Quintela
    .minimum_version_id_old = 0,
481 d102d495 Juan Quintela
    .fields      = (VMStateField[]) {
482 d102d495 Juan Quintela
        VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
483 d102d495 Juan Quintela
        VMSTATE_END_OF_LIST()
484 d102d495 Juan Quintela
    }
485 d102d495 Juan Quintela
};
486 aa941b94 balrog
487 c1713132 balrog
/* Synchronous Serial Ports */
488 a984a69e Paul Brook
typedef struct {
489 a984a69e Paul Brook
    SysBusDevice busdev;
490 9c843933 Avi Kivity
    MemoryRegion iomem;
491 c1713132 balrog
    qemu_irq irq;
492 c1713132 balrog
    int enable;
493 a984a69e Paul Brook
    SSIBus *bus;
494 c1713132 balrog
495 c1713132 balrog
    uint32_t sscr[2];
496 c1713132 balrog
    uint32_t sspsp;
497 c1713132 balrog
    uint32_t ssto;
498 c1713132 balrog
    uint32_t ssitr;
499 c1713132 balrog
    uint32_t sssr;
500 c1713132 balrog
    uint8_t sstsa;
501 c1713132 balrog
    uint8_t ssrsa;
502 c1713132 balrog
    uint8_t ssacd;
503 c1713132 balrog
504 c1713132 balrog
    uint32_t rx_fifo[16];
505 c1713132 balrog
    int rx_level;
506 c1713132 balrog
    int rx_start;
507 a984a69e Paul Brook
} PXA2xxSSPState;
508 c1713132 balrog
509 c1713132 balrog
#define SSCR0        0x00        /* SSP Control register 0 */
510 c1713132 balrog
#define SSCR1        0x04        /* SSP Control register 1 */
511 c1713132 balrog
#define SSSR        0x08        /* SSP Status register */
512 c1713132 balrog
#define SSITR        0x0c        /* SSP Interrupt Test register */
513 c1713132 balrog
#define SSDR        0x10        /* SSP Data register */
514 c1713132 balrog
#define SSTO        0x28        /* SSP Time-Out register */
515 c1713132 balrog
#define SSPSP        0x2c        /* SSP Programmable Serial Protocol register */
516 c1713132 balrog
#define SSTSA        0x30        /* SSP TX Time Slot Active register */
517 c1713132 balrog
#define SSRSA        0x34        /* SSP RX Time Slot Active register */
518 c1713132 balrog
#define SSTSS        0x38        /* SSP Time Slot Status register */
519 c1713132 balrog
#define SSACD        0x3c        /* SSP Audio Clock Divider register */
520 c1713132 balrog
521 c1713132 balrog
/* Bitfields for above registers */
522 c1713132 balrog
#define SSCR0_SPI(x)        (((x) & 0x30) == 0x00)
523 c1713132 balrog
#define SSCR0_SSP(x)        (((x) & 0x30) == 0x10)
524 c1713132 balrog
#define SSCR0_UWIRE(x)        (((x) & 0x30) == 0x20)
525 c1713132 balrog
#define SSCR0_PSP(x)        (((x) & 0x30) == 0x30)
526 c1713132 balrog
#define SSCR0_SSE        (1 << 7)
527 c1713132 balrog
#define SSCR0_RIM        (1 << 22)
528 c1713132 balrog
#define SSCR0_TIM        (1 << 23)
529 c1713132 balrog
#define SSCR0_MOD        (1 << 31)
530 c1713132 balrog
#define SSCR0_DSS(x)        (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
531 c1713132 balrog
#define SSCR1_RIE        (1 << 0)
532 c1713132 balrog
#define SSCR1_TIE        (1 << 1)
533 c1713132 balrog
#define SSCR1_LBM        (1 << 2)
534 c1713132 balrog
#define SSCR1_MWDS        (1 << 5)
535 c1713132 balrog
#define SSCR1_TFT(x)        ((((x) >> 6) & 0xf) + 1)
536 c1713132 balrog
#define SSCR1_RFT(x)        ((((x) >> 10) & 0xf) + 1)
537 c1713132 balrog
#define SSCR1_EFWR        (1 << 14)
538 c1713132 balrog
#define SSCR1_PINTE        (1 << 18)
539 c1713132 balrog
#define SSCR1_TINTE        (1 << 19)
540 c1713132 balrog
#define SSCR1_RSRE        (1 << 20)
541 c1713132 balrog
#define SSCR1_TSRE        (1 << 21)
542 c1713132 balrog
#define SSCR1_EBCEI        (1 << 29)
543 c1713132 balrog
#define SSITR_INT        (7 << 5)
544 c1713132 balrog
#define SSSR_TNF        (1 << 2)
545 c1713132 balrog
#define SSSR_RNE        (1 << 3)
546 c1713132 balrog
#define SSSR_TFS        (1 << 5)
547 c1713132 balrog
#define SSSR_RFS        (1 << 6)
548 c1713132 balrog
#define SSSR_ROR        (1 << 7)
549 c1713132 balrog
#define SSSR_PINT        (1 << 18)
550 c1713132 balrog
#define SSSR_TINT        (1 << 19)
551 c1713132 balrog
#define SSSR_EOC        (1 << 20)
552 c1713132 balrog
#define SSSR_TUR        (1 << 21)
553 c1713132 balrog
#define SSSR_BCE        (1 << 23)
554 c1713132 balrog
#define SSSR_RW                0x00bc0080
555 c1713132 balrog
556 bc24a225 Paul Brook
static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
557 c1713132 balrog
{
558 c1713132 balrog
    int level = 0;
559 c1713132 balrog
560 c1713132 balrog
    level |= s->ssitr & SSITR_INT;
561 c1713132 balrog
    level |= (s->sssr & SSSR_BCE)  &&  (s->sscr[1] & SSCR1_EBCEI);
562 c1713132 balrog
    level |= (s->sssr & SSSR_TUR)  && !(s->sscr[0] & SSCR0_TIM);
563 c1713132 balrog
    level |= (s->sssr & SSSR_EOC)  &&  (s->sssr & (SSSR_TINT | SSSR_PINT));
564 c1713132 balrog
    level |= (s->sssr & SSSR_TINT) &&  (s->sscr[1] & SSCR1_TINTE);
565 c1713132 balrog
    level |= (s->sssr & SSSR_PINT) &&  (s->sscr[1] & SSCR1_PINTE);
566 c1713132 balrog
    level |= (s->sssr & SSSR_ROR)  && !(s->sscr[0] & SSCR0_RIM);
567 c1713132 balrog
    level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
568 c1713132 balrog
    level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
569 c1713132 balrog
    qemu_set_irq(s->irq, !!level);
570 c1713132 balrog
}
571 c1713132 balrog
572 bc24a225 Paul Brook
static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
573 c1713132 balrog
{
574 c1713132 balrog
    s->sssr &= ~(0xf << 12);        /* Clear RFL */
575 c1713132 balrog
    s->sssr &= ~(0xf << 8);        /* Clear TFL */
576 7d147689 Blue Swirl
    s->sssr &= ~SSSR_TFS;
577 c1713132 balrog
    s->sssr &= ~SSSR_TNF;
578 c1713132 balrog
    if (s->enable) {
579 c1713132 balrog
        s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
580 c1713132 balrog
        if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
581 c1713132 balrog
            s->sssr |= SSSR_RFS;
582 c1713132 balrog
        else
583 c1713132 balrog
            s->sssr &= ~SSSR_RFS;
584 c1713132 balrog
        if (s->rx_level)
585 c1713132 balrog
            s->sssr |= SSSR_RNE;
586 c1713132 balrog
        else
587 c1713132 balrog
            s->sssr &= ~SSSR_RNE;
588 7d147689 Blue Swirl
        /* TX FIFO is never filled, so it is always in underrun
589 7d147689 Blue Swirl
           condition if SSP is enabled */
590 7d147689 Blue Swirl
        s->sssr |= SSSR_TFS;
591 c1713132 balrog
        s->sssr |= SSSR_TNF;
592 c1713132 balrog
    }
593 c1713132 balrog
594 c1713132 balrog
    pxa2xx_ssp_int_update(s);
595 c1713132 balrog
}
596 c1713132 balrog
597 9c843933 Avi Kivity
static uint64_t pxa2xx_ssp_read(void *opaque, target_phys_addr_t addr,
598 9c843933 Avi Kivity
                                unsigned size)
599 c1713132 balrog
{
600 bc24a225 Paul Brook
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
601 c1713132 balrog
    uint32_t retval;
602 c1713132 balrog
603 c1713132 balrog
    switch (addr) {
604 c1713132 balrog
    case SSCR0:
605 c1713132 balrog
        return s->sscr[0];
606 c1713132 balrog
    case SSCR1:
607 c1713132 balrog
        return s->sscr[1];
608 c1713132 balrog
    case SSPSP:
609 c1713132 balrog
        return s->sspsp;
610 c1713132 balrog
    case SSTO:
611 c1713132 balrog
        return s->ssto;
612 c1713132 balrog
    case SSITR:
613 c1713132 balrog
        return s->ssitr;
614 c1713132 balrog
    case SSSR:
615 c1713132 balrog
        return s->sssr | s->ssitr;
616 c1713132 balrog
    case SSDR:
617 c1713132 balrog
        if (!s->enable)
618 c1713132 balrog
            return 0xffffffff;
619 c1713132 balrog
        if (s->rx_level < 1) {
620 c1713132 balrog
            printf("%s: SSP Rx Underrun\n", __FUNCTION__);
621 c1713132 balrog
            return 0xffffffff;
622 c1713132 balrog
        }
623 c1713132 balrog
        s->rx_level --;
624 c1713132 balrog
        retval = s->rx_fifo[s->rx_start ++];
625 c1713132 balrog
        s->rx_start &= 0xf;
626 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
627 c1713132 balrog
        return retval;
628 c1713132 balrog
    case SSTSA:
629 c1713132 balrog
        return s->sstsa;
630 c1713132 balrog
    case SSRSA:
631 c1713132 balrog
        return s->ssrsa;
632 c1713132 balrog
    case SSTSS:
633 c1713132 balrog
        return 0;
634 c1713132 balrog
    case SSACD:
635 c1713132 balrog
        return s->ssacd;
636 c1713132 balrog
    default:
637 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
638 c1713132 balrog
        break;
639 c1713132 balrog
    }
640 c1713132 balrog
    return 0;
641 c1713132 balrog
}
642 c1713132 balrog
643 c227f099 Anthony Liguori
static void pxa2xx_ssp_write(void *opaque, target_phys_addr_t addr,
644 9c843933 Avi Kivity
                             uint64_t value64, unsigned size)
645 c1713132 balrog
{
646 bc24a225 Paul Brook
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
647 9c843933 Avi Kivity
    uint32_t value = value64;
648 c1713132 balrog
649 c1713132 balrog
    switch (addr) {
650 c1713132 balrog
    case SSCR0:
651 c1713132 balrog
        s->sscr[0] = value & 0xc7ffffff;
652 c1713132 balrog
        s->enable = value & SSCR0_SSE;
653 c1713132 balrog
        if (value & SSCR0_MOD)
654 c1713132 balrog
            printf("%s: Attempt to use network mode\n", __FUNCTION__);
655 c1713132 balrog
        if (s->enable && SSCR0_DSS(value) < 4)
656 c1713132 balrog
            printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
657 c1713132 balrog
                            SSCR0_DSS(value));
658 c1713132 balrog
        if (!(value & SSCR0_SSE)) {
659 c1713132 balrog
            s->sssr = 0;
660 c1713132 balrog
            s->ssitr = 0;
661 c1713132 balrog
            s->rx_level = 0;
662 c1713132 balrog
        }
663 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
664 c1713132 balrog
        break;
665 c1713132 balrog
666 c1713132 balrog
    case SSCR1:
667 c1713132 balrog
        s->sscr[1] = value;
668 c1713132 balrog
        if (value & (SSCR1_LBM | SSCR1_EFWR))
669 c1713132 balrog
            printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
670 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
671 c1713132 balrog
        break;
672 c1713132 balrog
673 c1713132 balrog
    case SSPSP:
674 c1713132 balrog
        s->sspsp = value;
675 c1713132 balrog
        break;
676 c1713132 balrog
677 c1713132 balrog
    case SSTO:
678 c1713132 balrog
        s->ssto = value;
679 c1713132 balrog
        break;
680 c1713132 balrog
681 c1713132 balrog
    case SSITR:
682 c1713132 balrog
        s->ssitr = value & SSITR_INT;
683 c1713132 balrog
        pxa2xx_ssp_int_update(s);
684 c1713132 balrog
        break;
685 c1713132 balrog
686 c1713132 balrog
    case SSSR:
687 c1713132 balrog
        s->sssr &= ~(value & SSSR_RW);
688 c1713132 balrog
        pxa2xx_ssp_int_update(s);
689 c1713132 balrog
        break;
690 c1713132 balrog
691 c1713132 balrog
    case SSDR:
692 c1713132 balrog
        if (SSCR0_UWIRE(s->sscr[0])) {
693 c1713132 balrog
            if (s->sscr[1] & SSCR1_MWDS)
694 c1713132 balrog
                value &= 0xffff;
695 c1713132 balrog
            else
696 c1713132 balrog
                value &= 0xff;
697 c1713132 balrog
        } else
698 c1713132 balrog
            /* Note how 32bits overflow does no harm here */
699 c1713132 balrog
            value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
700 c1713132 balrog
701 c1713132 balrog
        /* Data goes from here to the Tx FIFO and is shifted out from
702 c1713132 balrog
         * there directly to the slave, no need to buffer it.
703 c1713132 balrog
         */
704 c1713132 balrog
        if (s->enable) {
705 a984a69e Paul Brook
            uint32_t readval;
706 a984a69e Paul Brook
            readval = ssi_transfer(s->bus, value);
707 c1713132 balrog
            if (s->rx_level < 0x10) {
708 a984a69e Paul Brook
                s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
709 a984a69e Paul Brook
            } else {
710 c1713132 balrog
                s->sssr |= SSSR_ROR;
711 a984a69e Paul Brook
            }
712 c1713132 balrog
        }
713 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
714 c1713132 balrog
        break;
715 c1713132 balrog
716 c1713132 balrog
    case SSTSA:
717 c1713132 balrog
        s->sstsa = value;
718 c1713132 balrog
        break;
719 c1713132 balrog
720 c1713132 balrog
    case SSRSA:
721 c1713132 balrog
        s->ssrsa = value;
722 c1713132 balrog
        break;
723 c1713132 balrog
724 c1713132 balrog
    case SSACD:
725 c1713132 balrog
        s->ssacd = value;
726 c1713132 balrog
        break;
727 c1713132 balrog
728 c1713132 balrog
    default:
729 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
730 c1713132 balrog
        break;
731 c1713132 balrog
    }
732 c1713132 balrog
}
733 c1713132 balrog
734 9c843933 Avi Kivity
static const MemoryRegionOps pxa2xx_ssp_ops = {
735 9c843933 Avi Kivity
    .read = pxa2xx_ssp_read,
736 9c843933 Avi Kivity
    .write = pxa2xx_ssp_write,
737 9c843933 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
738 c1713132 balrog
};
739 c1713132 balrog
740 aa941b94 balrog
static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
741 aa941b94 balrog
{
742 bc24a225 Paul Brook
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
743 aa941b94 balrog
    int i;
744 aa941b94 balrog
745 aa941b94 balrog
    qemu_put_be32(f, s->enable);
746 aa941b94 balrog
747 aa941b94 balrog
    qemu_put_be32s(f, &s->sscr[0]);
748 aa941b94 balrog
    qemu_put_be32s(f, &s->sscr[1]);
749 aa941b94 balrog
    qemu_put_be32s(f, &s->sspsp);
750 aa941b94 balrog
    qemu_put_be32s(f, &s->ssto);
751 aa941b94 balrog
    qemu_put_be32s(f, &s->ssitr);
752 aa941b94 balrog
    qemu_put_be32s(f, &s->sssr);
753 aa941b94 balrog
    qemu_put_8s(f, &s->sstsa);
754 aa941b94 balrog
    qemu_put_8s(f, &s->ssrsa);
755 aa941b94 balrog
    qemu_put_8s(f, &s->ssacd);
756 aa941b94 balrog
757 aa941b94 balrog
    qemu_put_byte(f, s->rx_level);
758 aa941b94 balrog
    for (i = 0; i < s->rx_level; i ++)
759 aa941b94 balrog
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
760 aa941b94 balrog
}
761 aa941b94 balrog
762 aa941b94 balrog
static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
763 aa941b94 balrog
{
764 bc24a225 Paul Brook
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
765 aa941b94 balrog
    int i;
766 aa941b94 balrog
767 aa941b94 balrog
    s->enable = qemu_get_be32(f);
768 aa941b94 balrog
769 aa941b94 balrog
    qemu_get_be32s(f, &s->sscr[0]);
770 aa941b94 balrog
    qemu_get_be32s(f, &s->sscr[1]);
771 aa941b94 balrog
    qemu_get_be32s(f, &s->sspsp);
772 aa941b94 balrog
    qemu_get_be32s(f, &s->ssto);
773 aa941b94 balrog
    qemu_get_be32s(f, &s->ssitr);
774 aa941b94 balrog
    qemu_get_be32s(f, &s->sssr);
775 aa941b94 balrog
    qemu_get_8s(f, &s->sstsa);
776 aa941b94 balrog
    qemu_get_8s(f, &s->ssrsa);
777 aa941b94 balrog
    qemu_get_8s(f, &s->ssacd);
778 aa941b94 balrog
779 aa941b94 balrog
    s->rx_level = qemu_get_byte(f);
780 aa941b94 balrog
    s->rx_start = 0;
781 aa941b94 balrog
    for (i = 0; i < s->rx_level; i ++)
782 aa941b94 balrog
        s->rx_fifo[i] = qemu_get_byte(f);
783 aa941b94 balrog
784 aa941b94 balrog
    return 0;
785 aa941b94 balrog
}
786 aa941b94 balrog
787 81a322d4 Gerd Hoffmann
static int pxa2xx_ssp_init(SysBusDevice *dev)
788 a984a69e Paul Brook
{
789 a984a69e Paul Brook
    PXA2xxSSPState *s = FROM_SYSBUS(PXA2xxSSPState, dev);
790 a984a69e Paul Brook
791 a984a69e Paul Brook
    sysbus_init_irq(dev, &s->irq);
792 a984a69e Paul Brook
793 9c843933 Avi Kivity
    memory_region_init_io(&s->iomem, &pxa2xx_ssp_ops, s, "pxa2xx-ssp", 0x1000);
794 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
795 0be71e32 Alex Williamson
    register_savevm(&dev->qdev, "pxa2xx_ssp", -1, 0,
796 a984a69e Paul Brook
                    pxa2xx_ssp_save, pxa2xx_ssp_load, s);
797 a984a69e Paul Brook
798 02e2da45 Paul Brook
    s->bus = ssi_create_bus(&dev->qdev, "ssi");
799 81a322d4 Gerd Hoffmann
    return 0;
800 a984a69e Paul Brook
}
801 a984a69e Paul Brook
802 c1713132 balrog
/* Real-Time Clock */
803 c1713132 balrog
#define RCNR                0x00        /* RTC Counter register */
804 c1713132 balrog
#define RTAR                0x04        /* RTC Alarm register */
805 c1713132 balrog
#define RTSR                0x08        /* RTC Status register */
806 c1713132 balrog
#define RTTR                0x0c        /* RTC Timer Trim register */
807 c1713132 balrog
#define RDCR                0x10        /* RTC Day Counter register */
808 c1713132 balrog
#define RYCR                0x14        /* RTC Year Counter register */
809 c1713132 balrog
#define RDAR1                0x18        /* RTC Wristwatch Day Alarm register 1 */
810 c1713132 balrog
#define RYAR1                0x1c        /* RTC Wristwatch Year Alarm register 1 */
811 c1713132 balrog
#define RDAR2                0x20        /* RTC Wristwatch Day Alarm register 2 */
812 c1713132 balrog
#define RYAR2                0x24        /* RTC Wristwatch Year Alarm register 2 */
813 c1713132 balrog
#define SWCR                0x28        /* RTC Stopwatch Counter register */
814 c1713132 balrog
#define SWAR1                0x2c        /* RTC Stopwatch Alarm register 1 */
815 c1713132 balrog
#define SWAR2                0x30        /* RTC Stopwatch Alarm register 2 */
816 c1713132 balrog
#define RTCPICR                0x34        /* RTC Periodic Interrupt Counter register */
817 c1713132 balrog
#define PIAR                0x38        /* RTC Periodic Interrupt Alarm register */
818 c1713132 balrog
819 8a231487 Andrzej Zaborowski
typedef struct {
820 8a231487 Andrzej Zaborowski
    SysBusDevice busdev;
821 9c843933 Avi Kivity
    MemoryRegion iomem;
822 8a231487 Andrzej Zaborowski
    uint32_t rttr;
823 8a231487 Andrzej Zaborowski
    uint32_t rtsr;
824 8a231487 Andrzej Zaborowski
    uint32_t rtar;
825 8a231487 Andrzej Zaborowski
    uint32_t rdar1;
826 8a231487 Andrzej Zaborowski
    uint32_t rdar2;
827 8a231487 Andrzej Zaborowski
    uint32_t ryar1;
828 8a231487 Andrzej Zaborowski
    uint32_t ryar2;
829 8a231487 Andrzej Zaborowski
    uint32_t swar1;
830 8a231487 Andrzej Zaborowski
    uint32_t swar2;
831 8a231487 Andrzej Zaborowski
    uint32_t piar;
832 8a231487 Andrzej Zaborowski
    uint32_t last_rcnr;
833 8a231487 Andrzej Zaborowski
    uint32_t last_rdcr;
834 8a231487 Andrzej Zaborowski
    uint32_t last_rycr;
835 8a231487 Andrzej Zaborowski
    uint32_t last_swcr;
836 8a231487 Andrzej Zaborowski
    uint32_t last_rtcpicr;
837 8a231487 Andrzej Zaborowski
    int64_t last_hz;
838 8a231487 Andrzej Zaborowski
    int64_t last_sw;
839 8a231487 Andrzej Zaborowski
    int64_t last_pi;
840 8a231487 Andrzej Zaborowski
    QEMUTimer *rtc_hz;
841 8a231487 Andrzej Zaborowski
    QEMUTimer *rtc_rdal1;
842 8a231487 Andrzej Zaborowski
    QEMUTimer *rtc_rdal2;
843 8a231487 Andrzej Zaborowski
    QEMUTimer *rtc_swal1;
844 8a231487 Andrzej Zaborowski
    QEMUTimer *rtc_swal2;
845 8a231487 Andrzej Zaborowski
    QEMUTimer *rtc_pi;
846 8a231487 Andrzej Zaborowski
    qemu_irq rtc_irq;
847 8a231487 Andrzej Zaborowski
} PXA2xxRTCState;
848 8a231487 Andrzej Zaborowski
849 8a231487 Andrzej Zaborowski
static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
850 c1713132 balrog
{
851 e1f8c729 Dmitry Eremin-Solenikov
    qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
852 c1713132 balrog
}
853 c1713132 balrog
854 8a231487 Andrzej Zaborowski
static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
855 c1713132 balrog
{
856 348abc86 Paolo Bonzini
    int64_t rt = qemu_get_clock_ms(rtc_clock);
857 c1713132 balrog
    s->last_rcnr += ((rt - s->last_hz) << 15) /
858 c1713132 balrog
            (1000 * ((s->rttr & 0xffff) + 1));
859 c1713132 balrog
    s->last_rdcr += ((rt - s->last_hz) << 15) /
860 c1713132 balrog
            (1000 * ((s->rttr & 0xffff) + 1));
861 c1713132 balrog
    s->last_hz = rt;
862 c1713132 balrog
}
863 c1713132 balrog
864 8a231487 Andrzej Zaborowski
static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
865 c1713132 balrog
{
866 348abc86 Paolo Bonzini
    int64_t rt = qemu_get_clock_ms(rtc_clock);
867 c1713132 balrog
    if (s->rtsr & (1 << 12))
868 c1713132 balrog
        s->last_swcr += (rt - s->last_sw) / 10;
869 c1713132 balrog
    s->last_sw = rt;
870 c1713132 balrog
}
871 c1713132 balrog
872 8a231487 Andrzej Zaborowski
static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
873 c1713132 balrog
{
874 348abc86 Paolo Bonzini
    int64_t rt = qemu_get_clock_ms(rtc_clock);
875 c1713132 balrog
    if (s->rtsr & (1 << 15))
876 c1713132 balrog
        s->last_swcr += rt - s->last_pi;
877 c1713132 balrog
    s->last_pi = rt;
878 c1713132 balrog
}
879 c1713132 balrog
880 8a231487 Andrzej Zaborowski
static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
881 c1713132 balrog
                uint32_t rtsr)
882 c1713132 balrog
{
883 c1713132 balrog
    if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
884 c1713132 balrog
        qemu_mod_timer(s->rtc_hz, s->last_hz +
885 c1713132 balrog
                (((s->rtar - s->last_rcnr) * 1000 *
886 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15));
887 c1713132 balrog
    else
888 c1713132 balrog
        qemu_del_timer(s->rtc_hz);
889 c1713132 balrog
890 c1713132 balrog
    if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
891 c1713132 balrog
        qemu_mod_timer(s->rtc_rdal1, s->last_hz +
892 c1713132 balrog
                (((s->rdar1 - s->last_rdcr) * 1000 *
893 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
894 c1713132 balrog
    else
895 c1713132 balrog
        qemu_del_timer(s->rtc_rdal1);
896 c1713132 balrog
897 c1713132 balrog
    if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
898 c1713132 balrog
        qemu_mod_timer(s->rtc_rdal2, s->last_hz +
899 c1713132 balrog
                (((s->rdar2 - s->last_rdcr) * 1000 *
900 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
901 c1713132 balrog
    else
902 c1713132 balrog
        qemu_del_timer(s->rtc_rdal2);
903 c1713132 balrog
904 c1713132 balrog
    if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
905 c1713132 balrog
        qemu_mod_timer(s->rtc_swal1, s->last_sw +
906 c1713132 balrog
                        (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
907 c1713132 balrog
    else
908 c1713132 balrog
        qemu_del_timer(s->rtc_swal1);
909 c1713132 balrog
910 c1713132 balrog
    if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
911 c1713132 balrog
        qemu_mod_timer(s->rtc_swal2, s->last_sw +
912 c1713132 balrog
                        (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
913 c1713132 balrog
    else
914 c1713132 balrog
        qemu_del_timer(s->rtc_swal2);
915 c1713132 balrog
916 c1713132 balrog
    if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
917 c1713132 balrog
        qemu_mod_timer(s->rtc_pi, s->last_pi +
918 c1713132 balrog
                        (s->piar & 0xffff) - s->last_rtcpicr);
919 c1713132 balrog
    else
920 c1713132 balrog
        qemu_del_timer(s->rtc_pi);
921 c1713132 balrog
}
922 c1713132 balrog
923 c1713132 balrog
static inline void pxa2xx_rtc_hz_tick(void *opaque)
924 c1713132 balrog
{
925 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
926 c1713132 balrog
    s->rtsr |= (1 << 0);
927 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
928 c1713132 balrog
    pxa2xx_rtc_int_update(s);
929 c1713132 balrog
}
930 c1713132 balrog
931 c1713132 balrog
static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
932 c1713132 balrog
{
933 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
934 c1713132 balrog
    s->rtsr |= (1 << 4);
935 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
936 c1713132 balrog
    pxa2xx_rtc_int_update(s);
937 c1713132 balrog
}
938 c1713132 balrog
939 c1713132 balrog
static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
940 c1713132 balrog
{
941 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
942 c1713132 balrog
    s->rtsr |= (1 << 6);
943 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
944 c1713132 balrog
    pxa2xx_rtc_int_update(s);
945 c1713132 balrog
}
946 c1713132 balrog
947 c1713132 balrog
static inline void pxa2xx_rtc_swal1_tick(void *opaque)
948 c1713132 balrog
{
949 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
950 c1713132 balrog
    s->rtsr |= (1 << 8);
951 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
952 c1713132 balrog
    pxa2xx_rtc_int_update(s);
953 c1713132 balrog
}
954 c1713132 balrog
955 c1713132 balrog
static inline void pxa2xx_rtc_swal2_tick(void *opaque)
956 c1713132 balrog
{
957 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
958 c1713132 balrog
    s->rtsr |= (1 << 10);
959 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
960 c1713132 balrog
    pxa2xx_rtc_int_update(s);
961 c1713132 balrog
}
962 c1713132 balrog
963 c1713132 balrog
static inline void pxa2xx_rtc_pi_tick(void *opaque)
964 c1713132 balrog
{
965 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
966 c1713132 balrog
    s->rtsr |= (1 << 13);
967 c1713132 balrog
    pxa2xx_rtc_piupdate(s);
968 c1713132 balrog
    s->last_rtcpicr = 0;
969 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
970 c1713132 balrog
    pxa2xx_rtc_int_update(s);
971 c1713132 balrog
}
972 c1713132 balrog
973 9c843933 Avi Kivity
static uint64_t pxa2xx_rtc_read(void *opaque, target_phys_addr_t addr,
974 9c843933 Avi Kivity
                                unsigned size)
975 c1713132 balrog
{
976 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
977 c1713132 balrog
978 c1713132 balrog
    switch (addr) {
979 c1713132 balrog
    case RTTR:
980 c1713132 balrog
        return s->rttr;
981 c1713132 balrog
    case RTSR:
982 c1713132 balrog
        return s->rtsr;
983 c1713132 balrog
    case RTAR:
984 c1713132 balrog
        return s->rtar;
985 c1713132 balrog
    case RDAR1:
986 c1713132 balrog
        return s->rdar1;
987 c1713132 balrog
    case RDAR2:
988 c1713132 balrog
        return s->rdar2;
989 c1713132 balrog
    case RYAR1:
990 c1713132 balrog
        return s->ryar1;
991 c1713132 balrog
    case RYAR2:
992 c1713132 balrog
        return s->ryar2;
993 c1713132 balrog
    case SWAR1:
994 c1713132 balrog
        return s->swar1;
995 c1713132 balrog
    case SWAR2:
996 c1713132 balrog
        return s->swar2;
997 c1713132 balrog
    case PIAR:
998 c1713132 balrog
        return s->piar;
999 c1713132 balrog
    case RCNR:
1000 348abc86 Paolo Bonzini
        return s->last_rcnr + ((qemu_get_clock_ms(rtc_clock) - s->last_hz) << 15) /
1001 c1713132 balrog
                (1000 * ((s->rttr & 0xffff) + 1));
1002 c1713132 balrog
    case RDCR:
1003 348abc86 Paolo Bonzini
        return s->last_rdcr + ((qemu_get_clock_ms(rtc_clock) - s->last_hz) << 15) /
1004 c1713132 balrog
                (1000 * ((s->rttr & 0xffff) + 1));
1005 c1713132 balrog
    case RYCR:
1006 c1713132 balrog
        return s->last_rycr;
1007 c1713132 balrog
    case SWCR:
1008 c1713132 balrog
        if (s->rtsr & (1 << 12))
1009 348abc86 Paolo Bonzini
            return s->last_swcr + (qemu_get_clock_ms(rtc_clock) - s->last_sw) / 10;
1010 c1713132 balrog
        else
1011 c1713132 balrog
            return s->last_swcr;
1012 c1713132 balrog
    default:
1013 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1014 c1713132 balrog
        break;
1015 c1713132 balrog
    }
1016 c1713132 balrog
    return 0;
1017 c1713132 balrog
}
1018 c1713132 balrog
1019 c227f099 Anthony Liguori
static void pxa2xx_rtc_write(void *opaque, target_phys_addr_t addr,
1020 9c843933 Avi Kivity
                             uint64_t value64, unsigned size)
1021 c1713132 balrog
{
1022 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1023 9c843933 Avi Kivity
    uint32_t value = value64;
1024 c1713132 balrog
1025 c1713132 balrog
    switch (addr) {
1026 c1713132 balrog
    case RTTR:
1027 c1713132 balrog
        if (!(s->rttr & (1 << 31))) {
1028 c1713132 balrog
            pxa2xx_rtc_hzupdate(s);
1029 c1713132 balrog
            s->rttr = value;
1030 c1713132 balrog
            pxa2xx_rtc_alarm_update(s, s->rtsr);
1031 c1713132 balrog
        }
1032 c1713132 balrog
        break;
1033 c1713132 balrog
1034 c1713132 balrog
    case RTSR:
1035 c1713132 balrog
        if ((s->rtsr ^ value) & (1 << 15))
1036 c1713132 balrog
            pxa2xx_rtc_piupdate(s);
1037 c1713132 balrog
1038 c1713132 balrog
        if ((s->rtsr ^ value) & (1 << 12))
1039 c1713132 balrog
            pxa2xx_rtc_swupdate(s);
1040 c1713132 balrog
1041 c1713132 balrog
        if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1042 c1713132 balrog
            pxa2xx_rtc_alarm_update(s, value);
1043 c1713132 balrog
1044 c1713132 balrog
        s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1045 c1713132 balrog
        pxa2xx_rtc_int_update(s);
1046 c1713132 balrog
        break;
1047 c1713132 balrog
1048 c1713132 balrog
    case RTAR:
1049 c1713132 balrog
        s->rtar = value;
1050 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1051 c1713132 balrog
        break;
1052 c1713132 balrog
1053 c1713132 balrog
    case RDAR1:
1054 c1713132 balrog
        s->rdar1 = value;
1055 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1056 c1713132 balrog
        break;
1057 c1713132 balrog
1058 c1713132 balrog
    case RDAR2:
1059 c1713132 balrog
        s->rdar2 = value;
1060 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1061 c1713132 balrog
        break;
1062 c1713132 balrog
1063 c1713132 balrog
    case RYAR1:
1064 c1713132 balrog
        s->ryar1 = value;
1065 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1066 c1713132 balrog
        break;
1067 c1713132 balrog
1068 c1713132 balrog
    case RYAR2:
1069 c1713132 balrog
        s->ryar2 = value;
1070 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1071 c1713132 balrog
        break;
1072 c1713132 balrog
1073 c1713132 balrog
    case SWAR1:
1074 c1713132 balrog
        pxa2xx_rtc_swupdate(s);
1075 c1713132 balrog
        s->swar1 = value;
1076 c1713132 balrog
        s->last_swcr = 0;
1077 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1078 c1713132 balrog
        break;
1079 c1713132 balrog
1080 c1713132 balrog
    case SWAR2:
1081 c1713132 balrog
        s->swar2 = value;
1082 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1083 c1713132 balrog
        break;
1084 c1713132 balrog
1085 c1713132 balrog
    case PIAR:
1086 c1713132 balrog
        s->piar = value;
1087 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1088 c1713132 balrog
        break;
1089 c1713132 balrog
1090 c1713132 balrog
    case RCNR:
1091 c1713132 balrog
        pxa2xx_rtc_hzupdate(s);
1092 c1713132 balrog
        s->last_rcnr = value;
1093 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1094 c1713132 balrog
        break;
1095 c1713132 balrog
1096 c1713132 balrog
    case RDCR:
1097 c1713132 balrog
        pxa2xx_rtc_hzupdate(s);
1098 c1713132 balrog
        s->last_rdcr = value;
1099 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1100 c1713132 balrog
        break;
1101 c1713132 balrog
1102 c1713132 balrog
    case RYCR:
1103 c1713132 balrog
        s->last_rycr = value;
1104 c1713132 balrog
        break;
1105 c1713132 balrog
1106 c1713132 balrog
    case SWCR:
1107 c1713132 balrog
        pxa2xx_rtc_swupdate(s);
1108 c1713132 balrog
        s->last_swcr = value;
1109 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1110 c1713132 balrog
        break;
1111 c1713132 balrog
1112 c1713132 balrog
    case RTCPICR:
1113 c1713132 balrog
        pxa2xx_rtc_piupdate(s);
1114 c1713132 balrog
        s->last_rtcpicr = value & 0xffff;
1115 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1116 c1713132 balrog
        break;
1117 c1713132 balrog
1118 c1713132 balrog
    default:
1119 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1120 c1713132 balrog
    }
1121 c1713132 balrog
}
1122 c1713132 balrog
1123 9c843933 Avi Kivity
static const MemoryRegionOps pxa2xx_rtc_ops = {
1124 9c843933 Avi Kivity
    .read = pxa2xx_rtc_read,
1125 9c843933 Avi Kivity
    .write = pxa2xx_rtc_write,
1126 9c843933 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1127 aa941b94 balrog
};
1128 aa941b94 balrog
1129 8a231487 Andrzej Zaborowski
static int pxa2xx_rtc_init(SysBusDevice *dev)
1130 c1713132 balrog
{
1131 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = FROM_SYSBUS(PXA2xxRTCState, dev);
1132 f6503059 balrog
    struct tm tm;
1133 c1713132 balrog
    int wom;
1134 c1713132 balrog
1135 c1713132 balrog
    s->rttr = 0x7fff;
1136 c1713132 balrog
    s->rtsr = 0;
1137 c1713132 balrog
1138 f6503059 balrog
    qemu_get_timedate(&tm, 0);
1139 f6503059 balrog
    wom = ((tm.tm_mday - 1) / 7) + 1;
1140 f6503059 balrog
1141 0cd2df75 aurel32
    s->last_rcnr = (uint32_t) mktimegm(&tm);
1142 f6503059 balrog
    s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1143 f6503059 balrog
            (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1144 f6503059 balrog
    s->last_rycr = ((tm.tm_year + 1900) << 9) |
1145 f6503059 balrog
            ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1146 f6503059 balrog
    s->last_swcr = (tm.tm_hour << 19) |
1147 f6503059 balrog
            (tm.tm_min << 13) | (tm.tm_sec << 7);
1148 c1713132 balrog
    s->last_rtcpicr = 0;
1149 348abc86 Paolo Bonzini
    s->last_hz = s->last_sw = s->last_pi = qemu_get_clock_ms(rtc_clock);
1150 348abc86 Paolo Bonzini
1151 348abc86 Paolo Bonzini
    s->rtc_hz    = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_hz_tick,    s);
1152 348abc86 Paolo Bonzini
    s->rtc_rdal1 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
1153 348abc86 Paolo Bonzini
    s->rtc_rdal2 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
1154 348abc86 Paolo Bonzini
    s->rtc_swal1 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
1155 348abc86 Paolo Bonzini
    s->rtc_swal2 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
1156 348abc86 Paolo Bonzini
    s->rtc_pi    = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_pi_tick,    s);
1157 e1f8c729 Dmitry Eremin-Solenikov
1158 8a231487 Andrzej Zaborowski
    sysbus_init_irq(dev, &s->rtc_irq);
1159 8a231487 Andrzej Zaborowski
1160 9c843933 Avi Kivity
    memory_region_init_io(&s->iomem, &pxa2xx_rtc_ops, s, "pxa2xx-rtc", 0x10000);
1161 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
1162 8a231487 Andrzej Zaborowski
1163 8a231487 Andrzej Zaborowski
    return 0;
1164 c1713132 balrog
}
1165 c1713132 balrog
1166 8a231487 Andrzej Zaborowski
static void pxa2xx_rtc_pre_save(void *opaque)
1167 aa941b94 balrog
{
1168 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1169 c1713132 balrog
1170 aa941b94 balrog
    pxa2xx_rtc_hzupdate(s);
1171 aa941b94 balrog
    pxa2xx_rtc_piupdate(s);
1172 aa941b94 balrog
    pxa2xx_rtc_swupdate(s);
1173 8a231487 Andrzej Zaborowski
}
1174 aa941b94 balrog
1175 8a231487 Andrzej Zaborowski
static int pxa2xx_rtc_post_load(void *opaque, int version_id)
1176 aa941b94 balrog
{
1177 8a231487 Andrzej Zaborowski
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1178 aa941b94 balrog
1179 aa941b94 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1180 aa941b94 balrog
1181 aa941b94 balrog
    return 0;
1182 aa941b94 balrog
}
1183 c1713132 balrog
1184 8a231487 Andrzej Zaborowski
static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
1185 8a231487 Andrzej Zaborowski
    .name = "pxa2xx_rtc",
1186 8a231487 Andrzej Zaborowski
    .version_id = 0,
1187 8a231487 Andrzej Zaborowski
    .minimum_version_id = 0,
1188 8a231487 Andrzej Zaborowski
    .minimum_version_id_old = 0,
1189 8a231487 Andrzej Zaborowski
    .pre_save = pxa2xx_rtc_pre_save,
1190 8a231487 Andrzej Zaborowski
    .post_load = pxa2xx_rtc_post_load,
1191 8a231487 Andrzej Zaborowski
    .fields = (VMStateField[]) {
1192 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(rttr, PXA2xxRTCState),
1193 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(rtsr, PXA2xxRTCState),
1194 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(rtar, PXA2xxRTCState),
1195 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(rdar1, PXA2xxRTCState),
1196 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(rdar2, PXA2xxRTCState),
1197 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(ryar1, PXA2xxRTCState),
1198 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(ryar2, PXA2xxRTCState),
1199 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(swar1, PXA2xxRTCState),
1200 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(swar2, PXA2xxRTCState),
1201 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(piar, PXA2xxRTCState),
1202 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
1203 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
1204 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
1205 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
1206 8a231487 Andrzej Zaborowski
        VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
1207 8a231487 Andrzej Zaborowski
        VMSTATE_INT64(last_hz, PXA2xxRTCState),
1208 8a231487 Andrzej Zaborowski
        VMSTATE_INT64(last_sw, PXA2xxRTCState),
1209 8a231487 Andrzej Zaborowski
        VMSTATE_INT64(last_pi, PXA2xxRTCState),
1210 8a231487 Andrzej Zaborowski
        VMSTATE_END_OF_LIST(),
1211 8a231487 Andrzej Zaborowski
    },
1212 8a231487 Andrzej Zaborowski
};
1213 8a231487 Andrzej Zaborowski
1214 999e12bb Anthony Liguori
static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
1215 999e12bb Anthony Liguori
{
1216 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1217 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1218 999e12bb Anthony Liguori
1219 999e12bb Anthony Liguori
    k->init = pxa2xx_rtc_init;
1220 39bffca2 Anthony Liguori
    dc->desc = "PXA2xx RTC Controller";
1221 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_pxa2xx_rtc_regs;
1222 999e12bb Anthony Liguori
}
1223 999e12bb Anthony Liguori
1224 39bffca2 Anthony Liguori
static TypeInfo pxa2xx_rtc_sysbus_info = {
1225 39bffca2 Anthony Liguori
    .name          = "pxa2xx_rtc",
1226 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
1227 39bffca2 Anthony Liguori
    .instance_size = sizeof(PXA2xxRTCState),
1228 39bffca2 Anthony Liguori
    .class_init    = pxa2xx_rtc_sysbus_class_init,
1229 8a231487 Andrzej Zaborowski
};
1230 8a231487 Andrzej Zaborowski
1231 3f582262 balrog
/* I2C Interface */
1232 e3b42536 Paul Brook
typedef struct {
1233 9e07bdf8 Anthony Liguori
    I2CSlave i2c;
1234 e3b42536 Paul Brook
    PXA2xxI2CState *host;
1235 e3b42536 Paul Brook
} PXA2xxI2CSlaveState;
1236 e3b42536 Paul Brook
1237 bc24a225 Paul Brook
struct PXA2xxI2CState {
1238 c8ba63f8 Dmitry Eremin-Solenikov
    SysBusDevice busdev;
1239 9c843933 Avi Kivity
    MemoryRegion iomem;
1240 e3b42536 Paul Brook
    PXA2xxI2CSlaveState *slave;
1241 3f582262 balrog
    i2c_bus *bus;
1242 3f582262 balrog
    qemu_irq irq;
1243 c8ba63f8 Dmitry Eremin-Solenikov
    uint32_t offset;
1244 c8ba63f8 Dmitry Eremin-Solenikov
    uint32_t region_size;
1245 3f582262 balrog
1246 3f582262 balrog
    uint16_t control;
1247 3f582262 balrog
    uint16_t status;
1248 3f582262 balrog
    uint8_t ibmr;
1249 3f582262 balrog
    uint8_t data;
1250 3f582262 balrog
};
1251 3f582262 balrog
1252 3f582262 balrog
#define IBMR        0x80        /* I2C Bus Monitor register */
1253 3f582262 balrog
#define IDBR        0x88        /* I2C Data Buffer register */
1254 3f582262 balrog
#define ICR        0x90        /* I2C Control register */
1255 3f582262 balrog
#define ISR        0x98        /* I2C Status register */
1256 3f582262 balrog
#define ISAR        0xa0        /* I2C Slave Address register */
1257 3f582262 balrog
1258 bc24a225 Paul Brook
static void pxa2xx_i2c_update(PXA2xxI2CState *s)
1259 3f582262 balrog
{
1260 3f582262 balrog
    uint16_t level = 0;
1261 3f582262 balrog
    level |= s->status & s->control & (1 << 10);                /* BED */
1262 3f582262 balrog
    level |= (s->status & (1 << 7)) && (s->control & (1 << 9));        /* IRF */
1263 3f582262 balrog
    level |= (s->status & (1 << 6)) && (s->control & (1 << 8));        /* ITE */
1264 3f582262 balrog
    level |= s->status & (1 << 9);                                /* SAD */
1265 3f582262 balrog
    qemu_set_irq(s->irq, !!level);
1266 3f582262 balrog
}
1267 3f582262 balrog
1268 3f582262 balrog
/* These are only stubs now.  */
1269 9e07bdf8 Anthony Liguori
static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
1270 3f582262 balrog
{
1271 e3b42536 Paul Brook
    PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1272 e3b42536 Paul Brook
    PXA2xxI2CState *s = slave->host;
1273 3f582262 balrog
1274 3f582262 balrog
    switch (event) {
1275 3f582262 balrog
    case I2C_START_SEND:
1276 3f582262 balrog
        s->status |= (1 << 9);                                /* set SAD */
1277 3f582262 balrog
        s->status &= ~(1 << 0);                                /* clear RWM */
1278 3f582262 balrog
        break;
1279 3f582262 balrog
    case I2C_START_RECV:
1280 3f582262 balrog
        s->status |= (1 << 9);                                /* set SAD */
1281 3f582262 balrog
        s->status |= 1 << 0;                                /* set RWM */
1282 3f582262 balrog
        break;
1283 3f582262 balrog
    case I2C_FINISH:
1284 3f582262 balrog
        s->status |= (1 << 4);                                /* set SSD */
1285 3f582262 balrog
        break;
1286 3f582262 balrog
    case I2C_NACK:
1287 3f582262 balrog
        s->status |= 1 << 1;                                /* set ACKNAK */
1288 3f582262 balrog
        break;
1289 3f582262 balrog
    }
1290 3f582262 balrog
    pxa2xx_i2c_update(s);
1291 3f582262 balrog
}
1292 3f582262 balrog
1293 9e07bdf8 Anthony Liguori
static int pxa2xx_i2c_rx(I2CSlave *i2c)
1294 3f582262 balrog
{
1295 e3b42536 Paul Brook
    PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1296 e3b42536 Paul Brook
    PXA2xxI2CState *s = slave->host;
1297 3f582262 balrog
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1298 3f582262 balrog
        return 0;
1299 3f582262 balrog
1300 3f582262 balrog
    if (s->status & (1 << 0)) {                        /* RWM */
1301 3f582262 balrog
        s->status |= 1 << 6;                        /* set ITE */
1302 3f582262 balrog
    }
1303 3f582262 balrog
    pxa2xx_i2c_update(s);
1304 3f582262 balrog
1305 3f582262 balrog
    return s->data;
1306 3f582262 balrog
}
1307 3f582262 balrog
1308 9e07bdf8 Anthony Liguori
static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
1309 3f582262 balrog
{
1310 e3b42536 Paul Brook
    PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1311 e3b42536 Paul Brook
    PXA2xxI2CState *s = slave->host;
1312 3f582262 balrog
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1313 3f582262 balrog
        return 1;
1314 3f582262 balrog
1315 3f582262 balrog
    if (!(s->status & (1 << 0))) {                /* RWM */
1316 3f582262 balrog
        s->status |= 1 << 7;                        /* set IRF */
1317 3f582262 balrog
        s->data = data;
1318 3f582262 balrog
    }
1319 3f582262 balrog
    pxa2xx_i2c_update(s);
1320 3f582262 balrog
1321 3f582262 balrog
    return 1;
1322 3f582262 balrog
}
1323 3f582262 balrog
1324 9c843933 Avi Kivity
static uint64_t pxa2xx_i2c_read(void *opaque, target_phys_addr_t addr,
1325 9c843933 Avi Kivity
                                unsigned size)
1326 3f582262 balrog
{
1327 bc24a225 Paul Brook
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
1328 3f582262 balrog
1329 ed005253 balrog
    addr -= s->offset;
1330 3f582262 balrog
    switch (addr) {
1331 3f582262 balrog
    case ICR:
1332 3f582262 balrog
        return s->control;
1333 3f582262 balrog
    case ISR:
1334 3f582262 balrog
        return s->status | (i2c_bus_busy(s->bus) << 2);
1335 3f582262 balrog
    case ISAR:
1336 e3b42536 Paul Brook
        return s->slave->i2c.address;
1337 3f582262 balrog
    case IDBR:
1338 3f582262 balrog
        return s->data;
1339 3f582262 balrog
    case IBMR:
1340 3f582262 balrog
        if (s->status & (1 << 2))
1341 3f582262 balrog
            s->ibmr ^= 3;        /* Fake SCL and SDA pin changes */
1342 3f582262 balrog
        else
1343 3f582262 balrog
            s->ibmr = 0;
1344 3f582262 balrog
        return s->ibmr;
1345 3f582262 balrog
    default:
1346 3f582262 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1347 3f582262 balrog
        break;
1348 3f582262 balrog
    }
1349 3f582262 balrog
    return 0;
1350 3f582262 balrog
}
1351 3f582262 balrog
1352 c227f099 Anthony Liguori
static void pxa2xx_i2c_write(void *opaque, target_phys_addr_t addr,
1353 9c843933 Avi Kivity
                             uint64_t value64, unsigned size)
1354 3f582262 balrog
{
1355 bc24a225 Paul Brook
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
1356 9c843933 Avi Kivity
    uint32_t value = value64;
1357 3f582262 balrog
    int ack;
1358 3f582262 balrog
1359 ed005253 balrog
    addr -= s->offset;
1360 3f582262 balrog
    switch (addr) {
1361 3f582262 balrog
    case ICR:
1362 3f582262 balrog
        s->control = value & 0xfff7;
1363 3f582262 balrog
        if ((value & (1 << 3)) && (value & (1 << 6))) {        /* TB and IUE */
1364 3f582262 balrog
            /* TODO: slave mode */
1365 3f582262 balrog
            if (value & (1 << 0)) {                        /* START condition */
1366 3f582262 balrog
                if (s->data & 1)
1367 3f582262 balrog
                    s->status |= 1 << 0;                /* set RWM */
1368 3f582262 balrog
                else
1369 3f582262 balrog
                    s->status &= ~(1 << 0);                /* clear RWM */
1370 3f582262 balrog
                ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1371 3f582262 balrog
            } else {
1372 3f582262 balrog
                if (s->status & (1 << 0)) {                /* RWM */
1373 3f582262 balrog
                    s->data = i2c_recv(s->bus);
1374 3f582262 balrog
                    if (value & (1 << 2))                /* ACKNAK */
1375 3f582262 balrog
                        i2c_nack(s->bus);
1376 3f582262 balrog
                    ack = 1;
1377 3f582262 balrog
                } else
1378 3f582262 balrog
                    ack = !i2c_send(s->bus, s->data);
1379 3f582262 balrog
            }
1380 3f582262 balrog
1381 3f582262 balrog
            if (value & (1 << 1))                        /* STOP condition */
1382 3f582262 balrog
                i2c_end_transfer(s->bus);
1383 3f582262 balrog
1384 3f582262 balrog
            if (ack) {
1385 3f582262 balrog
                if (value & (1 << 0))                        /* START condition */
1386 3f582262 balrog
                    s->status |= 1 << 6;                /* set ITE */
1387 3f582262 balrog
                else
1388 3f582262 balrog
                    if (s->status & (1 << 0))                /* RWM */
1389 3f582262 balrog
                        s->status |= 1 << 7;                /* set IRF */
1390 3f582262 balrog
                    else
1391 3f582262 balrog
                        s->status |= 1 << 6;                /* set ITE */
1392 3f582262 balrog
                s->status &= ~(1 << 1);                        /* clear ACKNAK */
1393 3f582262 balrog
            } else {
1394 3f582262 balrog
                s->status |= 1 << 6;                        /* set ITE */
1395 3f582262 balrog
                s->status |= 1 << 10;                        /* set BED */
1396 3f582262 balrog
                s->status |= 1 << 1;                        /* set ACKNAK */
1397 3f582262 balrog
            }
1398 3f582262 balrog
        }
1399 3f582262 balrog
        if (!(value & (1 << 3)) && (value & (1 << 6)))        /* !TB and IUE */
1400 3f582262 balrog
            if (value & (1 << 4))                        /* MA */
1401 3f582262 balrog
                i2c_end_transfer(s->bus);
1402 3f582262 balrog
        pxa2xx_i2c_update(s);
1403 3f582262 balrog
        break;
1404 3f582262 balrog
1405 3f582262 balrog
    case ISR:
1406 3f582262 balrog
        s->status &= ~(value & 0x07f0);
1407 3f582262 balrog
        pxa2xx_i2c_update(s);
1408 3f582262 balrog
        break;
1409 3f582262 balrog
1410 3f582262 balrog
    case ISAR:
1411 e3b42536 Paul Brook
        i2c_set_slave_address(&s->slave->i2c, value & 0x7f);
1412 3f582262 balrog
        break;
1413 3f582262 balrog
1414 3f582262 balrog
    case IDBR:
1415 3f582262 balrog
        s->data = value & 0xff;
1416 3f582262 balrog
        break;
1417 3f582262 balrog
1418 3f582262 balrog
    default:
1419 3f582262 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1420 3f582262 balrog
    }
1421 3f582262 balrog
}
1422 3f582262 balrog
1423 9c843933 Avi Kivity
static const MemoryRegionOps pxa2xx_i2c_ops = {
1424 9c843933 Avi Kivity
    .read = pxa2xx_i2c_read,
1425 9c843933 Avi Kivity
    .write = pxa2xx_i2c_write,
1426 9c843933 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1427 3f582262 balrog
};
1428 3f582262 balrog
1429 0211364d Juan Quintela
static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
1430 0211364d Juan Quintela
    .name = "pxa2xx_i2c_slave",
1431 0211364d Juan Quintela
    .version_id = 1,
1432 0211364d Juan Quintela
    .minimum_version_id = 1,
1433 0211364d Juan Quintela
    .minimum_version_id_old = 1,
1434 0211364d Juan Quintela
    .fields      = (VMStateField []) {
1435 0211364d Juan Quintela
        VMSTATE_I2C_SLAVE(i2c, PXA2xxI2CSlaveState),
1436 0211364d Juan Quintela
        VMSTATE_END_OF_LIST()
1437 0211364d Juan Quintela
    }
1438 0211364d Juan Quintela
};
1439 aa941b94 balrog
1440 0211364d Juan Quintela
static const VMStateDescription vmstate_pxa2xx_i2c = {
1441 0211364d Juan Quintela
    .name = "pxa2xx_i2c",
1442 0211364d Juan Quintela
    .version_id = 1,
1443 0211364d Juan Quintela
    .minimum_version_id = 1,
1444 0211364d Juan Quintela
    .minimum_version_id_old = 1,
1445 0211364d Juan Quintela
    .fields      = (VMStateField []) {
1446 0211364d Juan Quintela
        VMSTATE_UINT16(control, PXA2xxI2CState),
1447 0211364d Juan Quintela
        VMSTATE_UINT16(status, PXA2xxI2CState),
1448 0211364d Juan Quintela
        VMSTATE_UINT8(ibmr, PXA2xxI2CState),
1449 0211364d Juan Quintela
        VMSTATE_UINT8(data, PXA2xxI2CState),
1450 0211364d Juan Quintela
        VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
1451 f69866ea Dmitry Eremin-Solenikov
                               vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState *),
1452 0211364d Juan Quintela
        VMSTATE_END_OF_LIST()
1453 0211364d Juan Quintela
    }
1454 0211364d Juan Quintela
};
1455 aa941b94 balrog
1456 9e07bdf8 Anthony Liguori
static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
1457 e3b42536 Paul Brook
{
1458 e3b42536 Paul Brook
    /* Nothing to do.  */
1459 81a322d4 Gerd Hoffmann
    return 0;
1460 e3b42536 Paul Brook
}
1461 e3b42536 Paul Brook
1462 999e12bb Anthony Liguori
static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
1463 b5ea9327 Anthony Liguori
{
1464 b5ea9327 Anthony Liguori
    I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
1465 b5ea9327 Anthony Liguori
1466 b5ea9327 Anthony Liguori
    k->init = pxa2xx_i2c_slave_init;
1467 b5ea9327 Anthony Liguori
    k->event = pxa2xx_i2c_event;
1468 b5ea9327 Anthony Liguori
    k->recv = pxa2xx_i2c_rx;
1469 b5ea9327 Anthony Liguori
    k->send = pxa2xx_i2c_tx;
1470 b5ea9327 Anthony Liguori
}
1471 b5ea9327 Anthony Liguori
1472 39bffca2 Anthony Liguori
static TypeInfo pxa2xx_i2c_slave_info = {
1473 39bffca2 Anthony Liguori
    .name          = "pxa2xx-i2c-slave",
1474 39bffca2 Anthony Liguori
    .parent        = TYPE_I2C_SLAVE,
1475 39bffca2 Anthony Liguori
    .instance_size = sizeof(PXA2xxI2CSlaveState),
1476 39bffca2 Anthony Liguori
    .class_init    = pxa2xx_i2c_slave_class_init,
1477 e3b42536 Paul Brook
};
1478 e3b42536 Paul Brook
1479 c227f099 Anthony Liguori
PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
1480 ed005253 balrog
                qemu_irq irq, uint32_t region_size)
1481 3f582262 balrog
{
1482 e3b42536 Paul Brook
    DeviceState *dev;
1483 c8ba63f8 Dmitry Eremin-Solenikov
    SysBusDevice *i2c_dev;
1484 c8ba63f8 Dmitry Eremin-Solenikov
    PXA2xxI2CState *s;
1485 c8ba63f8 Dmitry Eremin-Solenikov
1486 c8ba63f8 Dmitry Eremin-Solenikov
    i2c_dev = sysbus_from_qdev(qdev_create(NULL, "pxa2xx_i2c"));
1487 c8ba63f8 Dmitry Eremin-Solenikov
    qdev_prop_set_uint32(&i2c_dev->qdev, "size", region_size + 1);
1488 14dd5faa Peter Maydell
    qdev_prop_set_uint32(&i2c_dev->qdev, "offset", base & region_size);
1489 c8ba63f8 Dmitry Eremin-Solenikov
1490 c8ba63f8 Dmitry Eremin-Solenikov
    qdev_init_nofail(&i2c_dev->qdev);
1491 c8ba63f8 Dmitry Eremin-Solenikov
1492 c8ba63f8 Dmitry Eremin-Solenikov
    sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
1493 c8ba63f8 Dmitry Eremin-Solenikov
    sysbus_connect_irq(i2c_dev, 0, irq);
1494 e3b42536 Paul Brook
1495 c8ba63f8 Dmitry Eremin-Solenikov
    s = FROM_SYSBUS(PXA2xxI2CState, i2c_dev);
1496 c701b35b pbrook
    /* FIXME: Should the slave device really be on a separate bus?  */
1497 02e2da45 Paul Brook
    dev = i2c_create_slave(i2c_init_bus(NULL, "dummy"), "pxa2xx-i2c-slave", 0);
1498 e3b42536 Paul Brook
    s->slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, I2C_SLAVE_FROM_QDEV(dev));
1499 e3b42536 Paul Brook
    s->slave->host = s;
1500 3f582262 balrog
1501 c8ba63f8 Dmitry Eremin-Solenikov
    return s;
1502 c8ba63f8 Dmitry Eremin-Solenikov
}
1503 c8ba63f8 Dmitry Eremin-Solenikov
1504 c8ba63f8 Dmitry Eremin-Solenikov
static int pxa2xx_i2c_initfn(SysBusDevice *dev)
1505 c8ba63f8 Dmitry Eremin-Solenikov
{
1506 c8ba63f8 Dmitry Eremin-Solenikov
    PXA2xxI2CState *s = FROM_SYSBUS(PXA2xxI2CState, dev);
1507 c8ba63f8 Dmitry Eremin-Solenikov
1508 c8ba63f8 Dmitry Eremin-Solenikov
    s->bus = i2c_init_bus(&dev->qdev, "i2c");
1509 3f582262 balrog
1510 9c843933 Avi Kivity
    memory_region_init_io(&s->iomem, &pxa2xx_i2c_ops, s,
1511 9c843933 Avi Kivity
                          "pxa2xx-i2x", s->region_size);
1512 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
1513 c8ba63f8 Dmitry Eremin-Solenikov
    sysbus_init_irq(dev, &s->irq);
1514 aa941b94 balrog
1515 c8ba63f8 Dmitry Eremin-Solenikov
    return 0;
1516 3f582262 balrog
}
1517 3f582262 balrog
1518 bc24a225 Paul Brook
i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
1519 3f582262 balrog
{
1520 3f582262 balrog
    return s->bus;
1521 3f582262 balrog
}
1522 3f582262 balrog
1523 999e12bb Anthony Liguori
static Property pxa2xx_i2c_properties[] = {
1524 999e12bb Anthony Liguori
    DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
1525 999e12bb Anthony Liguori
    DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
1526 999e12bb Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
1527 999e12bb Anthony Liguori
};
1528 999e12bb Anthony Liguori
1529 999e12bb Anthony Liguori
static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
1530 999e12bb Anthony Liguori
{
1531 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1532 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1533 999e12bb Anthony Liguori
1534 999e12bb Anthony Liguori
    k->init = pxa2xx_i2c_initfn;
1535 39bffca2 Anthony Liguori
    dc->desc = "PXA2xx I2C Bus Controller";
1536 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_pxa2xx_i2c;
1537 39bffca2 Anthony Liguori
    dc->props = pxa2xx_i2c_properties;
1538 999e12bb Anthony Liguori
}
1539 999e12bb Anthony Liguori
1540 39bffca2 Anthony Liguori
static TypeInfo pxa2xx_i2c_info = {
1541 39bffca2 Anthony Liguori
    .name          = "pxa2xx_i2c",
1542 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
1543 39bffca2 Anthony Liguori
    .instance_size = sizeof(PXA2xxI2CState),
1544 39bffca2 Anthony Liguori
    .class_init    = pxa2xx_i2c_class_init,
1545 c8ba63f8 Dmitry Eremin-Solenikov
};
1546 c8ba63f8 Dmitry Eremin-Solenikov
1547 c1713132 balrog
/* PXA Inter-IC Sound Controller */
1548 bc24a225 Paul Brook
static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
1549 c1713132 balrog
{
1550 c1713132 balrog
    i2s->rx_len = 0;
1551 c1713132 balrog
    i2s->tx_len = 0;
1552 c1713132 balrog
    i2s->fifo_len = 0;
1553 c1713132 balrog
    i2s->clk = 0x1a;
1554 c1713132 balrog
    i2s->control[0] = 0x00;
1555 c1713132 balrog
    i2s->control[1] = 0x00;
1556 c1713132 balrog
    i2s->status = 0x00;
1557 c1713132 balrog
    i2s->mask = 0x00;
1558 c1713132 balrog
}
1559 c1713132 balrog
1560 c1713132 balrog
#define SACR_TFTH(val)        ((val >> 8) & 0xf)
1561 c1713132 balrog
#define SACR_RFTH(val)        ((val >> 12) & 0xf)
1562 c1713132 balrog
#define SACR_DREC(val)        (val & (1 << 3))
1563 c1713132 balrog
#define SACR_DPRL(val)        (val & (1 << 4))
1564 c1713132 balrog
1565 bc24a225 Paul Brook
static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
1566 c1713132 balrog
{
1567 c1713132 balrog
    int rfs, tfs;
1568 c1713132 balrog
    rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1569 c1713132 balrog
            !SACR_DREC(i2s->control[1]);
1570 c1713132 balrog
    tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1571 c1713132 balrog
            i2s->enable && !SACR_DPRL(i2s->control[1]);
1572 c1713132 balrog
1573 2115c019 Andrzej Zaborowski
    qemu_set_irq(i2s->rx_dma, rfs);
1574 2115c019 Andrzej Zaborowski
    qemu_set_irq(i2s->tx_dma, tfs);
1575 c1713132 balrog
1576 c1713132 balrog
    i2s->status &= 0xe0;
1577 59c0149b balrog
    if (i2s->fifo_len < 16 || !i2s->enable)
1578 59c0149b balrog
        i2s->status |= 1 << 0;                        /* TNF */
1579 c1713132 balrog
    if (i2s->rx_len)
1580 c1713132 balrog
        i2s->status |= 1 << 1;                        /* RNE */
1581 c1713132 balrog
    if (i2s->enable)
1582 c1713132 balrog
        i2s->status |= 1 << 2;                        /* BSY */
1583 c1713132 balrog
    if (tfs)
1584 c1713132 balrog
        i2s->status |= 1 << 3;                        /* TFS */
1585 c1713132 balrog
    if (rfs)
1586 c1713132 balrog
        i2s->status |= 1 << 4;                        /* RFS */
1587 c1713132 balrog
    if (!(i2s->tx_len && i2s->enable))
1588 c1713132 balrog
        i2s->status |= i2s->fifo_len << 8;        /* TFL */
1589 c1713132 balrog
    i2s->status |= MAX(i2s->rx_len, 0xf) << 12;        /* RFL */
1590 c1713132 balrog
1591 c1713132 balrog
    qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1592 c1713132 balrog
}
1593 c1713132 balrog
1594 c1713132 balrog
#define SACR0        0x00        /* Serial Audio Global Control register */
1595 c1713132 balrog
#define SACR1        0x04        /* Serial Audio I2S/MSB-Justified Control register */
1596 c1713132 balrog
#define SASR0        0x0c        /* Serial Audio Interface and FIFO Status register */
1597 c1713132 balrog
#define SAIMR        0x14        /* Serial Audio Interrupt Mask register */
1598 c1713132 balrog
#define SAICR        0x18        /* Serial Audio Interrupt Clear register */
1599 c1713132 balrog
#define SADIV        0x60        /* Serial Audio Clock Divider register */
1600 c1713132 balrog
#define SADR        0x80        /* Serial Audio Data register */
1601 c1713132 balrog
1602 9c843933 Avi Kivity
static uint64_t pxa2xx_i2s_read(void *opaque, target_phys_addr_t addr,
1603 9c843933 Avi Kivity
                                unsigned size)
1604 c1713132 balrog
{
1605 bc24a225 Paul Brook
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1606 c1713132 balrog
1607 c1713132 balrog
    switch (addr) {
1608 c1713132 balrog
    case SACR0:
1609 c1713132 balrog
        return s->control[0];
1610 c1713132 balrog
    case SACR1:
1611 c1713132 balrog
        return s->control[1];
1612 c1713132 balrog
    case SASR0:
1613 c1713132 balrog
        return s->status;
1614 c1713132 balrog
    case SAIMR:
1615 c1713132 balrog
        return s->mask;
1616 c1713132 balrog
    case SAICR:
1617 c1713132 balrog
        return 0;
1618 c1713132 balrog
    case SADIV:
1619 c1713132 balrog
        return s->clk;
1620 c1713132 balrog
    case SADR:
1621 c1713132 balrog
        if (s->rx_len > 0) {
1622 c1713132 balrog
            s->rx_len --;
1623 c1713132 balrog
            pxa2xx_i2s_update(s);
1624 c1713132 balrog
            return s->codec_in(s->opaque);
1625 c1713132 balrog
        }
1626 c1713132 balrog
        return 0;
1627 c1713132 balrog
    default:
1628 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1629 c1713132 balrog
        break;
1630 c1713132 balrog
    }
1631 c1713132 balrog
    return 0;
1632 c1713132 balrog
}
1633 c1713132 balrog
1634 c227f099 Anthony Liguori
static void pxa2xx_i2s_write(void *opaque, target_phys_addr_t addr,
1635 9c843933 Avi Kivity
                             uint64_t value, unsigned size)
1636 c1713132 balrog
{
1637 bc24a225 Paul Brook
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1638 c1713132 balrog
    uint32_t *sample;
1639 c1713132 balrog
1640 c1713132 balrog
    switch (addr) {
1641 c1713132 balrog
    case SACR0:
1642 c1713132 balrog
        if (value & (1 << 3))                                /* RST */
1643 c1713132 balrog
            pxa2xx_i2s_reset(s);
1644 c1713132 balrog
        s->control[0] = value & 0xff3d;
1645 c1713132 balrog
        if (!s->enable && (value & 1) && s->tx_len) {        /* ENB */
1646 c1713132 balrog
            for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1647 c1713132 balrog
                s->codec_out(s->opaque, *sample);
1648 c1713132 balrog
            s->status &= ~(1 << 7);                        /* I2SOFF */
1649 c1713132 balrog
        }
1650 c1713132 balrog
        if (value & (1 << 4))                                /* EFWR */
1651 c1713132 balrog
            printf("%s: Attempt to use special function\n", __FUNCTION__);
1652 9dda2465 Vasily Khoruzhick
        s->enable = (value & 9) == 1;                        /* ENB && !RST*/
1653 c1713132 balrog
        pxa2xx_i2s_update(s);
1654 c1713132 balrog
        break;
1655 c1713132 balrog
    case SACR1:
1656 c1713132 balrog
        s->control[1] = value & 0x0039;
1657 c1713132 balrog
        if (value & (1 << 5))                                /* ENLBF */
1658 c1713132 balrog
            printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1659 c1713132 balrog
        if (value & (1 << 4))                                /* DPRL */
1660 c1713132 balrog
            s->fifo_len = 0;
1661 c1713132 balrog
        pxa2xx_i2s_update(s);
1662 c1713132 balrog
        break;
1663 c1713132 balrog
    case SAIMR:
1664 c1713132 balrog
        s->mask = value & 0x0078;
1665 c1713132 balrog
        pxa2xx_i2s_update(s);
1666 c1713132 balrog
        break;
1667 c1713132 balrog
    case SAICR:
1668 c1713132 balrog
        s->status &= ~(value & (3 << 5));
1669 c1713132 balrog
        pxa2xx_i2s_update(s);
1670 c1713132 balrog
        break;
1671 c1713132 balrog
    case SADIV:
1672 c1713132 balrog
        s->clk = value & 0x007f;
1673 c1713132 balrog
        break;
1674 c1713132 balrog
    case SADR:
1675 c1713132 balrog
        if (s->tx_len && s->enable) {
1676 c1713132 balrog
            s->tx_len --;
1677 c1713132 balrog
            pxa2xx_i2s_update(s);
1678 c1713132 balrog
            s->codec_out(s->opaque, value);
1679 c1713132 balrog
        } else if (s->fifo_len < 16) {
1680 c1713132 balrog
            s->fifo[s->fifo_len ++] = value;
1681 c1713132 balrog
            pxa2xx_i2s_update(s);
1682 c1713132 balrog
        }
1683 c1713132 balrog
        break;
1684 c1713132 balrog
    default:
1685 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1686 c1713132 balrog
    }
1687 c1713132 balrog
}
1688 c1713132 balrog
1689 9c843933 Avi Kivity
static const MemoryRegionOps pxa2xx_i2s_ops = {
1690 9c843933 Avi Kivity
    .read = pxa2xx_i2s_read,
1691 9c843933 Avi Kivity
    .write = pxa2xx_i2s_write,
1692 9c843933 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1693 c1713132 balrog
};
1694 c1713132 balrog
1695 9f5dfe29 Juan Quintela
static const VMStateDescription vmstate_pxa2xx_i2s = {
1696 9f5dfe29 Juan Quintela
    .name = "pxa2xx_i2s",
1697 9f5dfe29 Juan Quintela
    .version_id = 0,
1698 9f5dfe29 Juan Quintela
    .minimum_version_id = 0,
1699 9f5dfe29 Juan Quintela
    .minimum_version_id_old = 0,
1700 9f5dfe29 Juan Quintela
    .fields      = (VMStateField[]) {
1701 9f5dfe29 Juan Quintela
        VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
1702 9f5dfe29 Juan Quintela
        VMSTATE_UINT32(status, PXA2xxI2SState),
1703 9f5dfe29 Juan Quintela
        VMSTATE_UINT32(mask, PXA2xxI2SState),
1704 9f5dfe29 Juan Quintela
        VMSTATE_UINT32(clk, PXA2xxI2SState),
1705 9f5dfe29 Juan Quintela
        VMSTATE_INT32(enable, PXA2xxI2SState),
1706 9f5dfe29 Juan Quintela
        VMSTATE_INT32(rx_len, PXA2xxI2SState),
1707 9f5dfe29 Juan Quintela
        VMSTATE_INT32(tx_len, PXA2xxI2SState),
1708 9f5dfe29 Juan Quintela
        VMSTATE_INT32(fifo_len, PXA2xxI2SState),
1709 9f5dfe29 Juan Quintela
        VMSTATE_END_OF_LIST()
1710 9f5dfe29 Juan Quintela
    }
1711 9f5dfe29 Juan Quintela
};
1712 aa941b94 balrog
1713 c1713132 balrog
static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1714 c1713132 balrog
{
1715 bc24a225 Paul Brook
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1716 c1713132 balrog
    uint32_t *sample;
1717 c1713132 balrog
1718 c1713132 balrog
    /* Signal FIFO errors */
1719 c1713132 balrog
    if (s->enable && s->tx_len)
1720 c1713132 balrog
        s->status |= 1 << 5;                /* TUR */
1721 c1713132 balrog
    if (s->enable && s->rx_len)
1722 c1713132 balrog
        s->status |= 1 << 6;                /* ROR */
1723 c1713132 balrog
1724 c1713132 balrog
    /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1725 c1713132 balrog
     * handle the cases where it makes a difference.  */
1726 c1713132 balrog
    s->tx_len = tx - s->fifo_len;
1727 c1713132 balrog
    s->rx_len = rx;
1728 c1713132 balrog
    /* Note that is s->codec_out wasn't set, we wouldn't get called.  */
1729 c1713132 balrog
    if (s->enable)
1730 c1713132 balrog
        for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1731 c1713132 balrog
            s->codec_out(s->opaque, *sample);
1732 c1713132 balrog
    pxa2xx_i2s_update(s);
1733 c1713132 balrog
}
1734 c1713132 balrog
1735 9c843933 Avi Kivity
static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
1736 9c843933 Avi Kivity
                target_phys_addr_t base,
1737 2115c019 Andrzej Zaborowski
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
1738 c1713132 balrog
{
1739 bc24a225 Paul Brook
    PXA2xxI2SState *s = (PXA2xxI2SState *)
1740 7267c094 Anthony Liguori
            g_malloc0(sizeof(PXA2xxI2SState));
1741 c1713132 balrog
1742 c1713132 balrog
    s->irq = irq;
1743 2115c019 Andrzej Zaborowski
    s->rx_dma = rx_dma;
1744 2115c019 Andrzej Zaborowski
    s->tx_dma = tx_dma;
1745 c1713132 balrog
    s->data_req = pxa2xx_i2s_data_req;
1746 c1713132 balrog
1747 c1713132 balrog
    pxa2xx_i2s_reset(s);
1748 c1713132 balrog
1749 9c843933 Avi Kivity
    memory_region_init_io(&s->iomem, &pxa2xx_i2s_ops, s,
1750 9c843933 Avi Kivity
                          "pxa2xx-i2s", 0x100000);
1751 9c843933 Avi Kivity
    memory_region_add_subregion(sysmem, base, &s->iomem);
1752 c1713132 balrog
1753 9f5dfe29 Juan Quintela
    vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
1754 aa941b94 balrog
1755 c1713132 balrog
    return s;
1756 c1713132 balrog
}
1757 c1713132 balrog
1758 c1713132 balrog
/* PXA Fast Infra-red Communications Port */
1759 bc24a225 Paul Brook
struct PXA2xxFIrState {
1760 adfc39ea Avi Kivity
    MemoryRegion iomem;
1761 c1713132 balrog
    qemu_irq irq;
1762 2115c019 Andrzej Zaborowski
    qemu_irq rx_dma;
1763 2115c019 Andrzej Zaborowski
    qemu_irq tx_dma;
1764 c1713132 balrog
    int enable;
1765 c1713132 balrog
    CharDriverState *chr;
1766 c1713132 balrog
1767 c1713132 balrog
    uint8_t control[3];
1768 c1713132 balrog
    uint8_t status[2];
1769 c1713132 balrog
1770 c1713132 balrog
    int rx_len;
1771 c1713132 balrog
    int rx_start;
1772 c1713132 balrog
    uint8_t rx_fifo[64];
1773 c1713132 balrog
};
1774 c1713132 balrog
1775 bc24a225 Paul Brook
static void pxa2xx_fir_reset(PXA2xxFIrState *s)
1776 c1713132 balrog
{
1777 c1713132 balrog
    s->control[0] = 0x00;
1778 c1713132 balrog
    s->control[1] = 0x00;
1779 c1713132 balrog
    s->control[2] = 0x00;
1780 c1713132 balrog
    s->status[0] = 0x00;
1781 c1713132 balrog
    s->status[1] = 0x00;
1782 c1713132 balrog
    s->enable = 0;
1783 c1713132 balrog
}
1784 c1713132 balrog
1785 bc24a225 Paul Brook
static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
1786 c1713132 balrog
{
1787 c1713132 balrog
    static const int tresh[4] = { 8, 16, 32, 0 };
1788 c1713132 balrog
    int intr = 0;
1789 c1713132 balrog
    if ((s->control[0] & (1 << 4)) &&                        /* RXE */
1790 c1713132 balrog
                    s->rx_len >= tresh[s->control[2] & 3])        /* TRIG */
1791 c1713132 balrog
        s->status[0] |= 1 << 4;                                /* RFS */
1792 c1713132 balrog
    else
1793 c1713132 balrog
        s->status[0] &= ~(1 << 4);                        /* RFS */
1794 c1713132 balrog
    if (s->control[0] & (1 << 3))                        /* TXE */
1795 c1713132 balrog
        s->status[0] |= 1 << 3;                                /* TFS */
1796 c1713132 balrog
    else
1797 c1713132 balrog
        s->status[0] &= ~(1 << 3);                        /* TFS */
1798 c1713132 balrog
    if (s->rx_len)
1799 c1713132 balrog
        s->status[1] |= 1 << 2;                                /* RNE */
1800 c1713132 balrog
    else
1801 c1713132 balrog
        s->status[1] &= ~(1 << 2);                        /* RNE */
1802 c1713132 balrog
    if (s->control[0] & (1 << 4))                        /* RXE */
1803 c1713132 balrog
        s->status[1] |= 1 << 0;                                /* RSY */
1804 c1713132 balrog
    else
1805 c1713132 balrog
        s->status[1] &= ~(1 << 0);                        /* RSY */
1806 c1713132 balrog
1807 c1713132 balrog
    intr |= (s->control[0] & (1 << 5)) &&                /* RIE */
1808 c1713132 balrog
            (s->status[0] & (1 << 4));                        /* RFS */
1809 c1713132 balrog
    intr |= (s->control[0] & (1 << 6)) &&                /* TIE */
1810 c1713132 balrog
            (s->status[0] & (1 << 3));                        /* TFS */
1811 c1713132 balrog
    intr |= (s->control[2] & (1 << 4)) &&                /* TRAIL */
1812 c1713132 balrog
            (s->status[0] & (1 << 6));                        /* EOC */
1813 c1713132 balrog
    intr |= (s->control[0] & (1 << 2)) &&                /* TUS */
1814 c1713132 balrog
            (s->status[0] & (1 << 1));                        /* TUR */
1815 c1713132 balrog
    intr |= s->status[0] & 0x25;                        /* FRE, RAB, EIF */
1816 c1713132 balrog
1817 2115c019 Andrzej Zaborowski
    qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
1818 2115c019 Andrzej Zaborowski
    qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
1819 c1713132 balrog
1820 c1713132 balrog
    qemu_set_irq(s->irq, intr && s->enable);
1821 c1713132 balrog
}
1822 c1713132 balrog
1823 c1713132 balrog
#define ICCR0        0x00        /* FICP Control register 0 */
1824 c1713132 balrog
#define ICCR1        0x04        /* FICP Control register 1 */
1825 c1713132 balrog
#define ICCR2        0x08        /* FICP Control register 2 */
1826 c1713132 balrog
#define ICDR        0x0c        /* FICP Data register */
1827 c1713132 balrog
#define ICSR0        0x14        /* FICP Status register 0 */
1828 c1713132 balrog
#define ICSR1        0x18        /* FICP Status register 1 */
1829 c1713132 balrog
#define ICFOR        0x1c        /* FICP FIFO Occupancy Status register */
1830 c1713132 balrog
1831 adfc39ea Avi Kivity
static uint64_t pxa2xx_fir_read(void *opaque, target_phys_addr_t addr,
1832 adfc39ea Avi Kivity
                                unsigned size)
1833 c1713132 balrog
{
1834 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1835 c1713132 balrog
    uint8_t ret;
1836 c1713132 balrog
1837 c1713132 balrog
    switch (addr) {
1838 c1713132 balrog
    case ICCR0:
1839 c1713132 balrog
        return s->control[0];
1840 c1713132 balrog
    case ICCR1:
1841 c1713132 balrog
        return s->control[1];
1842 c1713132 balrog
    case ICCR2:
1843 c1713132 balrog
        return s->control[2];
1844 c1713132 balrog
    case ICDR:
1845 c1713132 balrog
        s->status[0] &= ~0x01;
1846 c1713132 balrog
        s->status[1] &= ~0x72;
1847 c1713132 balrog
        if (s->rx_len) {
1848 c1713132 balrog
            s->rx_len --;
1849 c1713132 balrog
            ret = s->rx_fifo[s->rx_start ++];
1850 c1713132 balrog
            s->rx_start &= 63;
1851 c1713132 balrog
            pxa2xx_fir_update(s);
1852 c1713132 balrog
            return ret;
1853 c1713132 balrog
        }
1854 c1713132 balrog
        printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1855 c1713132 balrog
        break;
1856 c1713132 balrog
    case ICSR0:
1857 c1713132 balrog
        return s->status[0];
1858 c1713132 balrog
    case ICSR1:
1859 c1713132 balrog
        return s->status[1] | (1 << 3);                        /* TNF */
1860 c1713132 balrog
    case ICFOR:
1861 c1713132 balrog
        return s->rx_len;
1862 c1713132 balrog
    default:
1863 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1864 c1713132 balrog
        break;
1865 c1713132 balrog
    }
1866 c1713132 balrog
    return 0;
1867 c1713132 balrog
}
1868 c1713132 balrog
1869 c227f099 Anthony Liguori
static void pxa2xx_fir_write(void *opaque, target_phys_addr_t addr,
1870 adfc39ea Avi Kivity
                             uint64_t value64, unsigned size)
1871 c1713132 balrog
{
1872 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1873 adfc39ea Avi Kivity
    uint32_t value = value64;
1874 c1713132 balrog
    uint8_t ch;
1875 c1713132 balrog
1876 c1713132 balrog
    switch (addr) {
1877 c1713132 balrog
    case ICCR0:
1878 c1713132 balrog
        s->control[0] = value;
1879 c1713132 balrog
        if (!(value & (1 << 4)))                        /* RXE */
1880 c1713132 balrog
            s->rx_len = s->rx_start = 0;
1881 3ffd710e Blue Swirl
        if (!(value & (1 << 3))) {                      /* TXE */
1882 3ffd710e Blue Swirl
            /* Nop */
1883 3ffd710e Blue Swirl
        }
1884 c1713132 balrog
        s->enable = value & 1;                                /* ITR */
1885 c1713132 balrog
        if (!s->enable)
1886 c1713132 balrog
            s->status[0] = 0;
1887 c1713132 balrog
        pxa2xx_fir_update(s);
1888 c1713132 balrog
        break;
1889 c1713132 balrog
    case ICCR1:
1890 c1713132 balrog
        s->control[1] = value;
1891 c1713132 balrog
        break;
1892 c1713132 balrog
    case ICCR2:
1893 c1713132 balrog
        s->control[2] = value & 0x3f;
1894 c1713132 balrog
        pxa2xx_fir_update(s);
1895 c1713132 balrog
        break;
1896 c1713132 balrog
    case ICDR:
1897 c1713132 balrog
        if (s->control[2] & (1 << 2))                        /* TXP */
1898 c1713132 balrog
            ch = value;
1899 c1713132 balrog
        else
1900 c1713132 balrog
            ch = ~value;
1901 c1713132 balrog
        if (s->chr && s->enable && (s->control[0] & (1 << 3)))        /* TXE */
1902 2cc6e0a1 Anthony Liguori
            qemu_chr_fe_write(s->chr, &ch, 1);
1903 c1713132 balrog
        break;
1904 c1713132 balrog
    case ICSR0:
1905 c1713132 balrog
        s->status[0] &= ~(value & 0x66);
1906 c1713132 balrog
        pxa2xx_fir_update(s);
1907 c1713132 balrog
        break;
1908 c1713132 balrog
    case ICFOR:
1909 c1713132 balrog
        break;
1910 c1713132 balrog
    default:
1911 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1912 c1713132 balrog
    }
1913 c1713132 balrog
}
1914 c1713132 balrog
1915 adfc39ea Avi Kivity
static const MemoryRegionOps pxa2xx_fir_ops = {
1916 adfc39ea Avi Kivity
    .read = pxa2xx_fir_read,
1917 adfc39ea Avi Kivity
    .write = pxa2xx_fir_write,
1918 adfc39ea Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1919 c1713132 balrog
};
1920 c1713132 balrog
1921 c1713132 balrog
static int pxa2xx_fir_is_empty(void *opaque)
1922 c1713132 balrog
{
1923 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1924 c1713132 balrog
    return (s->rx_len < 64);
1925 c1713132 balrog
}
1926 c1713132 balrog
1927 c1713132 balrog
static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1928 c1713132 balrog
{
1929 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1930 c1713132 balrog
    if (!(s->control[0] & (1 << 4)))                        /* RXE */
1931 c1713132 balrog
        return;
1932 c1713132 balrog
1933 c1713132 balrog
    while (size --) {
1934 c1713132 balrog
        s->status[1] |= 1 << 4;                                /* EOF */
1935 c1713132 balrog
        if (s->rx_len >= 64) {
1936 c1713132 balrog
            s->status[1] |= 1 << 6;                        /* ROR */
1937 c1713132 balrog
            break;
1938 c1713132 balrog
        }
1939 c1713132 balrog
1940 c1713132 balrog
        if (s->control[2] & (1 << 3))                        /* RXP */
1941 c1713132 balrog
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1942 c1713132 balrog
        else
1943 c1713132 balrog
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1944 c1713132 balrog
    }
1945 c1713132 balrog
1946 c1713132 balrog
    pxa2xx_fir_update(s);
1947 c1713132 balrog
}
1948 c1713132 balrog
1949 c1713132 balrog
static void pxa2xx_fir_event(void *opaque, int event)
1950 c1713132 balrog
{
1951 c1713132 balrog
}
1952 c1713132 balrog
1953 aa941b94 balrog
static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1954 aa941b94 balrog
{
1955 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1956 aa941b94 balrog
    int i;
1957 aa941b94 balrog
1958 aa941b94 balrog
    qemu_put_be32(f, s->enable);
1959 aa941b94 balrog
1960 aa941b94 balrog
    qemu_put_8s(f, &s->control[0]);
1961 aa941b94 balrog
    qemu_put_8s(f, &s->control[1]);
1962 aa941b94 balrog
    qemu_put_8s(f, &s->control[2]);
1963 aa941b94 balrog
    qemu_put_8s(f, &s->status[0]);
1964 aa941b94 balrog
    qemu_put_8s(f, &s->status[1]);
1965 aa941b94 balrog
1966 aa941b94 balrog
    qemu_put_byte(f, s->rx_len);
1967 aa941b94 balrog
    for (i = 0; i < s->rx_len; i ++)
1968 aa941b94 balrog
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
1969 aa941b94 balrog
}
1970 aa941b94 balrog
1971 aa941b94 balrog
static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
1972 aa941b94 balrog
{
1973 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1974 aa941b94 balrog
    int i;
1975 aa941b94 balrog
1976 aa941b94 balrog
    s->enable = qemu_get_be32(f);
1977 aa941b94 balrog
1978 aa941b94 balrog
    qemu_get_8s(f, &s->control[0]);
1979 aa941b94 balrog
    qemu_get_8s(f, &s->control[1]);
1980 aa941b94 balrog
    qemu_get_8s(f, &s->control[2]);
1981 aa941b94 balrog
    qemu_get_8s(f, &s->status[0]);
1982 aa941b94 balrog
    qemu_get_8s(f, &s->status[1]);
1983 aa941b94 balrog
1984 aa941b94 balrog
    s->rx_len = qemu_get_byte(f);
1985 aa941b94 balrog
    s->rx_start = 0;
1986 aa941b94 balrog
    for (i = 0; i < s->rx_len; i ++)
1987 aa941b94 balrog
        s->rx_fifo[i] = qemu_get_byte(f);
1988 aa941b94 balrog
1989 aa941b94 balrog
    return 0;
1990 aa941b94 balrog
}
1991 aa941b94 balrog
1992 adfc39ea Avi Kivity
static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
1993 adfc39ea Avi Kivity
                target_phys_addr_t base,
1994 2115c019 Andrzej Zaborowski
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
1995 c1713132 balrog
                CharDriverState *chr)
1996 c1713132 balrog
{
1997 bc24a225 Paul Brook
    PXA2xxFIrState *s = (PXA2xxFIrState *)
1998 7267c094 Anthony Liguori
            g_malloc0(sizeof(PXA2xxFIrState));
1999 c1713132 balrog
2000 c1713132 balrog
    s->irq = irq;
2001 2115c019 Andrzej Zaborowski
    s->rx_dma = rx_dma;
2002 2115c019 Andrzej Zaborowski
    s->tx_dma = tx_dma;
2003 c1713132 balrog
    s->chr = chr;
2004 c1713132 balrog
2005 c1713132 balrog
    pxa2xx_fir_reset(s);
2006 c1713132 balrog
2007 adfc39ea Avi Kivity
    memory_region_init_io(&s->iomem, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
2008 adfc39ea Avi Kivity
    memory_region_add_subregion(sysmem, base, &s->iomem);
2009 c1713132 balrog
2010 c1713132 balrog
    if (chr)
2011 c1713132 balrog
        qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
2012 c1713132 balrog
                        pxa2xx_fir_rx, pxa2xx_fir_event, s);
2013 c1713132 balrog
2014 0be71e32 Alex Williamson
    register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
2015 0be71e32 Alex Williamson
                    pxa2xx_fir_load, s);
2016 aa941b94 balrog
2017 c1713132 balrog
    return s;
2018 c1713132 balrog
}
2019 c1713132 balrog
2020 38641a52 balrog
static void pxa2xx_reset(void *opaque, int line, int level)
2021 c1713132 balrog
{
2022 bc24a225 Paul Brook
    PXA2xxState *s = (PXA2xxState *) opaque;
2023 38641a52 balrog
2024 c1713132 balrog
    if (level && (s->pm_regs[PCFR >> 2] & 0x10)) {        /* GPR_EN */
2025 43824588 Andreas Färber
        cpu_reset(CPU(s->cpu));
2026 c1713132 balrog
        /* TODO: reset peripherals */
2027 c1713132 balrog
    }
2028 c1713132 balrog
}
2029 c1713132 balrog
2030 c1713132 balrog
/* Initialise a PXA270 integrated chip (ARM based core).  */
2031 a6dc4c2d Richard Henderson
PXA2xxState *pxa270_init(MemoryRegion *address_space,
2032 a6dc4c2d Richard Henderson
                         unsigned int sdram_size, const char *revision)
2033 c1713132 balrog
{
2034 bc24a225 Paul Brook
    PXA2xxState *s;
2035 adfc39ea Avi Kivity
    int i;
2036 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
2037 7267c094 Anthony Liguori
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2038 c1713132 balrog
2039 4207117c balrog
    if (revision && strncmp(revision, "pxa27", 5)) {
2040 4207117c balrog
        fprintf(stderr, "Machine requires a PXA27x processor.\n");
2041 4207117c balrog
        exit(1);
2042 4207117c balrog
    }
2043 aaed909a bellard
    if (!revision)
2044 aaed909a bellard
        revision = "pxa270";
2045 aaed909a bellard
    
2046 43824588 Andreas Färber
    s->cpu = cpu_arm_init(revision);
2047 43824588 Andreas Färber
    if (s->cpu == NULL) {
2048 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
2049 aaed909a bellard
        exit(1);
2050 aaed909a bellard
    }
2051 38641a52 balrog
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2052 38641a52 balrog
2053 d95b2f8d balrog
    /* SDRAM & Internal Memory Storage */
2054 c5705a77 Avi Kivity
    memory_region_init_ram(&s->sdram, "pxa270.sdram", sdram_size);
2055 c5705a77 Avi Kivity
    vmstate_register_ram_global(&s->sdram);
2056 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2057 c5705a77 Avi Kivity
    memory_region_init_ram(&s->internal, "pxa270.internal", 0x40000);
2058 c5705a77 Avi Kivity
    vmstate_register_ram_global(&s->internal);
2059 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2060 adfc39ea Avi Kivity
                                &s->internal);
2061 d95b2f8d balrog
2062 f161bcd0 Andreas Färber
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2063 c1713132 balrog
2064 e1f8c729 Dmitry Eremin-Solenikov
    s->dma = pxa27x_dma_init(0x40000000,
2065 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2066 c1713132 balrog
2067 797e9542 Dmitry Eremin-Solenikov
    sysbus_create_varargs("pxa27x-timer", 0x40a00000,
2068 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2069 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2070 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2071 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2072 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
2073 797e9542 Dmitry Eremin-Solenikov
                    NULL);
2074 a171fe39 balrog
2075 43824588 Andreas Färber
    s->gpio = pxa2xx_gpio_init(0x40e00000, &s->cpu->env, s->pic, 121);
2076 c1713132 balrog
2077 751c6a17 Gerd Hoffmann
    dinfo = drive_get(IF_SD, 0, 0);
2078 751c6a17 Gerd Hoffmann
    if (!dinfo) {
2079 e4bcb14c ths
        fprintf(stderr, "qemu: missing SecureDigital device\n");
2080 e4bcb14c ths
        exit(1);
2081 e4bcb14c ths
    }
2082 2bf90458 Benoît Canet
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2083 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2084 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2085 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2086 a171fe39 balrog
2087 fb50cfe4 Richard Henderson
    for (i = 0; pxa270_serial[i].io_base; i++) {
2088 fb50cfe4 Richard Henderson
        if (serial_hds[i]) {
2089 a6dc4c2d Richard Henderson
            serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
2090 fb50cfe4 Richard Henderson
                           qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2091 2ff0c7c3 Richard Henderson
                           14857000 / 16, serial_hds[i],
2092 fb50cfe4 Richard Henderson
                           DEVICE_NATIVE_ENDIAN);
2093 fb50cfe4 Richard Henderson
        } else {
2094 c1713132 balrog
            break;
2095 fb50cfe4 Richard Henderson
        }
2096 fb50cfe4 Richard Henderson
    }
2097 c1713132 balrog
    if (serial_hds[i])
2098 adfc39ea Avi Kivity
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2099 e1f8c729 Dmitry Eremin-Solenikov
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2100 2115c019 Andrzej Zaborowski
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2101 2115c019 Andrzej Zaborowski
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2102 2115c019 Andrzej Zaborowski
                        serial_hds[i]);
2103 c1713132 balrog
2104 5a6fdd91 Benoît Canet
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2105 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2106 a171fe39 balrog
2107 c1713132 balrog
    s->cm_base = 0x41300000;
2108 82d17978 balrog
    s->cm_regs[CCCR >> 2] = 0x02000210;        /* 416.0 MHz */
2109 c1713132 balrog
    s->clkcfg = 0x00000009;                /* Turbo mode active */
2110 adfc39ea Avi Kivity
    memory_region_init_io(&s->cm_iomem, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2111 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
2112 ae1f90de Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2113 c1713132 balrog
2114 43824588 Andreas Färber
    cpu_arm_set_cp_io(&s->cpu->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2115 dc2a9045 Peter Maydell
    pxa2xx_setup_cp14(s);
2116 c1713132 balrog
2117 c1713132 balrog
    s->mm_base = 0x48000000;
2118 c1713132 balrog
    s->mm_regs[MDMRS >> 2] = 0x00020002;
2119 c1713132 balrog
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2120 c1713132 balrog
    s->mm_regs[MECR >> 2] = 0x00000001;        /* Two PC Card sockets */
2121 adfc39ea Avi Kivity
    memory_region_init_io(&s->mm_iomem, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2122 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
2123 d102d495 Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2124 c1713132 balrog
2125 2a163929 balrog
    s->pm_base = 0x40f00000;
2126 adfc39ea Avi Kivity
    memory_region_init_io(&s->pm_iomem, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2127 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
2128 f0ab24ce Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2129 2a163929 balrog
2130 c1713132 balrog
    for (i = 0; pxa27x_ssp[i].io_base; i ++);
2131 7267c094 Anthony Liguori
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2132 c1713132 balrog
    for (i = 0; pxa27x_ssp[i].io_base; i ++) {
2133 a984a69e Paul Brook
        DeviceState *dev;
2134 a984a69e Paul Brook
        dev = sysbus_create_simple("pxa2xx-ssp", pxa27x_ssp[i].io_base,
2135 e1f8c729 Dmitry Eremin-Solenikov
                        qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
2136 02e2da45 Paul Brook
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2137 c1713132 balrog
    }
2138 c1713132 balrog
2139 a171fe39 balrog
    if (usb_enabled) {
2140 61d3cf93 Paul Brook
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2141 e1f8c729 Dmitry Eremin-Solenikov
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2142 a171fe39 balrog
    }
2143 a171fe39 balrog
2144 354a8c06 Benoît Canet
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2145 354a8c06 Benoît Canet
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2146 a171fe39 balrog
2147 8a231487 Andrzej Zaborowski
    sysbus_create_simple("pxa2xx_rtc", 0x40900000,
2148 8a231487 Andrzej Zaborowski
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2149 c1713132 balrog
2150 e1f8c729 Dmitry Eremin-Solenikov
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2151 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2152 e1f8c729 Dmitry Eremin-Solenikov
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2153 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2154 c1713132 balrog
2155 9c843933 Avi Kivity
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2156 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2157 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2158 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2159 c1713132 balrog
2160 6cd816b8 Benoît Canet
    s->kp = pxa27x_keypad_init(address_space, 0x41500000,
2161 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
2162 31b87f2e balrog
2163 c1713132 balrog
    /* GPIO1 resets the processor */
2164 fe8f096b ths
    /* The handler can be overridden by board-specific code */
2165 0bb53337 Dmitry Eremin-Solenikov
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2166 c1713132 balrog
    return s;
2167 c1713132 balrog
}
2168 c1713132 balrog
2169 c1713132 balrog
/* Initialise a PXA255 integrated chip (ARM based core).  */
2170 a6dc4c2d Richard Henderson
PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
2171 c1713132 balrog
{
2172 bc24a225 Paul Brook
    PXA2xxState *s;
2173 adfc39ea Avi Kivity
    int i;
2174 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
2175 aaed909a bellard
2176 7267c094 Anthony Liguori
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2177 c1713132 balrog
2178 43824588 Andreas Färber
    s->cpu = cpu_arm_init("pxa255");
2179 43824588 Andreas Färber
    if (s->cpu == NULL) {
2180 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
2181 aaed909a bellard
        exit(1);
2182 aaed909a bellard
    }
2183 38641a52 balrog
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2184 38641a52 balrog
2185 d95b2f8d balrog
    /* SDRAM & Internal Memory Storage */
2186 c5705a77 Avi Kivity
    memory_region_init_ram(&s->sdram, "pxa255.sdram", sdram_size);
2187 c5705a77 Avi Kivity
    vmstate_register_ram_global(&s->sdram);
2188 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2189 c5705a77 Avi Kivity
    memory_region_init_ram(&s->internal, "pxa255.internal",
2190 adfc39ea Avi Kivity
                           PXA2XX_INTERNAL_SIZE);
2191 c5705a77 Avi Kivity
    vmstate_register_ram_global(&s->internal);
2192 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2193 adfc39ea Avi Kivity
                                &s->internal);
2194 d95b2f8d balrog
2195 f161bcd0 Andreas Färber
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2196 c1713132 balrog
2197 e1f8c729 Dmitry Eremin-Solenikov
    s->dma = pxa255_dma_init(0x40000000,
2198 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2199 c1713132 balrog
2200 797e9542 Dmitry Eremin-Solenikov
    sysbus_create_varargs("pxa25x-timer", 0x40a00000,
2201 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2202 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2203 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2204 797e9542 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2205 797e9542 Dmitry Eremin-Solenikov
                    NULL);
2206 a171fe39 balrog
2207 43824588 Andreas Färber
    s->gpio = pxa2xx_gpio_init(0x40e00000, &s->cpu->env, s->pic, 85);
2208 c1713132 balrog
2209 751c6a17 Gerd Hoffmann
    dinfo = drive_get(IF_SD, 0, 0);
2210 751c6a17 Gerd Hoffmann
    if (!dinfo) {
2211 e4bcb14c ths
        fprintf(stderr, "qemu: missing SecureDigital device\n");
2212 e4bcb14c ths
        exit(1);
2213 e4bcb14c ths
    }
2214 2bf90458 Benoît Canet
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2215 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2216 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2217 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2218 a171fe39 balrog
2219 fb50cfe4 Richard Henderson
    for (i = 0; pxa255_serial[i].io_base; i++) {
2220 2d48377a Blue Swirl
        if (serial_hds[i]) {
2221 a6dc4c2d Richard Henderson
            serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
2222 fb50cfe4 Richard Henderson
                           qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2223 2ff0c7c3 Richard Henderson
                           14745600 / 16, serial_hds[i],
2224 fb50cfe4 Richard Henderson
                           DEVICE_NATIVE_ENDIAN);
2225 2d48377a Blue Swirl
        } else {
2226 c1713132 balrog
            break;
2227 2d48377a Blue Swirl
        }
2228 fb50cfe4 Richard Henderson
    }
2229 c1713132 balrog
    if (serial_hds[i])
2230 adfc39ea Avi Kivity
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2231 e1f8c729 Dmitry Eremin-Solenikov
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2232 2115c019 Andrzej Zaborowski
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2233 2115c019 Andrzej Zaborowski
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2234 2115c019 Andrzej Zaborowski
                        serial_hds[i]);
2235 c1713132 balrog
2236 5a6fdd91 Benoît Canet
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2237 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2238 a171fe39 balrog
2239 c1713132 balrog
    s->cm_base = 0x41300000;
2240 82d17978 balrog
    s->cm_regs[CCCR >> 2] = 0x02000210;        /* 416.0 MHz */
2241 c1713132 balrog
    s->clkcfg = 0x00000009;                /* Turbo mode active */
2242 adfc39ea Avi Kivity
    memory_region_init_io(&s->cm_iomem, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2243 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
2244 ae1f90de Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2245 c1713132 balrog
2246 43824588 Andreas Färber
    cpu_arm_set_cp_io(&s->cpu->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2247 dc2a9045 Peter Maydell
    pxa2xx_setup_cp14(s);
2248 c1713132 balrog
2249 c1713132 balrog
    s->mm_base = 0x48000000;
2250 c1713132 balrog
    s->mm_regs[MDMRS >> 2] = 0x00020002;
2251 c1713132 balrog
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2252 c1713132 balrog
    s->mm_regs[MECR >> 2] = 0x00000001;        /* Two PC Card sockets */
2253 adfc39ea Avi Kivity
    memory_region_init_io(&s->mm_iomem, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2254 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
2255 d102d495 Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2256 c1713132 balrog
2257 2a163929 balrog
    s->pm_base = 0x40f00000;
2258 adfc39ea Avi Kivity
    memory_region_init_io(&s->pm_iomem, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2259 adfc39ea Avi Kivity
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
2260 f0ab24ce Juan Quintela
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2261 2a163929 balrog
2262 c1713132 balrog
    for (i = 0; pxa255_ssp[i].io_base; i ++);
2263 7267c094 Anthony Liguori
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2264 c1713132 balrog
    for (i = 0; pxa255_ssp[i].io_base; i ++) {
2265 a984a69e Paul Brook
        DeviceState *dev;
2266 a984a69e Paul Brook
        dev = sysbus_create_simple("pxa2xx-ssp", pxa255_ssp[i].io_base,
2267 e1f8c729 Dmitry Eremin-Solenikov
                        qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
2268 02e2da45 Paul Brook
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2269 c1713132 balrog
    }
2270 c1713132 balrog
2271 a171fe39 balrog
    if (usb_enabled) {
2272 61d3cf93 Paul Brook
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2273 e1f8c729 Dmitry Eremin-Solenikov
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2274 a171fe39 balrog
    }
2275 a171fe39 balrog
2276 354a8c06 Benoît Canet
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2277 354a8c06 Benoît Canet
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2278 a171fe39 balrog
2279 8a231487 Andrzej Zaborowski
    sysbus_create_simple("pxa2xx_rtc", 0x40900000,
2280 8a231487 Andrzej Zaborowski
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2281 c1713132 balrog
2282 e1f8c729 Dmitry Eremin-Solenikov
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2283 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2284 e1f8c729 Dmitry Eremin-Solenikov
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2285 e1f8c729 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2286 c1713132 balrog
2287 9c843933 Avi Kivity
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2288 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2289 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2290 2115c019 Andrzej Zaborowski
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2291 c1713132 balrog
2292 c1713132 balrog
    /* GPIO1 resets the processor */
2293 fe8f096b ths
    /* The handler can be overridden by board-specific code */
2294 0bb53337 Dmitry Eremin-Solenikov
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2295 c1713132 balrog
    return s;
2296 c1713132 balrog
}
2297 e3b42536 Paul Brook
2298 999e12bb Anthony Liguori
static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
2299 999e12bb Anthony Liguori
{
2300 999e12bb Anthony Liguori
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
2301 999e12bb Anthony Liguori
2302 999e12bb Anthony Liguori
    sdc->init = pxa2xx_ssp_init;
2303 999e12bb Anthony Liguori
}
2304 999e12bb Anthony Liguori
2305 39bffca2 Anthony Liguori
static TypeInfo pxa2xx_ssp_info = {
2306 39bffca2 Anthony Liguori
    .name          = "pxa2xx-ssp",
2307 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
2308 39bffca2 Anthony Liguori
    .instance_size = sizeof(PXA2xxSSPState),
2309 39bffca2 Anthony Liguori
    .class_init    = pxa2xx_ssp_class_init,
2310 999e12bb Anthony Liguori
};
2311 999e12bb Anthony Liguori
2312 83f7d43a Andreas Färber
static void pxa2xx_register_types(void)
2313 e3b42536 Paul Brook
{
2314 39bffca2 Anthony Liguori
    type_register_static(&pxa2xx_i2c_slave_info);
2315 39bffca2 Anthony Liguori
    type_register_static(&pxa2xx_ssp_info);
2316 39bffca2 Anthony Liguori
    type_register_static(&pxa2xx_i2c_info);
2317 39bffca2 Anthony Liguori
    type_register_static(&pxa2xx_rtc_sysbus_info);
2318 e3b42536 Paul Brook
}
2319 e3b42536 Paul Brook
2320 83f7d43a Andreas Färber
type_init(pxa2xx_register_types)