Statistics
| Branch: | Revision:

root / hw / pci.h @ de9352bc

History | View | Annotate | Download (10.9 kB)

1 87ecb68b pbrook
#ifndef QEMU_PCI_H
2 87ecb68b pbrook
#define QEMU_PCI_H
3 87ecb68b pbrook
4 376253ec aliguori
#include "qemu-common.h"
5 376253ec aliguori
6 6b1b92d3 Paul Brook
#include "qdev.h"
7 6b1b92d3 Paul Brook
8 87ecb68b pbrook
/* PCI includes legacy ISA access.  */
9 87ecb68b pbrook
#include "isa.h"
10 87ecb68b pbrook
11 87ecb68b pbrook
/* PCI bus */
12 87ecb68b pbrook
13 3ae80618 aliguori
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
14 3ae80618 aliguori
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
15 3ae80618 aliguori
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
16 3ae80618 aliguori
17 a770dc7e aliguori
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
18 a770dc7e aliguori
#include "pci_ids.h"
19 173a543b blueswir1
20 a770dc7e aliguori
/* QEMU-specific Vendor and Device ID definitions */
21 6f338c34 aliguori
22 a770dc7e aliguori
/* IBM (0x1014) */
23 a770dc7e aliguori
#define PCI_DEVICE_ID_IBM_440GX          0x027f
24 4ebcf884 blueswir1
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
25 deb54399 aliguori
26 a770dc7e aliguori
/* Hitachi (0x1054) */
27 deb54399 aliguori
#define PCI_VENDOR_ID_HITACHI            0x1054
28 a770dc7e aliguori
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
29 deb54399 aliguori
30 a770dc7e aliguori
/* Apple (0x106b) */
31 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
32 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
33 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
34 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
35 a770dc7e aliguori
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
36 deb54399 aliguori
37 a770dc7e aliguori
/* Realtek (0x10ec) */
38 a770dc7e aliguori
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
39 deb54399 aliguori
40 a770dc7e aliguori
/* Xilinx (0x10ee) */
41 a770dc7e aliguori
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
42 deb54399 aliguori
43 a770dc7e aliguori
/* Marvell (0x11ab) */
44 a770dc7e aliguori
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
45 deb54399 aliguori
46 a770dc7e aliguori
/* QEMU/Bochs VGA (0x1234) */
47 4ebcf884 blueswir1
#define PCI_VENDOR_ID_QEMU               0x1234
48 4ebcf884 blueswir1
#define PCI_DEVICE_ID_QEMU_VGA           0x1111
49 4ebcf884 blueswir1
50 a770dc7e aliguori
/* VMWare (0x15ad) */
51 deb54399 aliguori
#define PCI_VENDOR_ID_VMWARE             0x15ad
52 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
53 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
54 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
55 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
56 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729
57 deb54399 aliguori
58 cef3017c aliguori
/* Intel (0x8086) */
59 a770dc7e aliguori
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
60 d6fd1e66 Stefan Weil
#define PCI_DEVICE_ID_INTEL_82557        0x1229
61 74c62ba8 aurel32
62 deb54399 aliguori
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
63 d350d97d aliguori
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
64 d350d97d aliguori
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
65 d350d97d aliguori
#define PCI_SUBDEVICE_ID_QEMU            0x1100
66 d350d97d aliguori
67 d350d97d aliguori
#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
68 d350d97d aliguori
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
69 d350d97d aliguori
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
70 14d50bef aliguori
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
71 d350d97d aliguori
72 4f8589e1 Isaku Yamahata
typedef uint64_t pcibus_t;
73 4f8589e1 Isaku Yamahata
#define FMT_PCIBUS                      PRIx64
74 6e355d90 Isaku Yamahata
75 87ecb68b pbrook
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
76 87ecb68b pbrook
                                uint32_t address, uint32_t data, int len);
77 87ecb68b pbrook
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
78 87ecb68b pbrook
                                   uint32_t address, int len);
79 87ecb68b pbrook
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
80 6e355d90 Isaku Yamahata
                                pcibus_t addr, pcibus_t size, int type);
81 5851e08c aliguori
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
82 87ecb68b pbrook
83 87ecb68b pbrook
typedef struct PCIIORegion {
84 6e355d90 Isaku Yamahata
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
85 6e355d90 Isaku Yamahata
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
86 6e355d90 Isaku Yamahata
    pcibus_t size;
87 a0c7a97e Isaku Yamahata
    pcibus_t filtered_size;
88 87ecb68b pbrook
    uint8_t type;
89 87ecb68b pbrook
    PCIMapIORegionFunc *map_func;
90 87ecb68b pbrook
} PCIIORegion;
91 87ecb68b pbrook
92 87ecb68b pbrook
#define PCI_ROM_SLOT 6
93 87ecb68b pbrook
#define PCI_NUM_REGIONS 7
94 87ecb68b pbrook
95 fb58a897 Isaku Yamahata
#include "pci_regs.h"
96 fb58a897 Isaku Yamahata
97 fb58a897 Isaku Yamahata
/* PCI HEADER_TYPE */
98 6407f373 Isaku Yamahata
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
99 8098ed41 aurel32
100 8098ed41 aurel32
#define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
101 8098ed41 aurel32
                PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
102 8098ed41 aurel32
                PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
103 8098ed41 aurel32
104 8098ed41 aurel32
#define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
105 8098ed41 aurel32
106 475dc65f aurel32
/* Bits in the PCI Command Register (PCI 2.3 spec) */
107 475dc65f aurel32
#define PCI_COMMAND_RESERVED        0xf800
108 475dc65f aurel32
109 475dc65f aurel32
#define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
110 475dc65f aurel32
111 b7ee1603 Michael S. Tsirkin
/* Size of the standard PCI config header */
112 b7ee1603 Michael S. Tsirkin
#define PCI_CONFIG_HEADER_SIZE 0x40
113 b7ee1603 Michael S. Tsirkin
/* Size of the standard PCI config space */
114 b7ee1603 Michael S. Tsirkin
#define PCI_CONFIG_SPACE_SIZE 0x100
115 a9f49946 Isaku Yamahata
/* Size of the standart PCIe config space: 4KB */
116 a9f49946 Isaku Yamahata
#define PCIE_CONFIG_SPACE_SIZE  0x1000
117 b7ee1603 Michael S. Tsirkin
118 e369cad7 Isaku Yamahata
#define PCI_NUM_PINS 4 /* A-D */
119 e369cad7 Isaku Yamahata
120 02eb84d0 Michael S. Tsirkin
/* Bits in cap_present field. */
121 02eb84d0 Michael S. Tsirkin
enum {
122 02eb84d0 Michael S. Tsirkin
    QEMU_PCI_CAP_MSIX = 0x1,
123 a9f49946 Isaku Yamahata
    QEMU_PCI_CAP_EXPRESS = 0x2,
124 02eb84d0 Michael S. Tsirkin
};
125 02eb84d0 Michael S. Tsirkin
126 87ecb68b pbrook
struct PCIDevice {
127 6b1b92d3 Paul Brook
    DeviceState qdev;
128 87ecb68b pbrook
    /* PCI config space */
129 a9f49946 Isaku Yamahata
    uint8_t *config;
130 b7ee1603 Michael S. Tsirkin
131 bd4b65ee Michael S. Tsirkin
    /* Used to enable config checks on load. Note that writeable bits are
132 bd4b65ee Michael S. Tsirkin
     * never checked even if set in cmask. */
133 a9f49946 Isaku Yamahata
    uint8_t *cmask;
134 bd4b65ee Michael S. Tsirkin
135 b7ee1603 Michael S. Tsirkin
    /* Used to implement R/W bytes */
136 a9f49946 Isaku Yamahata
    uint8_t *wmask;
137 87ecb68b pbrook
138 6f4cbd39 Michael S. Tsirkin
    /* Used to allocate config space for capabilities. */
139 a9f49946 Isaku Yamahata
    uint8_t *used;
140 6f4cbd39 Michael S. Tsirkin
141 87ecb68b pbrook
    /* the following fields are read only */
142 87ecb68b pbrook
    PCIBus *bus;
143 54586bd1 Gerd Hoffmann
    uint32_t devfn;
144 87ecb68b pbrook
    char name[64];
145 87ecb68b pbrook
    PCIIORegion io_regions[PCI_NUM_REGIONS];
146 87ecb68b pbrook
147 87ecb68b pbrook
    /* do not access the following fields */
148 87ecb68b pbrook
    PCIConfigReadFunc *config_read;
149 87ecb68b pbrook
    PCIConfigWriteFunc *config_write;
150 87ecb68b pbrook
151 87ecb68b pbrook
    /* IRQ objects for the INTA-INTD pins.  */
152 87ecb68b pbrook
    qemu_irq *irq;
153 87ecb68b pbrook
154 87ecb68b pbrook
    /* Current IRQ levels.  Used internally by the generic PCI code.  */
155 d036bb21 Michael S. Tsirkin
    uint8_t irq_state;
156 02eb84d0 Michael S. Tsirkin
157 02eb84d0 Michael S. Tsirkin
    /* Capability bits */
158 02eb84d0 Michael S. Tsirkin
    uint32_t cap_present;
159 02eb84d0 Michael S. Tsirkin
160 02eb84d0 Michael S. Tsirkin
    /* Offset of MSI-X capability in config space */
161 02eb84d0 Michael S. Tsirkin
    uint8_t msix_cap;
162 02eb84d0 Michael S. Tsirkin
163 02eb84d0 Michael S. Tsirkin
    /* MSI-X entries */
164 02eb84d0 Michael S. Tsirkin
    int msix_entries_nr;
165 02eb84d0 Michael S. Tsirkin
166 02eb84d0 Michael S. Tsirkin
    /* Space to store MSIX table */
167 02eb84d0 Michael S. Tsirkin
    uint8_t *msix_table_page;
168 02eb84d0 Michael S. Tsirkin
    /* MMIO index used to map MSIX table and pending bit entries. */
169 02eb84d0 Michael S. Tsirkin
    int msix_mmio_index;
170 02eb84d0 Michael S. Tsirkin
    /* Reference-count for entries actually in use by driver. */
171 02eb84d0 Michael S. Tsirkin
    unsigned *msix_entry_used;
172 02eb84d0 Michael S. Tsirkin
    /* Region including the MSI-X table */
173 02eb84d0 Michael S. Tsirkin
    uint32_t msix_bar_size;
174 f16c4abf Juan Quintela
    /* Version id needed for VMState */
175 f16c4abf Juan Quintela
    int32_t version_id;
176 c2039bd0 Anthony Liguori
177 c2039bd0 Anthony Liguori
    /* Location of option rom */
178 8c52c8f3 Gerd Hoffmann
    char *romfile;
179 c2039bd0 Anthony Liguori
    ram_addr_t rom_offset;
180 87ecb68b pbrook
};
181 87ecb68b pbrook
182 87ecb68b pbrook
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
183 87ecb68b pbrook
                               int instance_size, int devfn,
184 87ecb68b pbrook
                               PCIConfigReadFunc *config_read,
185 87ecb68b pbrook
                               PCIConfigWriteFunc *config_write);
186 87ecb68b pbrook
187 28c2c264 Avi Kivity
void pci_register_bar(PCIDevice *pci_dev, int region_num,
188 6e355d90 Isaku Yamahata
                            pcibus_t size, int type,
189 87ecb68b pbrook
                            PCIMapIORegionFunc *map_func);
190 87ecb68b pbrook
191 6f4cbd39 Michael S. Tsirkin
int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
192 6f4cbd39 Michael S. Tsirkin
193 6f4cbd39 Michael S. Tsirkin
void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
194 6f4cbd39 Michael S. Tsirkin
195 6f4cbd39 Michael S. Tsirkin
void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
196 6f4cbd39 Michael S. Tsirkin
197 6f4cbd39 Michael S. Tsirkin
uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
198 6f4cbd39 Michael S. Tsirkin
199 6f4cbd39 Michael S. Tsirkin
200 87ecb68b pbrook
uint32_t pci_default_read_config(PCIDevice *d,
201 87ecb68b pbrook
                                 uint32_t address, int len);
202 87ecb68b pbrook
void pci_default_write_config(PCIDevice *d,
203 87ecb68b pbrook
                              uint32_t address, uint32_t val, int len);
204 87ecb68b pbrook
void pci_device_save(PCIDevice *s, QEMUFile *f);
205 87ecb68b pbrook
int pci_device_load(PCIDevice *s, QEMUFile *f);
206 87ecb68b pbrook
207 5d4e84c8 Juan Quintela
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
208 87ecb68b pbrook
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
209 ee995ffb Gerd Hoffmann
typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
210 21eea4b3 Gerd Hoffmann
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
211 21eea4b3 Gerd Hoffmann
                         const char *name, int devfn_min);
212 21eea4b3 Gerd Hoffmann
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
213 21eea4b3 Gerd Hoffmann
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
214 21eea4b3 Gerd Hoffmann
                  void *irq_opaque, int nirq);
215 ee995ffb Gerd Hoffmann
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
216 02e2da45 Paul Brook
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
217 02e2da45 Paul Brook
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
218 5d4e84c8 Juan Quintela
                         void *irq_opaque, int devfn_min, int nirq);
219 87ecb68b pbrook
220 2e01c8cf Blue Swirl
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
221 2e01c8cf Blue Swirl
222 5607c388 Markus Armbruster
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
223 5607c388 Markus Armbruster
                        const char *default_devaddr);
224 07caea31 Markus Armbruster
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
225 07caea31 Markus Armbruster
                               const char *default_devaddr);
226 87ecb68b pbrook
int pci_bus_num(PCIBus *s);
227 e822a52a Isaku Yamahata
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
228 c469e1dd Isaku Yamahata
PCIBus *pci_find_root_bus(int domain);
229 e822a52a Isaku Yamahata
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
230 e822a52a Isaku Yamahata
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
231 49bd1458 Markus Armbruster
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
232 87ecb68b pbrook
233 e9283f8b Jan Kiszka
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
234 e9283f8b Jan Kiszka
                     unsigned *slotp);
235 880345c4 aliguori
236 376253ec aliguori
void pci_info(Monitor *mon);
237 480b9f24 blueswir1
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
238 87ecb68b pbrook
                        pci_map_irq_fn map_irq, const char *name);
239 d6318738 Michael S. Tsirkin
PCIDevice *pci_bridge_get_device(PCIBus *bus);
240 87ecb68b pbrook
241 deb54399 aliguori
static inline void
242 64d50b8b Michael S. Tsirkin
pci_set_byte(uint8_t *config, uint8_t val)
243 64d50b8b Michael S. Tsirkin
{
244 64d50b8b Michael S. Tsirkin
    *config = val;
245 64d50b8b Michael S. Tsirkin
}
246 64d50b8b Michael S. Tsirkin
247 64d50b8b Michael S. Tsirkin
static inline uint8_t
248 64d50b8b Michael S. Tsirkin
pci_get_byte(uint8_t *config)
249 64d50b8b Michael S. Tsirkin
{
250 64d50b8b Michael S. Tsirkin
    return *config;
251 64d50b8b Michael S. Tsirkin
}
252 64d50b8b Michael S. Tsirkin
253 64d50b8b Michael S. Tsirkin
static inline void
254 14e12559 Michael S. Tsirkin
pci_set_word(uint8_t *config, uint16_t val)
255 14e12559 Michael S. Tsirkin
{
256 14e12559 Michael S. Tsirkin
    cpu_to_le16wu((uint16_t *)config, val);
257 14e12559 Michael S. Tsirkin
}
258 14e12559 Michael S. Tsirkin
259 14e12559 Michael S. Tsirkin
static inline uint16_t
260 14e12559 Michael S. Tsirkin
pci_get_word(uint8_t *config)
261 14e12559 Michael S. Tsirkin
{
262 14e12559 Michael S. Tsirkin
    return le16_to_cpupu((uint16_t *)config);
263 14e12559 Michael S. Tsirkin
}
264 14e12559 Michael S. Tsirkin
265 14e12559 Michael S. Tsirkin
static inline void
266 14e12559 Michael S. Tsirkin
pci_set_long(uint8_t *config, uint32_t val)
267 14e12559 Michael S. Tsirkin
{
268 14e12559 Michael S. Tsirkin
    cpu_to_le32wu((uint32_t *)config, val);
269 14e12559 Michael S. Tsirkin
}
270 14e12559 Michael S. Tsirkin
271 14e12559 Michael S. Tsirkin
static inline uint32_t
272 14e12559 Michael S. Tsirkin
pci_get_long(uint8_t *config)
273 14e12559 Michael S. Tsirkin
{
274 14e12559 Michael S. Tsirkin
    return le32_to_cpupu((uint32_t *)config);
275 14e12559 Michael S. Tsirkin
}
276 14e12559 Michael S. Tsirkin
277 14e12559 Michael S. Tsirkin
static inline void
278 fb5ce7d2 Isaku Yamahata
pci_set_quad(uint8_t *config, uint64_t val)
279 fb5ce7d2 Isaku Yamahata
{
280 fb5ce7d2 Isaku Yamahata
    cpu_to_le64w((uint64_t *)config, val);
281 fb5ce7d2 Isaku Yamahata
}
282 fb5ce7d2 Isaku Yamahata
283 fb5ce7d2 Isaku Yamahata
static inline uint64_t
284 fb5ce7d2 Isaku Yamahata
pci_get_quad(uint8_t *config)
285 fb5ce7d2 Isaku Yamahata
{
286 fb5ce7d2 Isaku Yamahata
    return le64_to_cpup((uint64_t *)config);
287 fb5ce7d2 Isaku Yamahata
}
288 fb5ce7d2 Isaku Yamahata
289 fb5ce7d2 Isaku Yamahata
static inline void
290 deb54399 aliguori
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
291 deb54399 aliguori
{
292 14e12559 Michael S. Tsirkin
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
293 deb54399 aliguori
}
294 deb54399 aliguori
295 deb54399 aliguori
static inline void
296 deb54399 aliguori
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
297 deb54399 aliguori
{
298 14e12559 Michael S. Tsirkin
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
299 deb54399 aliguori
}
300 deb54399 aliguori
301 173a543b blueswir1
static inline void
302 173a543b blueswir1
pci_config_set_class(uint8_t *pci_config, uint16_t val)
303 173a543b blueswir1
{
304 14e12559 Michael S. Tsirkin
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
305 173a543b blueswir1
}
306 173a543b blueswir1
307 81a322d4 Gerd Hoffmann
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
308 0aab0d3a Gerd Hoffmann
typedef struct {
309 0aab0d3a Gerd Hoffmann
    DeviceInfo qdev;
310 0aab0d3a Gerd Hoffmann
    pci_qdev_initfn init;
311 e3936fa5 Gerd Hoffmann
    PCIUnregisterFunc *exit;
312 0aab0d3a Gerd Hoffmann
    PCIConfigReadFunc *config_read;
313 0aab0d3a Gerd Hoffmann
    PCIConfigWriteFunc *config_write;
314 a9f49946 Isaku Yamahata
315 fb231628 Isaku Yamahata
    /* pci config header type */
316 3c217c14 Isaku Yamahata
    uint8_t header_type;
317 fb231628 Isaku Yamahata
318 a9f49946 Isaku Yamahata
    /* pcie stuff */
319 3c217c14 Isaku Yamahata
    int is_express;   /* is this device pci express? */
320 8c52c8f3 Gerd Hoffmann
321 8c52c8f3 Gerd Hoffmann
    /* rom bar */
322 8c52c8f3 Gerd Hoffmann
    const char *romfile;
323 0aab0d3a Gerd Hoffmann
} PCIDeviceInfo;
324 0aab0d3a Gerd Hoffmann
325 0aab0d3a Gerd Hoffmann
void pci_qdev_register(PCIDeviceInfo *info);
326 0aab0d3a Gerd Hoffmann
void pci_qdev_register_many(PCIDeviceInfo *info);
327 6b1b92d3 Paul Brook
328 499cf102 Markus Armbruster
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
329 6b1b92d3 Paul Brook
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
330 6b1b92d3 Paul Brook
331 a9f49946 Isaku Yamahata
static inline int pci_is_express(PCIDevice *d)
332 a9f49946 Isaku Yamahata
{
333 a9f49946 Isaku Yamahata
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
334 a9f49946 Isaku Yamahata
}
335 a9f49946 Isaku Yamahata
336 a9f49946 Isaku Yamahata
static inline uint32_t pci_config_size(PCIDevice *d)
337 a9f49946 Isaku Yamahata
{
338 a9f49946 Isaku Yamahata
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
339 a9f49946 Isaku Yamahata
}
340 a9f49946 Isaku Yamahata
341 f49db805 Isaku Yamahata
/* These are not pci specific. Should move into a separate header.
342 f49db805 Isaku Yamahata
 * Only pci.c uses them, so keep them here for now.
343 f49db805 Isaku Yamahata
 */
344 f49db805 Isaku Yamahata
345 f49db805 Isaku Yamahata
/* Get last byte of a range from offset + length.
346 f49db805 Isaku Yamahata
 * Undefined for ranges that wrap around 0. */
347 f49db805 Isaku Yamahata
static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
348 f49db805 Isaku Yamahata
{
349 f49db805 Isaku Yamahata
    return offset + len - 1;
350 f49db805 Isaku Yamahata
}
351 f49db805 Isaku Yamahata
352 f49db805 Isaku Yamahata
/* Check whether a given range covers a given byte. */
353 f49db805 Isaku Yamahata
static inline int range_covers_byte(uint64_t offset, uint64_t len,
354 f49db805 Isaku Yamahata
                                    uint64_t byte)
355 f49db805 Isaku Yamahata
{
356 f49db805 Isaku Yamahata
    return offset <= byte && byte <= range_get_last(offset, len);
357 f49db805 Isaku Yamahata
}
358 f49db805 Isaku Yamahata
359 f49db805 Isaku Yamahata
/* Check whether 2 given ranges overlap.
360 f49db805 Isaku Yamahata
 * Undefined if ranges that wrap around 0. */
361 f49db805 Isaku Yamahata
static inline int ranges_overlap(uint64_t first1, uint64_t len1,
362 f49db805 Isaku Yamahata
                                 uint64_t first2, uint64_t len2)
363 f49db805 Isaku Yamahata
{
364 f49db805 Isaku Yamahata
    uint64_t last1 = range_get_last(first1, len1);
365 f49db805 Isaku Yamahata
    uint64_t last2 = range_get_last(first2, len2);
366 f49db805 Isaku Yamahata
367 f49db805 Isaku Yamahata
    return !(last2 < first1 || last1 < first2);
368 f49db805 Isaku Yamahata
}
369 f49db805 Isaku Yamahata
370 87ecb68b pbrook
#endif