Statistics
| Branch: | Revision:

root / target-sparc / cpu.h @ e6e055c9

History | View | Annotate | Download (18.5 kB)

1 7a3f1944 bellard
#ifndef CPU_SPARC_H
2 7a3f1944 bellard
#define CPU_SPARC_H
3 7a3f1944 bellard
4 af7bf89b bellard
#include "config.h"
5 af7bf89b bellard
6 af7bf89b bellard
#if !defined(TARGET_SPARC64)
7 3cf1e035 bellard
#define TARGET_LONG_BITS 32
8 af7bf89b bellard
#define TARGET_FPREGS 32
9 83469015 bellard
#define TARGET_PAGE_BITS 12 /* 4k */
10 058ed88c Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 36
11 058ed88c Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
12 058ed88c Richard Henderson
#else
13 058ed88c Richard Henderson
#define TARGET_LONG_BITS 64
14 058ed88c Richard Henderson
#define TARGET_FPREGS 64
15 058ed88c Richard Henderson
#define TARGET_PAGE_BITS 13 /* 8k */
16 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 41
17 52705890 Richard Henderson
# ifdef TARGET_ABI32
18 52705890 Richard Henderson
#  define TARGET_VIRT_ADDR_SPACE_BITS 32
19 52705890 Richard Henderson
# else
20 52705890 Richard Henderson
#  define TARGET_VIRT_ADDR_SPACE_BITS 44
21 52705890 Richard Henderson
# endif
22 af7bf89b bellard
#endif
23 3cf1e035 bellard
24 c2764719 pbrook
#define CPUState struct CPUSPARCState
25 c2764719 pbrook
26 7a3f1944 bellard
#include "cpu-defs.h"
27 7a3f1944 bellard
28 7a0e1f41 bellard
#include "softfloat.h"
29 7a0e1f41 bellard
30 1fddef4b bellard
#define TARGET_HAS_ICE 1
31 1fddef4b bellard
32 9042c0e2 ths
#if !defined(TARGET_SPARC64)
33 0f8a249a blueswir1
#define ELF_MACHINE     EM_SPARC
34 9042c0e2 ths
#else
35 0f8a249a blueswir1
#define ELF_MACHINE     EM_SPARCV9
36 9042c0e2 ths
#endif
37 9042c0e2 ths
38 7a3f1944 bellard
/*#define EXCP_INTERRUPT 0x100*/
39 7a3f1944 bellard
40 cf495bcf bellard
/* trap definitions */
41 3475187d bellard
#ifndef TARGET_SPARC64
42 878d3096 bellard
#define TT_TFAULT   0x01
43 cf495bcf bellard
#define TT_ILL_INSN 0x02
44 e8af50a3 bellard
#define TT_PRIV_INSN 0x03
45 e80cfcfc bellard
#define TT_NFPU_INSN 0x04
46 cf495bcf bellard
#define TT_WIN_OVF  0x05
47 5fafdf24 ths
#define TT_WIN_UNF  0x06
48 d2889a3e blueswir1
#define TT_UNALIGNED 0x07
49 e8af50a3 bellard
#define TT_FP_EXCP  0x08
50 878d3096 bellard
#define TT_DFAULT   0x09
51 e32f879d blueswir1
#define TT_TOVF     0x0a
52 878d3096 bellard
#define TT_EXTINT   0x10
53 1b2e93c1 blueswir1
#define TT_CODE_ACCESS 0x21
54 64a88d5d blueswir1
#define TT_UNIMP_FLUSH 0x25
55 b4f0a316 blueswir1
#define TT_DATA_ACCESS 0x29
56 cf495bcf bellard
#define TT_DIV_ZERO 0x2a
57 fcc72045 blueswir1
#define TT_NCP_INSN 0x24
58 cf495bcf bellard
#define TT_TRAP     0x80
59 3475187d bellard
#else
60 8194f35a Igor Kovalenko
#define TT_POWER_ON_RESET 0x01
61 3475187d bellard
#define TT_TFAULT   0x08
62 1b2e93c1 blueswir1
#define TT_CODE_ACCESS 0x0a
63 3475187d bellard
#define TT_ILL_INSN 0x10
64 64a88d5d blueswir1
#define TT_UNIMP_FLUSH TT_ILL_INSN
65 3475187d bellard
#define TT_PRIV_INSN 0x11
66 3475187d bellard
#define TT_NFPU_INSN 0x20
67 3475187d bellard
#define TT_FP_EXCP  0x21
68 e32f879d blueswir1
#define TT_TOVF     0x23
69 3475187d bellard
#define TT_CLRWIN   0x24
70 3475187d bellard
#define TT_DIV_ZERO 0x28
71 3475187d bellard
#define TT_DFAULT   0x30
72 b4f0a316 blueswir1
#define TT_DATA_ACCESS 0x32
73 d2889a3e blueswir1
#define TT_UNALIGNED 0x34
74 83469015 bellard
#define TT_PRIV_ACT 0x37
75 3475187d bellard
#define TT_EXTINT   0x40
76 74b9decc blueswir1
#define TT_IVEC     0x60
77 e19e4efe blueswir1
#define TT_TMISS    0x64
78 e19e4efe blueswir1
#define TT_DMISS    0x68
79 74b9decc blueswir1
#define TT_DPROT    0x6c
80 3475187d bellard
#define TT_SPILL    0x80
81 3475187d bellard
#define TT_FILL     0xc0
82 88c8e03f Igor V. Kovalenko
#define TT_WOTHER   (1 << 5)
83 3475187d bellard
#define TT_TRAP     0x100
84 3475187d bellard
#endif
85 7a3f1944 bellard
86 4b8b8b76 blueswir1
#define PSR_NEG_SHIFT 23
87 4b8b8b76 blueswir1
#define PSR_NEG   (1 << PSR_NEG_SHIFT)
88 4b8b8b76 blueswir1
#define PSR_ZERO_SHIFT 22
89 4b8b8b76 blueswir1
#define PSR_ZERO  (1 << PSR_ZERO_SHIFT)
90 4b8b8b76 blueswir1
#define PSR_OVF_SHIFT 21
91 4b8b8b76 blueswir1
#define PSR_OVF   (1 << PSR_OVF_SHIFT)
92 4b8b8b76 blueswir1
#define PSR_CARRY_SHIFT 20
93 4b8b8b76 blueswir1
#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
94 e8af50a3 bellard
#define PSR_ICC   (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
95 2aae2b8e Igor V. Kovalenko
#if !defined(TARGET_SPARC64)
96 e80cfcfc bellard
#define PSR_EF    (1<<12)
97 e80cfcfc bellard
#define PSR_PIL   0xf00
98 e8af50a3 bellard
#define PSR_S     (1<<7)
99 e8af50a3 bellard
#define PSR_PS    (1<<6)
100 e8af50a3 bellard
#define PSR_ET    (1<<5)
101 e8af50a3 bellard
#define PSR_CWP   0x1f
102 2aae2b8e Igor V. Kovalenko
#endif
103 e8af50a3 bellard
104 8393617c Blue Swirl
#define CC_SRC (env->cc_src)
105 8393617c Blue Swirl
#define CC_SRC2 (env->cc_src2)
106 8393617c Blue Swirl
#define CC_DST (env->cc_dst)
107 8393617c Blue Swirl
#define CC_OP  (env->cc_op)
108 8393617c Blue Swirl
109 8393617c Blue Swirl
enum {
110 8393617c Blue Swirl
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
111 8393617c Blue Swirl
    CC_OP_FLAGS,   /* all cc are back in status register */
112 8393617c Blue Swirl
    CC_OP_DIV,     /* modify N, Z and V, C = 0*/
113 8393617c Blue Swirl
    CC_OP_ADD,     /* modify all flags, CC_DST = res, CC_SRC = src1 */
114 8393617c Blue Swirl
    CC_OP_ADDX,    /* modify all flags, CC_DST = res, CC_SRC = src1 */
115 8393617c Blue Swirl
    CC_OP_TADD,    /* modify all flags, CC_DST = res, CC_SRC = src1 */
116 8393617c Blue Swirl
    CC_OP_TADDTV,  /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
117 8393617c Blue Swirl
    CC_OP_SUB,     /* modify all flags, CC_DST = res, CC_SRC = src1 */
118 8393617c Blue Swirl
    CC_OP_SUBX,    /* modify all flags, CC_DST = res, CC_SRC = src1 */
119 8393617c Blue Swirl
    CC_OP_TSUB,    /* modify all flags, CC_DST = res, CC_SRC = src1 */
120 8393617c Blue Swirl
    CC_OP_TSUBTV,  /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
121 8393617c Blue Swirl
    CC_OP_LOGIC,   /* modify N and Z, C = V = 0, CC_DST = res */
122 8393617c Blue Swirl
    CC_OP_NB,
123 8393617c Blue Swirl
};
124 8393617c Blue Swirl
125 e8af50a3 bellard
/* Trap base register */
126 e8af50a3 bellard
#define TBR_BASE_MASK 0xfffff000
127 e8af50a3 bellard
128 3475187d bellard
#if defined(TARGET_SPARC64)
129 5210977a Igor Kovalenko
#define PS_TCT   (1<<12) /* UA2007, impl.dep. trap on control transfer */
130 5210977a Igor Kovalenko
#define PS_IG    (1<<11) /* v9, zero on UA2007 */
131 5210977a Igor Kovalenko
#define PS_MG    (1<<10) /* v9, zero on UA2007 */
132 5210977a Igor Kovalenko
#define PS_CLE   (1<<9) /* UA2007 */
133 5210977a Igor Kovalenko
#define PS_TLE   (1<<8) /* UA2007 */
134 6ef905f6 blueswir1
#define PS_RMO   (1<<7)
135 5210977a Igor Kovalenko
#define PS_RED   (1<<5) /* v9, zero on UA2007 */
136 5210977a Igor Kovalenko
#define PS_PEF   (1<<4) /* enable fpu */
137 5210977a Igor Kovalenko
#define PS_AM    (1<<3) /* address mask */
138 3475187d bellard
#define PS_PRIV  (1<<2)
139 3475187d bellard
#define PS_IE    (1<<1)
140 5210977a Igor Kovalenko
#define PS_AG    (1<<0) /* v9, zero on UA2007 */
141 a80dde08 bellard
142 a80dde08 bellard
#define FPRS_FEF (1<<2)
143 6f27aba6 blueswir1
144 6f27aba6 blueswir1
#define HS_PRIV  (1<<2)
145 3475187d bellard
#endif
146 3475187d bellard
147 e8af50a3 bellard
/* Fcc */
148 ba6a9d8c blueswir1
#define FSR_RD1        (1ULL << 31)
149 ba6a9d8c blueswir1
#define FSR_RD0        (1ULL << 30)
150 e8af50a3 bellard
#define FSR_RD_MASK    (FSR_RD1 | FSR_RD0)
151 e8af50a3 bellard
#define FSR_RD_NEAREST 0
152 e8af50a3 bellard
#define FSR_RD_ZERO    FSR_RD0
153 e8af50a3 bellard
#define FSR_RD_POS     FSR_RD1
154 e8af50a3 bellard
#define FSR_RD_NEG     (FSR_RD1 | FSR_RD0)
155 e8af50a3 bellard
156 ba6a9d8c blueswir1
#define FSR_NVM   (1ULL << 27)
157 ba6a9d8c blueswir1
#define FSR_OFM   (1ULL << 26)
158 ba6a9d8c blueswir1
#define FSR_UFM   (1ULL << 25)
159 ba6a9d8c blueswir1
#define FSR_DZM   (1ULL << 24)
160 ba6a9d8c blueswir1
#define FSR_NXM   (1ULL << 23)
161 e8af50a3 bellard
#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
162 e8af50a3 bellard
163 ba6a9d8c blueswir1
#define FSR_NVA   (1ULL << 9)
164 ba6a9d8c blueswir1
#define FSR_OFA   (1ULL << 8)
165 ba6a9d8c blueswir1
#define FSR_UFA   (1ULL << 7)
166 ba6a9d8c blueswir1
#define FSR_DZA   (1ULL << 6)
167 ba6a9d8c blueswir1
#define FSR_NXA   (1ULL << 5)
168 e8af50a3 bellard
#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
169 e8af50a3 bellard
170 ba6a9d8c blueswir1
#define FSR_NVC   (1ULL << 4)
171 ba6a9d8c blueswir1
#define FSR_OFC   (1ULL << 3)
172 ba6a9d8c blueswir1
#define FSR_UFC   (1ULL << 2)
173 ba6a9d8c blueswir1
#define FSR_DZC   (1ULL << 1)
174 ba6a9d8c blueswir1
#define FSR_NXC   (1ULL << 0)
175 e8af50a3 bellard
#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
176 e8af50a3 bellard
177 ba6a9d8c blueswir1
#define FSR_FTT2   (1ULL << 16)
178 ba6a9d8c blueswir1
#define FSR_FTT1   (1ULL << 15)
179 ba6a9d8c blueswir1
#define FSR_FTT0   (1ULL << 14)
180 47ad35f1 blueswir1
//gcc warns about constant overflow for ~FSR_FTT_MASK
181 47ad35f1 blueswir1
//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
182 47ad35f1 blueswir1
#ifdef TARGET_SPARC64
183 47ad35f1 blueswir1
#define FSR_FTT_NMASK      0xfffffffffffe3fffULL
184 47ad35f1 blueswir1
#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
185 3a3b925d blueswir1
#define FSR_LDFSR_OLDMASK  0x0000003f000fc000ULL
186 3a3b925d blueswir1
#define FSR_LDXFSR_MASK    0x0000003fcfc00fffULL
187 3a3b925d blueswir1
#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
188 47ad35f1 blueswir1
#else
189 47ad35f1 blueswir1
#define FSR_FTT_NMASK      0xfffe3fffULL
190 47ad35f1 blueswir1
#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
191 3a3b925d blueswir1
#define FSR_LDFSR_OLDMASK  0x000fc000ULL
192 47ad35f1 blueswir1
#endif
193 3a3b925d blueswir1
#define FSR_LDFSR_MASK     0xcfc00fffULL
194 ba6a9d8c blueswir1
#define FSR_FTT_IEEE_EXCP (1ULL << 14)
195 ba6a9d8c blueswir1
#define FSR_FTT_UNIMPFPOP (3ULL << 14)
196 ba6a9d8c blueswir1
#define FSR_FTT_SEQ_ERROR (4ULL << 14)
197 ba6a9d8c blueswir1
#define FSR_FTT_INVAL_FPR (6ULL << 14)
198 e8af50a3 bellard
199 4b8b8b76 blueswir1
#define FSR_FCC1_SHIFT 11
200 ba6a9d8c blueswir1
#define FSR_FCC1  (1ULL << FSR_FCC1_SHIFT)
201 4b8b8b76 blueswir1
#define FSR_FCC0_SHIFT 10
202 ba6a9d8c blueswir1
#define FSR_FCC0  (1ULL << FSR_FCC0_SHIFT)
203 e8af50a3 bellard
204 e8af50a3 bellard
/* MMU */
205 0f8a249a blueswir1
#define MMU_E     (1<<0)
206 0f8a249a blueswir1
#define MMU_NF    (1<<1)
207 e8af50a3 bellard
208 e8af50a3 bellard
#define PTE_ENTRYTYPE_MASK 3
209 e8af50a3 bellard
#define PTE_ACCESS_MASK    0x1c
210 e8af50a3 bellard
#define PTE_ACCESS_SHIFT   2
211 8d5f07fa bellard
#define PTE_PPN_SHIFT      7
212 e8af50a3 bellard
#define PTE_ADDR_MASK      0xffffff00
213 e8af50a3 bellard
214 0f8a249a blueswir1
#define PG_ACCESSED_BIT 5
215 0f8a249a blueswir1
#define PG_MODIFIED_BIT 6
216 e8af50a3 bellard
#define PG_CACHE_BIT    7
217 e8af50a3 bellard
218 e8af50a3 bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
219 e8af50a3 bellard
#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
220 e8af50a3 bellard
#define PG_CACHE_MASK    (1 << PG_CACHE_BIT)
221 e8af50a3 bellard
222 1a14026e blueswir1
/* 3 <= NWINDOWS <= 32. */
223 1a14026e blueswir1
#define MIN_NWINDOWS 3
224 1a14026e blueswir1
#define MAX_NWINDOWS 32
225 cf495bcf bellard
226 6f27aba6 blueswir1
#if !defined(TARGET_SPARC64)
227 6ebbf390 j_mayer
#define NB_MMU_MODES 2
228 6f27aba6 blueswir1
#else
229 2065061e Igor V. Kovalenko
#define NB_MMU_MODES 6
230 375ee38b blueswir1
typedef struct trap_state {
231 375ee38b blueswir1
    uint64_t tpc;
232 375ee38b blueswir1
    uint64_t tnpc;
233 375ee38b blueswir1
    uint64_t tstate;
234 375ee38b blueswir1
    uint32_t tt;
235 375ee38b blueswir1
} trap_state;
236 6f27aba6 blueswir1
#endif
237 6ebbf390 j_mayer
238 5578ceab blueswir1
typedef struct sparc_def_t {
239 5578ceab blueswir1
    const char *name;
240 5578ceab blueswir1
    target_ulong iu_version;
241 5578ceab blueswir1
    uint32_t fpu_version;
242 5578ceab blueswir1
    uint32_t mmu_version;
243 5578ceab blueswir1
    uint32_t mmu_bm;
244 5578ceab blueswir1
    uint32_t mmu_ctpr_mask;
245 5578ceab blueswir1
    uint32_t mmu_cxr_mask;
246 5578ceab blueswir1
    uint32_t mmu_sfsr_mask;
247 5578ceab blueswir1
    uint32_t mmu_trcr_mask;
248 963262de blueswir1
    uint32_t mxcc_version;
249 5578ceab blueswir1
    uint32_t features;
250 5578ceab blueswir1
    uint32_t nwindows;
251 5578ceab blueswir1
    uint32_t maxtl;
252 5578ceab blueswir1
} sparc_def_t;
253 5578ceab blueswir1
254 5578ceab blueswir1
#define CPU_FEATURE_FLOAT    (1 << 0)
255 5578ceab blueswir1
#define CPU_FEATURE_FLOAT128 (1 << 1)
256 5578ceab blueswir1
#define CPU_FEATURE_SWAP     (1 << 2)
257 5578ceab blueswir1
#define CPU_FEATURE_MUL      (1 << 3)
258 5578ceab blueswir1
#define CPU_FEATURE_DIV      (1 << 4)
259 5578ceab blueswir1
#define CPU_FEATURE_FLUSH    (1 << 5)
260 5578ceab blueswir1
#define CPU_FEATURE_FSQRT    (1 << 6)
261 5578ceab blueswir1
#define CPU_FEATURE_FMUL     (1 << 7)
262 5578ceab blueswir1
#define CPU_FEATURE_VIS1     (1 << 8)
263 5578ceab blueswir1
#define CPU_FEATURE_VIS2     (1 << 9)
264 5578ceab blueswir1
#define CPU_FEATURE_FSMULD   (1 << 10)
265 5578ceab blueswir1
#define CPU_FEATURE_HYPV     (1 << 11)
266 5578ceab blueswir1
#define CPU_FEATURE_CMT      (1 << 12)
267 5578ceab blueswir1
#define CPU_FEATURE_GL       (1 << 13)
268 5578ceab blueswir1
#ifndef TARGET_SPARC64
269 5578ceab blueswir1
#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP |  \
270 5578ceab blueswir1
                              CPU_FEATURE_MUL | CPU_FEATURE_DIV |     \
271 5578ceab blueswir1
                              CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
272 5578ceab blueswir1
                              CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
273 5578ceab blueswir1
#else
274 5578ceab blueswir1
#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP |  \
275 5578ceab blueswir1
                              CPU_FEATURE_MUL | CPU_FEATURE_DIV |     \
276 5578ceab blueswir1
                              CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
277 5578ceab blueswir1
                              CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 |   \
278 5578ceab blueswir1
                              CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
279 5578ceab blueswir1
enum {
280 5578ceab blueswir1
    mmu_us_12, // Ultrasparc < III (64 entry TLB)
281 5578ceab blueswir1
    mmu_us_3,  // Ultrasparc III (512 entry TLB)
282 5578ceab blueswir1
    mmu_us_4,  // Ultrasparc IV (several TLBs, 32 and 256MB pages)
283 5578ceab blueswir1
    mmu_sun4v, // T1, T2
284 5578ceab blueswir1
};
285 5578ceab blueswir1
#endif
286 5578ceab blueswir1
287 f707726e Igor Kovalenko
#define TTE_VALID_BIT       (1ULL << 63)
288 f707726e Igor Kovalenko
#define TTE_USED_BIT        (1ULL << 41)
289 f707726e Igor Kovalenko
#define TTE_LOCKED_BIT      (1ULL <<  6)
290 2a90358f Blue Swirl
#define TTE_GLOBAL_BIT      (1ULL <<  0)
291 f707726e Igor Kovalenko
292 f707726e Igor Kovalenko
#define TTE_IS_VALID(tte)   ((tte) & TTE_VALID_BIT)
293 f707726e Igor Kovalenko
#define TTE_IS_USED(tte)    ((tte) & TTE_USED_BIT)
294 f707726e Igor Kovalenko
#define TTE_IS_LOCKED(tte)  ((tte) & TTE_LOCKED_BIT)
295 2a90358f Blue Swirl
#define TTE_IS_GLOBAL(tte)  ((tte) & TTE_GLOBAL_BIT)
296 f707726e Igor Kovalenko
297 f707726e Igor Kovalenko
#define TTE_SET_USED(tte)   ((tte) |= TTE_USED_BIT)
298 f707726e Igor Kovalenko
#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
299 f707726e Igor Kovalenko
300 6e8e7d4c Igor Kovalenko
typedef struct SparcTLBEntry {
301 6e8e7d4c Igor Kovalenko
    uint64_t tag;
302 6e8e7d4c Igor Kovalenko
    uint64_t tte;
303 6e8e7d4c Igor Kovalenko
} SparcTLBEntry;
304 6e8e7d4c Igor Kovalenko
305 8f4efc55 Igor V. Kovalenko
struct CPUTimer
306 8f4efc55 Igor V. Kovalenko
{
307 8f4efc55 Igor V. Kovalenko
    const char *name;
308 8f4efc55 Igor V. Kovalenko
    uint32_t    frequency;
309 8f4efc55 Igor V. Kovalenko
    uint32_t    disabled;
310 8f4efc55 Igor V. Kovalenko
    uint64_t    disabled_mask;
311 8f4efc55 Igor V. Kovalenko
    int64_t     clock_offset;
312 8f4efc55 Igor V. Kovalenko
    struct QEMUTimer  *qtimer;
313 8f4efc55 Igor V. Kovalenko
};
314 8f4efc55 Igor V. Kovalenko
315 8f4efc55 Igor V. Kovalenko
typedef struct CPUTimer CPUTimer;
316 8f4efc55 Igor V. Kovalenko
317 8f4efc55 Igor V. Kovalenko
struct QEMUFile;
318 8f4efc55 Igor V. Kovalenko
void cpu_put_timer(struct QEMUFile *f, CPUTimer *s);
319 8f4efc55 Igor V. Kovalenko
void cpu_get_timer(struct QEMUFile *f, CPUTimer *s);
320 8f4efc55 Igor V. Kovalenko
321 7a3f1944 bellard
typedef struct CPUSPARCState {
322 af7bf89b bellard
    target_ulong gregs[8]; /* general registers */
323 af7bf89b bellard
    target_ulong *regwptr; /* pointer to current register window */
324 af7bf89b bellard
    target_ulong pc;       /* program counter */
325 af7bf89b bellard
    target_ulong npc;      /* next program counter */
326 af7bf89b bellard
    target_ulong y;        /* multiply/divide register */
327 dc99a3f2 blueswir1
328 dc99a3f2 blueswir1
    /* emulator internal flags handling */
329 d9bdab86 blueswir1
    target_ulong cc_src, cc_src2;
330 dc99a3f2 blueswir1
    target_ulong cc_dst;
331 8393617c Blue Swirl
    uint32_t cc_op;
332 dc99a3f2 blueswir1
333 7c60cc4b bellard
    target_ulong t0, t1; /* temporaries live across basic blocks */
334 7c60cc4b bellard
    target_ulong cond; /* conditional branch result (XXX: save it in a
335 7c60cc4b bellard
                          temporary register when possible) */
336 7c60cc4b bellard
337 cf495bcf bellard
    uint32_t psr;      /* processor state register */
338 3475187d bellard
    target_ulong fsr;      /* FPU state register */
339 7c60cc4b bellard
    float32 fpr[TARGET_FPREGS];  /* floating point registers */
340 cf495bcf bellard
    uint32_t cwp;      /* index of current register window (extracted
341 cf495bcf bellard
                          from PSR) */
342 5210977a Igor Kovalenko
#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
343 cf495bcf bellard
    uint32_t wim;      /* window invalid mask */
344 5210977a Igor Kovalenko
#endif
345 3475187d bellard
    target_ulong tbr;  /* trap base register */
346 2aae2b8e Igor V. Kovalenko
#if !defined(TARGET_SPARC64)
347 e8af50a3 bellard
    int      psrs;     /* supervisor mode (extracted from PSR) */
348 e8af50a3 bellard
    int      psrps;    /* previous supervisor mode */
349 e8af50a3 bellard
    int      psret;    /* enable traps */
350 5210977a Igor Kovalenko
#endif
351 327ac2e7 blueswir1
    uint32_t psrpil;   /* interrupt blocking level */
352 327ac2e7 blueswir1
    uint32_t pil_in;   /* incoming interrupt level bitmap */
353 2aae2b8e Igor V. Kovalenko
#if !defined(TARGET_SPARC64)
354 e80cfcfc bellard
    int      psref;    /* enable fpu */
355 2aae2b8e Igor V. Kovalenko
#endif
356 62724a37 blueswir1
    target_ulong version;
357 cf495bcf bellard
    int interrupt_index;
358 1a14026e blueswir1
    uint32_t nwindows;
359 cf495bcf bellard
    /* NOTE: we allow 8 more registers to handle wrapping */
360 1a14026e blueswir1
    target_ulong regbase[MAX_NWINDOWS * 16 + 8];
361 d720b93d bellard
362 a316d335 bellard
    CPU_COMMON
363 a316d335 bellard
364 e8af50a3 bellard
    /* MMU regs */
365 3475187d bellard
#if defined(TARGET_SPARC64)
366 3475187d bellard
    uint64_t lsu;
367 3475187d bellard
#define DMMU_E 0x8
368 3475187d bellard
#define IMMU_E 0x4
369 6e8e7d4c Igor Kovalenko
    //typedef struct SparcMMU
370 6e8e7d4c Igor Kovalenko
    union {
371 6e8e7d4c Igor Kovalenko
        uint64_t immuregs[16];
372 6e8e7d4c Igor Kovalenko
        struct {
373 6e8e7d4c Igor Kovalenko
            uint64_t tsb_tag_target;
374 6e8e7d4c Igor Kovalenko
            uint64_t unused_mmu_primary_context;   // use DMMU
375 6e8e7d4c Igor Kovalenko
            uint64_t unused_mmu_secondary_context; // use DMMU
376 6e8e7d4c Igor Kovalenko
            uint64_t sfsr;
377 6e8e7d4c Igor Kovalenko
            uint64_t sfar;
378 6e8e7d4c Igor Kovalenko
            uint64_t tsb;
379 6e8e7d4c Igor Kovalenko
            uint64_t tag_access;
380 6e8e7d4c Igor Kovalenko
        } immu;
381 6e8e7d4c Igor Kovalenko
    };
382 6e8e7d4c Igor Kovalenko
    union {
383 6e8e7d4c Igor Kovalenko
        uint64_t dmmuregs[16];
384 6e8e7d4c Igor Kovalenko
        struct {
385 6e8e7d4c Igor Kovalenko
            uint64_t tsb_tag_target;
386 6e8e7d4c Igor Kovalenko
            uint64_t mmu_primary_context;
387 6e8e7d4c Igor Kovalenko
            uint64_t mmu_secondary_context;
388 6e8e7d4c Igor Kovalenko
            uint64_t sfsr;
389 6e8e7d4c Igor Kovalenko
            uint64_t sfar;
390 6e8e7d4c Igor Kovalenko
            uint64_t tsb;
391 6e8e7d4c Igor Kovalenko
            uint64_t tag_access;
392 6e8e7d4c Igor Kovalenko
        } dmmu;
393 6e8e7d4c Igor Kovalenko
    };
394 6e8e7d4c Igor Kovalenko
    SparcTLBEntry itlb[64];
395 6e8e7d4c Igor Kovalenko
    SparcTLBEntry dtlb[64];
396 fb79ceb9 blueswir1
    uint32_t mmu_version;
397 3475187d bellard
#else
398 3dd9a152 blueswir1
    uint32_t mmuregs[32];
399 952a328f blueswir1
    uint64_t mxccdata[4];
400 952a328f blueswir1
    uint64_t mxccregs[8];
401 4017190e blueswir1
    uint64_t mmubpregs[4];
402 3ebf5aaf blueswir1
    uint64_t prom_addr;
403 3475187d bellard
#endif
404 e8af50a3 bellard
    /* temporary float registers */
405 65ce8c2f bellard
    float64 dt0, dt1;
406 1f587329 blueswir1
    float128 qt0, qt1;
407 7a0e1f41 bellard
    float_status fp_status;
408 af7bf89b bellard
#if defined(TARGET_SPARC64)
409 c19148bd blueswir1
#define MAXTL_MAX 8
410 c19148bd blueswir1
#define MAXTL_MASK (MAXTL_MAX - 1)
411 c19148bd blueswir1
    trap_state ts[MAXTL_MAX];
412 0f8a249a blueswir1
    uint32_t xcc;               /* Extended integer condition codes */
413 3475187d bellard
    uint32_t asi;
414 3475187d bellard
    uint32_t pstate;
415 3475187d bellard
    uint32_t tl;
416 c19148bd blueswir1
    uint32_t maxtl;
417 3475187d bellard
    uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
418 83469015 bellard
    uint64_t agregs[8]; /* alternate general registers */
419 83469015 bellard
    uint64_t bgregs[8]; /* backup for normal global registers */
420 83469015 bellard
    uint64_t igregs[8]; /* interrupt general registers */
421 83469015 bellard
    uint64_t mgregs[8]; /* mmu general registers */
422 3475187d bellard
    uint64_t fprs;
423 83469015 bellard
    uint64_t tick_cmpr, stick_cmpr;
424 8f4efc55 Igor V. Kovalenko
    CPUTimer *tick, *stick;
425 709f2c1b Igor V. Kovalenko
#define TICK_NPT_MASK        0x8000000000000000ULL
426 709f2c1b Igor V. Kovalenko
#define TICK_INT_DIS         0x8000000000000000ULL
427 725cb90b bellard
    uint64_t gsr;
428 e9ebed4d blueswir1
    uint32_t gl; // UA2005
429 e9ebed4d blueswir1
    /* UA 2005 hyperprivileged registers */
430 c19148bd blueswir1
    uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
431 8f4efc55 Igor V. Kovalenko
    CPUTimer *hstick; // UA 2005
432 9d926598 blueswir1
    uint32_t softint;
433 8fa211e8 blueswir1
#define SOFTINT_TIMER   1
434 8fa211e8 blueswir1
#define SOFTINT_STIMER  (1 << 16)
435 709f2c1b Igor V. Kovalenko
#define SOFTINT_INTRMASK (0xFFFE)
436 709f2c1b Igor V. Kovalenko
#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
437 3475187d bellard
#endif
438 5578ceab blueswir1
    sparc_def_t *def;
439 7a3f1944 bellard
} CPUSPARCState;
440 64a88d5d blueswir1
441 5a834bb4 Blue Swirl
#ifndef NO_CPU_IO_DEFS
442 91736d37 blueswir1
/* helper.c */
443 aaed909a bellard
CPUSPARCState *cpu_sparc_init(const char *cpu_model);
444 91736d37 blueswir1
void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
445 62724a37 blueswir1
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
446 62724a37 blueswir1
                                                 ...));
447 48585ec5 blueswir1
int cpu_sparc_handle_mmu_fault(CPUSPARCState *env1, target_ulong address, int rw,
448 48585ec5 blueswir1
                               int mmu_idx, int is_softmmu);
449 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_sparc_handle_mmu_fault
450 48585ec5 blueswir1
target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
451 48585ec5 blueswir1
void dump_mmu(CPUSPARCState *env);
452 91736d37 blueswir1
453 91736d37 blueswir1
/* translate.c */
454 91736d37 blueswir1
void gen_intermediate_code_init(CPUSPARCState *env);
455 91736d37 blueswir1
456 91736d37 blueswir1
/* cpu-exec.c */
457 91736d37 blueswir1
int cpu_sparc_exec(CPUSPARCState *s);
458 7a3f1944 bellard
459 5a834bb4 Blue Swirl
/* op_helper.c */
460 5a834bb4 Blue Swirl
target_ulong cpu_get_psr(CPUState *env1);
461 5a834bb4 Blue Swirl
void cpu_put_psr(CPUState *env1, target_ulong val);
462 5a834bb4 Blue Swirl
#ifdef TARGET_SPARC64
463 5a834bb4 Blue Swirl
target_ulong cpu_get_ccr(CPUState *env1);
464 5a834bb4 Blue Swirl
void cpu_put_ccr(CPUState *env1, target_ulong val);
465 5a834bb4 Blue Swirl
target_ulong cpu_get_cwp64(CPUState *env1);
466 5a834bb4 Blue Swirl
void cpu_put_cwp64(CPUState *env1, int cwp);
467 4c6aa085 Blue Swirl
#endif
468 5a834bb4 Blue Swirl
int cpu_cwp_inc(CPUState *env1, int cwp);
469 5a834bb4 Blue Swirl
int cpu_cwp_dec(CPUState *env1, int cwp);
470 5a834bb4 Blue Swirl
void cpu_set_cwp(CPUState *env1, int new_cwp);
471 1a14026e blueswir1
472 4c6aa085 Blue Swirl
/* sun4m.c, sun4u.c */
473 4c6aa085 Blue Swirl
void cpu_check_irqs(CPUSPARCState *env);
474 1a14026e blueswir1
475 299b520c Igor V. Kovalenko
#if defined (TARGET_SPARC64)
476 299b520c Igor V. Kovalenko
477 299b520c Igor V. Kovalenko
static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
478 299b520c Igor V. Kovalenko
{
479 299b520c Igor V. Kovalenko
    return (x & mask) == (y & mask);
480 299b520c Igor V. Kovalenko
}
481 299b520c Igor V. Kovalenko
482 299b520c Igor V. Kovalenko
#define MMU_CONTEXT_BITS 13
483 299b520c Igor V. Kovalenko
#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
484 299b520c Igor V. Kovalenko
485 299b520c Igor V. Kovalenko
static inline int tlb_compare_context(const SparcTLBEntry *tlb,
486 299b520c Igor V. Kovalenko
                                      uint64_t context)
487 299b520c Igor V. Kovalenko
{
488 299b520c Igor V. Kovalenko
    return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
489 299b520c Igor V. Kovalenko
}
490 299b520c Igor V. Kovalenko
491 299b520c Igor V. Kovalenko
#endif
492 3475187d bellard
#endif
493 3475187d bellard
494 91736d37 blueswir1
/* cpu-exec.c */
495 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
496 c227f099 Anthony Liguori
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
497 e18231a3 blueswir1
                          int is_asi, int size);
498 2065061e Igor V. Kovalenko
target_phys_addr_t cpu_get_phys_page_nofault(CPUState *env, target_ulong addr,
499 2065061e Igor V. Kovalenko
                                           int mmu_idx);
500 2065061e Igor V. Kovalenko
501 3c7b48b7 Paul Brook
#endif
502 f0d5e471 blueswir1
int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
503 7a3f1944 bellard
504 9467d44c ths
#define cpu_init cpu_sparc_init
505 9467d44c ths
#define cpu_exec cpu_sparc_exec
506 9467d44c ths
#define cpu_gen_code cpu_sparc_gen_code
507 9467d44c ths
#define cpu_signal_handler cpu_sparc_signal_handler
508 c732abe2 j_mayer
#define cpu_list sparc_cpu_list
509 9467d44c ths
510 8f4efc55 Igor V. Kovalenko
#define CPU_SAVE_VERSION 6
511 b3c7724c pbrook
512 6ebbf390 j_mayer
/* MMU modes definitions */
513 2aae2b8e Igor V. Kovalenko
#if defined (TARGET_SPARC64)
514 2aae2b8e Igor V. Kovalenko
#define MMU_USER_IDX   0
515 6f27aba6 blueswir1
#define MMU_MODE0_SUFFIX _user
516 2aae2b8e Igor V. Kovalenko
#define MMU_USER_SECONDARY_IDX   1
517 2aae2b8e Igor V. Kovalenko
#define MMU_MODE1_SUFFIX _user_secondary
518 2aae2b8e Igor V. Kovalenko
#define MMU_KERNEL_IDX 2
519 2aae2b8e Igor V. Kovalenko
#define MMU_MODE2_SUFFIX _kernel
520 2aae2b8e Igor V. Kovalenko
#define MMU_KERNEL_SECONDARY_IDX 3
521 2aae2b8e Igor V. Kovalenko
#define MMU_MODE3_SUFFIX _kernel_secondary
522 2aae2b8e Igor V. Kovalenko
#define MMU_NUCLEUS_IDX 4
523 2aae2b8e Igor V. Kovalenko
#define MMU_MODE4_SUFFIX _nucleus
524 2aae2b8e Igor V. Kovalenko
#define MMU_HYPV_IDX   5
525 2aae2b8e Igor V. Kovalenko
#define MMU_MODE5_SUFFIX _hypv
526 2aae2b8e Igor V. Kovalenko
#else
527 9e31b9e2 blueswir1
#define MMU_USER_IDX   0
528 2aae2b8e Igor V. Kovalenko
#define MMU_MODE0_SUFFIX _user
529 9e31b9e2 blueswir1
#define MMU_KERNEL_IDX 1
530 2aae2b8e Igor V. Kovalenko
#define MMU_MODE1_SUFFIX _kernel
531 2aae2b8e Igor V. Kovalenko
#endif
532 2aae2b8e Igor V. Kovalenko
533 2aae2b8e Igor V. Kovalenko
#if defined (TARGET_SPARC64)
534 2aae2b8e Igor V. Kovalenko
static inline int cpu_has_hypervisor(CPUState *env1)
535 2aae2b8e Igor V. Kovalenko
{
536 2aae2b8e Igor V. Kovalenko
    return env1->def->features & CPU_FEATURE_HYPV;
537 2aae2b8e Igor V. Kovalenko
}
538 2aae2b8e Igor V. Kovalenko
539 2aae2b8e Igor V. Kovalenko
static inline int cpu_hypervisor_mode(CPUState *env1)
540 2aae2b8e Igor V. Kovalenko
{
541 2aae2b8e Igor V. Kovalenko
    return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
542 2aae2b8e Igor V. Kovalenko
}
543 2aae2b8e Igor V. Kovalenko
544 2aae2b8e Igor V. Kovalenko
static inline int cpu_supervisor_mode(CPUState *env1)
545 2aae2b8e Igor V. Kovalenko
{
546 2aae2b8e Igor V. Kovalenko
    return env1->pstate & PS_PRIV;
547 2aae2b8e Igor V. Kovalenko
}
548 2065061e Igor V. Kovalenko
#endif
549 9e31b9e2 blueswir1
550 22548760 blueswir1
static inline int cpu_mmu_index(CPUState *env1)
551 6ebbf390 j_mayer
{
552 6f27aba6 blueswir1
#if defined(CONFIG_USER_ONLY)
553 9e31b9e2 blueswir1
    return MMU_USER_IDX;
554 6f27aba6 blueswir1
#elif !defined(TARGET_SPARC64)
555 22548760 blueswir1
    return env1->psrs;
556 6f27aba6 blueswir1
#else
557 9fd1ae3a Igor V. Kovalenko
    if (env1->tl > 0) {
558 9fd1ae3a Igor V. Kovalenko
        return MMU_NUCLEUS_IDX;
559 9fd1ae3a Igor V. Kovalenko
    } else if (cpu_hypervisor_mode(env1)) {
560 9e31b9e2 blueswir1
        return MMU_HYPV_IDX;
561 2aae2b8e Igor V. Kovalenko
    } else if (cpu_supervisor_mode(env1)) {
562 2aae2b8e Igor V. Kovalenko
        return MMU_KERNEL_IDX;
563 2aae2b8e Igor V. Kovalenko
    } else {
564 2aae2b8e Igor V. Kovalenko
        return MMU_USER_IDX;
565 2aae2b8e Igor V. Kovalenko
    }
566 6f27aba6 blueswir1
#endif
567 6f27aba6 blueswir1
}
568 6f27aba6 blueswir1
569 2df6c2d0 Igor V. Kovalenko
static inline int cpu_interrupts_enabled(CPUState *env1)
570 2df6c2d0 Igor V. Kovalenko
{
571 2df6c2d0 Igor V. Kovalenko
#if !defined (TARGET_SPARC64)
572 2df6c2d0 Igor V. Kovalenko
    if (env1->psret != 0)
573 2df6c2d0 Igor V. Kovalenko
        return 1;
574 2df6c2d0 Igor V. Kovalenko
#else
575 2df6c2d0 Igor V. Kovalenko
    if (env1->pstate & PS_IE)
576 2df6c2d0 Igor V. Kovalenko
        return 1;
577 2df6c2d0 Igor V. Kovalenko
#endif
578 2df6c2d0 Igor V. Kovalenko
579 2df6c2d0 Igor V. Kovalenko
    return 0;
580 2df6c2d0 Igor V. Kovalenko
}
581 2df6c2d0 Igor V. Kovalenko
582 d532b26c Igor V. Kovalenko
static inline int cpu_pil_allowed(CPUState *env1, int pil)
583 d532b26c Igor V. Kovalenko
{
584 d532b26c Igor V. Kovalenko
#if !defined(TARGET_SPARC64)
585 d532b26c Igor V. Kovalenko
    /* level 15 is non-maskable on sparc v8 */
586 d532b26c Igor V. Kovalenko
    return pil == 15 || pil > env1->psrpil;
587 d532b26c Igor V. Kovalenko
#else
588 d532b26c Igor V. Kovalenko
    return pil > env1->psrpil;
589 d532b26c Igor V. Kovalenko
#endif
590 d532b26c Igor V. Kovalenko
}
591 d532b26c Igor V. Kovalenko
592 22548760 blueswir1
static inline int cpu_fpu_enabled(CPUState *env1)
593 6f27aba6 blueswir1
{
594 6f27aba6 blueswir1
#if defined(CONFIG_USER_ONLY)
595 6f27aba6 blueswir1
    return 1;
596 6f27aba6 blueswir1
#elif !defined(TARGET_SPARC64)
597 22548760 blueswir1
    return env1->psref;
598 6f27aba6 blueswir1
#else
599 22548760 blueswir1
    return ((env1->pstate & PS_PEF) != 0) && ((env1->fprs & FPRS_FEF) != 0);
600 6f27aba6 blueswir1
#endif
601 6ebbf390 j_mayer
}
602 6ebbf390 j_mayer
603 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
604 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
605 6e68e076 pbrook
{
606 f8ed7070 pbrook
    if (newsp)
607 6e68e076 pbrook
        env->regwptr[22] = newsp;
608 6e68e076 pbrook
    env->regwptr[0] = 0;
609 6e68e076 pbrook
    /* FIXME: Do we also need to clear CF?  */
610 6e68e076 pbrook
    /* XXXXX */
611 6e68e076 pbrook
    printf ("HELPME: %s:%d\n", __FILE__, __LINE__);
612 6e68e076 pbrook
}
613 6e68e076 pbrook
#endif
614 6e68e076 pbrook
615 7a3f1944 bellard
#include "cpu-all.h"
616 7a3f1944 bellard
617 f4b1a842 blueswir1
#ifdef TARGET_SPARC64
618 f4b1a842 blueswir1
/* sun4u.c */
619 8f4efc55 Igor V. Kovalenko
void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
620 8f4efc55 Igor V. Kovalenko
uint64_t cpu_tick_get_count(CPUTimer *timer);
621 8f4efc55 Igor V. Kovalenko
void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
622 8194f35a Igor Kovalenko
trap_state* cpu_tsptr(CPUState* env);
623 f4b1a842 blueswir1
#endif
624 f4b1a842 blueswir1
625 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
626 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
627 6b917547 aliguori
{
628 6b917547 aliguori
    *pc = env->pc;
629 6b917547 aliguori
    *cs_base = env->npc;
630 6b917547 aliguori
#ifdef TARGET_SPARC64
631 6b917547 aliguori
    // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
632 9fd1ae3a Igor V. Kovalenko
    *flags = ((env->pstate & PS_AM) << 2)          /* 5 */
633 9fd1ae3a Igor V. Kovalenko
        | (((env->pstate & PS_PEF) >> 1)           /* 3 */
634 9fd1ae3a Igor V. Kovalenko
        | ((env->fprs & FPRS_FEF) << 2))           /* 4 */
635 9fd1ae3a Igor V. Kovalenko
        | (env->pstate & PS_PRIV)                  /* 2 */
636 9fd1ae3a Igor V. Kovalenko
        | ((env->lsu & (DMMU_E | IMMU_E)) >> 2)    /* 1, 0 */
637 9fd1ae3a Igor V. Kovalenko
        | ((env->tl & 0xff) << 8)
638 9fd1ae3a Igor V. Kovalenko
        | (env->dmmu.mmu_primary_context << 16);   /* 16... */
639 6b917547 aliguori
#else
640 6b917547 aliguori
    // FPU enable . Supervisor
641 6b917547 aliguori
    *flags = (env->psref << 4) | env->psrs;
642 6b917547 aliguori
#endif
643 6b917547 aliguori
}
644 6b917547 aliguori
645 7a3f1944 bellard
#endif