Statistics
| Branch: | Revision:

root / target-i386 / translate.c @ e890261f

History | View | Annotate | Download (257.2 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 translation
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#include <stdarg.h>
20 2c0262af bellard
#include <stdlib.h>
21 2c0262af bellard
#include <stdio.h>
22 2c0262af bellard
#include <string.h>
23 2c0262af bellard
#include <inttypes.h>
24 2c0262af bellard
#include <signal.h>
25 2c0262af bellard
26 2c0262af bellard
#include "cpu.h"
27 2c0262af bellard
#include "exec-all.h"
28 2c0262af bellard
#include "disas.h"
29 57fec1fe bellard
#include "tcg-op.h"
30 2c0262af bellard
31 a7812ae4 pbrook
#include "helper.h"
32 a7812ae4 pbrook
#define GEN_HELPER 1
33 a7812ae4 pbrook
#include "helper.h"
34 a7812ae4 pbrook
35 2c0262af bellard
#define PREFIX_REPZ   0x01
36 2c0262af bellard
#define PREFIX_REPNZ  0x02
37 2c0262af bellard
#define PREFIX_LOCK   0x04
38 2c0262af bellard
#define PREFIX_DATA   0x08
39 2c0262af bellard
#define PREFIX_ADR    0x10
40 2c0262af bellard
41 14ce26e7 bellard
#ifdef TARGET_X86_64
42 14ce26e7 bellard
#define X86_64_ONLY(x) x
43 001faf32 Blue Swirl
#define X86_64_DEF(...)  __VA_ARGS__
44 14ce26e7 bellard
#define CODE64(s) ((s)->code64)
45 14ce26e7 bellard
#define REX_X(s) ((s)->rex_x)
46 14ce26e7 bellard
#define REX_B(s) ((s)->rex_b)
47 14ce26e7 bellard
/* XXX: gcc generates push/pop in some opcodes, so we cannot use them */
48 14ce26e7 bellard
#if 1
49 14ce26e7 bellard
#define BUGGY_64(x) NULL
50 14ce26e7 bellard
#endif
51 14ce26e7 bellard
#else
52 14ce26e7 bellard
#define X86_64_ONLY(x) NULL
53 001faf32 Blue Swirl
#define X86_64_DEF(...)
54 14ce26e7 bellard
#define CODE64(s) 0
55 14ce26e7 bellard
#define REX_X(s) 0
56 14ce26e7 bellard
#define REX_B(s) 0
57 14ce26e7 bellard
#endif
58 14ce26e7 bellard
59 57fec1fe bellard
//#define MACRO_TEST   1
60 57fec1fe bellard
61 57fec1fe bellard
/* global register indexes */
62 a7812ae4 pbrook
static TCGv_ptr cpu_env;
63 a7812ae4 pbrook
static TCGv cpu_A0, cpu_cc_src, cpu_cc_dst, cpu_cc_tmp;
64 a7812ae4 pbrook
static TCGv_i32 cpu_cc_op;
65 cc739bb0 Laurent Desnogues
static TCGv cpu_regs[CPU_NB_REGS];
66 1e4840bf bellard
/* local temps */
67 1e4840bf bellard
static TCGv cpu_T[2], cpu_T3;
68 57fec1fe bellard
/* local register indexes (only used inside old micro ops) */
69 a7812ae4 pbrook
static TCGv cpu_tmp0, cpu_tmp4;
70 a7812ae4 pbrook
static TCGv_ptr cpu_ptr0, cpu_ptr1;
71 a7812ae4 pbrook
static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
72 a7812ae4 pbrook
static TCGv_i64 cpu_tmp1_i64;
73 bedda79c Aurelien Jarno
static TCGv cpu_tmp5;
74 57fec1fe bellard
75 1a7ff922 Paolo Bonzini
static uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
76 1a7ff922 Paolo Bonzini
77 2e70f6ef pbrook
#include "gen-icount.h"
78 2e70f6ef pbrook
79 57fec1fe bellard
#ifdef TARGET_X86_64
80 57fec1fe bellard
static int x86_64_hregs;
81 ae063a68 bellard
#endif
82 ae063a68 bellard
83 2c0262af bellard
typedef struct DisasContext {
84 2c0262af bellard
    /* current insn context */
85 2c0262af bellard
    int override; /* -1 if no override */
86 2c0262af bellard
    int prefix;
87 2c0262af bellard
    int aflag, dflag;
88 14ce26e7 bellard
    target_ulong pc; /* pc = eip + cs_base */
89 2c0262af bellard
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
90 2c0262af bellard
                   static state change (stop translation) */
91 2c0262af bellard
    /* current block context */
92 14ce26e7 bellard
    target_ulong cs_base; /* base of CS segment */
93 2c0262af bellard
    int pe;     /* protected mode */
94 2c0262af bellard
    int code32; /* 32 bit code segment */
95 14ce26e7 bellard
#ifdef TARGET_X86_64
96 14ce26e7 bellard
    int lma;    /* long mode active */
97 14ce26e7 bellard
    int code64; /* 64 bit code segment */
98 14ce26e7 bellard
    int rex_x, rex_b;
99 14ce26e7 bellard
#endif
100 2c0262af bellard
    int ss32;   /* 32 bit stack segment */
101 2c0262af bellard
    int cc_op;  /* current CC operation */
102 2c0262af bellard
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
103 2c0262af bellard
    int f_st;   /* currently unused */
104 2c0262af bellard
    int vm86;   /* vm86 mode */
105 2c0262af bellard
    int cpl;
106 2c0262af bellard
    int iopl;
107 2c0262af bellard
    int tf;     /* TF cpu flag */
108 34865134 bellard
    int singlestep_enabled; /* "hardware" single step enabled */
109 2c0262af bellard
    int jmp_opt; /* use direct block chaining for direct jumps */
110 2c0262af bellard
    int mem_index; /* select memory access functions */
111 c068688b j_mayer
    uint64_t flags; /* all execution flags */
112 2c0262af bellard
    struct TranslationBlock *tb;
113 2c0262af bellard
    int popl_esp_hack; /* for correct popl with esp base handling */
114 14ce26e7 bellard
    int rip_offset; /* only used in x86_64, but left for simplicity */
115 14ce26e7 bellard
    int cpuid_features;
116 3d7374c5 bellard
    int cpuid_ext_features;
117 e771edab aurel32
    int cpuid_ext2_features;
118 12e26b75 bellard
    int cpuid_ext3_features;
119 2c0262af bellard
} DisasContext;
120 2c0262af bellard
121 2c0262af bellard
static void gen_eob(DisasContext *s);
122 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip);
123 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
124 2c0262af bellard
125 2c0262af bellard
/* i386 arith/logic operations */
126 2c0262af bellard
enum {
127 5fafdf24 ths
    OP_ADDL,
128 5fafdf24 ths
    OP_ORL,
129 5fafdf24 ths
    OP_ADCL,
130 2c0262af bellard
    OP_SBBL,
131 5fafdf24 ths
    OP_ANDL,
132 5fafdf24 ths
    OP_SUBL,
133 5fafdf24 ths
    OP_XORL,
134 2c0262af bellard
    OP_CMPL,
135 2c0262af bellard
};
136 2c0262af bellard
137 2c0262af bellard
/* i386 shift ops */
138 2c0262af bellard
enum {
139 5fafdf24 ths
    OP_ROL,
140 5fafdf24 ths
    OP_ROR,
141 5fafdf24 ths
    OP_RCL,
142 5fafdf24 ths
    OP_RCR,
143 5fafdf24 ths
    OP_SHL,
144 5fafdf24 ths
    OP_SHR,
145 2c0262af bellard
    OP_SHL1, /* undocumented */
146 2c0262af bellard
    OP_SAR = 7,
147 2c0262af bellard
};
148 2c0262af bellard
149 8e1c85e3 bellard
enum {
150 8e1c85e3 bellard
    JCC_O,
151 8e1c85e3 bellard
    JCC_B,
152 8e1c85e3 bellard
    JCC_Z,
153 8e1c85e3 bellard
    JCC_BE,
154 8e1c85e3 bellard
    JCC_S,
155 8e1c85e3 bellard
    JCC_P,
156 8e1c85e3 bellard
    JCC_L,
157 8e1c85e3 bellard
    JCC_LE,
158 8e1c85e3 bellard
};
159 8e1c85e3 bellard
160 2c0262af bellard
/* operand size */
161 2c0262af bellard
enum {
162 2c0262af bellard
    OT_BYTE = 0,
163 2c0262af bellard
    OT_WORD,
164 5fafdf24 ths
    OT_LONG,
165 2c0262af bellard
    OT_QUAD,
166 2c0262af bellard
};
167 2c0262af bellard
168 2c0262af bellard
enum {
169 2c0262af bellard
    /* I386 int registers */
170 2c0262af bellard
    OR_EAX,   /* MUST be even numbered */
171 2c0262af bellard
    OR_ECX,
172 2c0262af bellard
    OR_EDX,
173 2c0262af bellard
    OR_EBX,
174 2c0262af bellard
    OR_ESP,
175 2c0262af bellard
    OR_EBP,
176 2c0262af bellard
    OR_ESI,
177 2c0262af bellard
    OR_EDI,
178 14ce26e7 bellard
179 14ce26e7 bellard
    OR_TMP0 = 16,    /* temporary operand register */
180 2c0262af bellard
    OR_TMP1,
181 2c0262af bellard
    OR_A0, /* temporary register used when doing address evaluation */
182 2c0262af bellard
};
183 2c0262af bellard
184 57fec1fe bellard
static inline void gen_op_movl_T0_0(void)
185 57fec1fe bellard
{
186 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], 0);
187 57fec1fe bellard
}
188 57fec1fe bellard
189 57fec1fe bellard
static inline void gen_op_movl_T0_im(int32_t val)
190 57fec1fe bellard
{
191 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
192 57fec1fe bellard
}
193 57fec1fe bellard
194 57fec1fe bellard
static inline void gen_op_movl_T0_imu(uint32_t val)
195 57fec1fe bellard
{
196 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
197 57fec1fe bellard
}
198 57fec1fe bellard
199 57fec1fe bellard
static inline void gen_op_movl_T1_im(int32_t val)
200 57fec1fe bellard
{
201 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
202 57fec1fe bellard
}
203 57fec1fe bellard
204 57fec1fe bellard
static inline void gen_op_movl_T1_imu(uint32_t val)
205 57fec1fe bellard
{
206 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
207 57fec1fe bellard
}
208 57fec1fe bellard
209 57fec1fe bellard
static inline void gen_op_movl_A0_im(uint32_t val)
210 57fec1fe bellard
{
211 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
212 57fec1fe bellard
}
213 57fec1fe bellard
214 57fec1fe bellard
#ifdef TARGET_X86_64
215 57fec1fe bellard
static inline void gen_op_movq_A0_im(int64_t val)
216 57fec1fe bellard
{
217 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
218 57fec1fe bellard
}
219 57fec1fe bellard
#endif
220 57fec1fe bellard
221 57fec1fe bellard
static inline void gen_movtl_T0_im(target_ulong val)
222 57fec1fe bellard
{
223 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
224 57fec1fe bellard
}
225 57fec1fe bellard
226 57fec1fe bellard
static inline void gen_movtl_T1_im(target_ulong val)
227 57fec1fe bellard
{
228 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
229 57fec1fe bellard
}
230 57fec1fe bellard
231 57fec1fe bellard
static inline void gen_op_andl_T0_ffff(void)
232 57fec1fe bellard
{
233 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
234 57fec1fe bellard
}
235 57fec1fe bellard
236 57fec1fe bellard
static inline void gen_op_andl_T0_im(uint32_t val)
237 57fec1fe bellard
{
238 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
239 57fec1fe bellard
}
240 57fec1fe bellard
241 57fec1fe bellard
static inline void gen_op_movl_T0_T1(void)
242 57fec1fe bellard
{
243 57fec1fe bellard
    tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
244 57fec1fe bellard
}
245 57fec1fe bellard
246 57fec1fe bellard
static inline void gen_op_andl_A0_ffff(void)
247 57fec1fe bellard
{
248 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
249 57fec1fe bellard
}
250 57fec1fe bellard
251 14ce26e7 bellard
#ifdef TARGET_X86_64
252 14ce26e7 bellard
253 14ce26e7 bellard
#define NB_OP_SIZES 4
254 14ce26e7 bellard
255 14ce26e7 bellard
#else /* !TARGET_X86_64 */
256 14ce26e7 bellard
257 14ce26e7 bellard
#define NB_OP_SIZES 3
258 14ce26e7 bellard
259 14ce26e7 bellard
#endif /* !TARGET_X86_64 */
260 14ce26e7 bellard
261 e2542fe2 Juan Quintela
#if defined(HOST_WORDS_BIGENDIAN)
262 57fec1fe bellard
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
263 57fec1fe bellard
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
264 57fec1fe bellard
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
265 57fec1fe bellard
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
266 57fec1fe bellard
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
267 14ce26e7 bellard
#else
268 57fec1fe bellard
#define REG_B_OFFSET 0
269 57fec1fe bellard
#define REG_H_OFFSET 1
270 57fec1fe bellard
#define REG_W_OFFSET 0
271 57fec1fe bellard
#define REG_L_OFFSET 0
272 57fec1fe bellard
#define REG_LH_OFFSET 4
273 14ce26e7 bellard
#endif
274 57fec1fe bellard
275 1e4840bf bellard
static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
276 57fec1fe bellard
{
277 cc739bb0 Laurent Desnogues
    TCGv tmp;
278 cc739bb0 Laurent Desnogues
279 57fec1fe bellard
    switch(ot) {
280 57fec1fe bellard
    case OT_BYTE:
281 cc739bb0 Laurent Desnogues
        tmp = tcg_temp_new();
282 cc739bb0 Laurent Desnogues
        tcg_gen_ext8u_tl(tmp, t0);
283 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
284 cc739bb0 Laurent Desnogues
            tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xff);
285 cc739bb0 Laurent Desnogues
            tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
286 57fec1fe bellard
        } else {
287 cc739bb0 Laurent Desnogues
            tcg_gen_shli_tl(tmp, tmp, 8);
288 cc739bb0 Laurent Desnogues
            tcg_gen_andi_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], ~0xff00);
289 cc739bb0 Laurent Desnogues
            tcg_gen_or_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], tmp);
290 57fec1fe bellard
        }
291 cc739bb0 Laurent Desnogues
        tcg_temp_free(tmp);
292 57fec1fe bellard
        break;
293 57fec1fe bellard
    case OT_WORD:
294 cc739bb0 Laurent Desnogues
        tmp = tcg_temp_new();
295 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(tmp, t0);
296 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
297 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
298 cc739bb0 Laurent Desnogues
        tcg_temp_free(tmp);
299 57fec1fe bellard
        break;
300 cc739bb0 Laurent Desnogues
    default: /* XXX this shouldn't be reached;  abort? */
301 57fec1fe bellard
    case OT_LONG:
302 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
303 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a mov. */
304 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_regs[reg], t0);
305 57fec1fe bellard
        break;
306 cc739bb0 Laurent Desnogues
#ifdef TARGET_X86_64
307 57fec1fe bellard
    case OT_QUAD:
308 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], t0);
309 57fec1fe bellard
        break;
310 14ce26e7 bellard
#endif
311 57fec1fe bellard
    }
312 57fec1fe bellard
}
313 2c0262af bellard
314 57fec1fe bellard
static inline void gen_op_mov_reg_T0(int ot, int reg)
315 57fec1fe bellard
{
316 1e4840bf bellard
    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
317 57fec1fe bellard
}
318 57fec1fe bellard
319 57fec1fe bellard
static inline void gen_op_mov_reg_T1(int ot, int reg)
320 57fec1fe bellard
{
321 1e4840bf bellard
    gen_op_mov_reg_v(ot, reg, cpu_T[1]);
322 57fec1fe bellard
}
323 57fec1fe bellard
324 57fec1fe bellard
static inline void gen_op_mov_reg_A0(int size, int reg)
325 57fec1fe bellard
{
326 cc739bb0 Laurent Desnogues
    TCGv tmp;
327 cc739bb0 Laurent Desnogues
328 57fec1fe bellard
    switch(size) {
329 57fec1fe bellard
    case 0:
330 cc739bb0 Laurent Desnogues
        tmp = tcg_temp_new();
331 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(tmp, cpu_A0);
332 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
333 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
334 cc739bb0 Laurent Desnogues
        tcg_temp_free(tmp);
335 57fec1fe bellard
        break;
336 cc739bb0 Laurent Desnogues
    default: /* XXX this shouldn't be reached;  abort? */
337 57fec1fe bellard
    case 1:
338 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
339 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a mov. */
340 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_regs[reg], cpu_A0);
341 57fec1fe bellard
        break;
342 cc739bb0 Laurent Desnogues
#ifdef TARGET_X86_64
343 57fec1fe bellard
    case 2:
344 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], cpu_A0);
345 57fec1fe bellard
        break;
346 14ce26e7 bellard
#endif
347 57fec1fe bellard
    }
348 57fec1fe bellard
}
349 57fec1fe bellard
350 1e4840bf bellard
static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
351 57fec1fe bellard
{
352 57fec1fe bellard
    switch(ot) {
353 57fec1fe bellard
    case OT_BYTE:
354 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
355 57fec1fe bellard
            goto std_case;
356 57fec1fe bellard
        } else {
357 cc739bb0 Laurent Desnogues
            tcg_gen_shri_tl(t0, cpu_regs[reg - 4], 8);
358 cc739bb0 Laurent Desnogues
            tcg_gen_ext8u_tl(t0, t0);
359 57fec1fe bellard
        }
360 57fec1fe bellard
        break;
361 57fec1fe bellard
    default:
362 57fec1fe bellard
    std_case:
363 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(t0, cpu_regs[reg]);
364 57fec1fe bellard
        break;
365 57fec1fe bellard
    }
366 57fec1fe bellard
}
367 57fec1fe bellard
368 1e4840bf bellard
static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
369 1e4840bf bellard
{
370 1e4840bf bellard
    gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
371 1e4840bf bellard
}
372 1e4840bf bellard
373 57fec1fe bellard
static inline void gen_op_movl_A0_reg(int reg)
374 57fec1fe bellard
{
375 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
376 57fec1fe bellard
}
377 57fec1fe bellard
378 57fec1fe bellard
static inline void gen_op_addl_A0_im(int32_t val)
379 57fec1fe bellard
{
380 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
381 14ce26e7 bellard
#ifdef TARGET_X86_64
382 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
383 14ce26e7 bellard
#endif
384 57fec1fe bellard
}
385 2c0262af bellard
386 14ce26e7 bellard
#ifdef TARGET_X86_64
387 57fec1fe bellard
static inline void gen_op_addq_A0_im(int64_t val)
388 57fec1fe bellard
{
389 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
390 57fec1fe bellard
}
391 14ce26e7 bellard
#endif
392 57fec1fe bellard
    
393 57fec1fe bellard
static void gen_add_A0_im(DisasContext *s, int val)
394 57fec1fe bellard
{
395 57fec1fe bellard
#ifdef TARGET_X86_64
396 57fec1fe bellard
    if (CODE64(s))
397 57fec1fe bellard
        gen_op_addq_A0_im(val);
398 57fec1fe bellard
    else
399 57fec1fe bellard
#endif
400 57fec1fe bellard
        gen_op_addl_A0_im(val);
401 57fec1fe bellard
}
402 2c0262af bellard
403 57fec1fe bellard
static inline void gen_op_addl_T0_T1(void)
404 2c0262af bellard
{
405 57fec1fe bellard
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
406 57fec1fe bellard
}
407 57fec1fe bellard
408 57fec1fe bellard
static inline void gen_op_jmp_T0(void)
409 57fec1fe bellard
{
410 57fec1fe bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip));
411 57fec1fe bellard
}
412 57fec1fe bellard
413 6e0d8677 bellard
static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
414 57fec1fe bellard
{
415 6e0d8677 bellard
    switch(size) {
416 6e0d8677 bellard
    case 0:
417 cc739bb0 Laurent Desnogues
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
418 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(cpu_tmp0, cpu_tmp0);
419 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
420 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0);
421 6e0d8677 bellard
        break;
422 6e0d8677 bellard
    case 1:
423 cc739bb0 Laurent Desnogues
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
424 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
425 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a nop. */
426 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
427 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
428 6e0d8677 bellard
        break;
429 6e0d8677 bellard
#ifdef TARGET_X86_64
430 6e0d8677 bellard
    case 2:
431 cc739bb0 Laurent Desnogues
        tcg_gen_addi_tl(cpu_regs[reg], cpu_regs[reg], val);
432 6e0d8677 bellard
        break;
433 6e0d8677 bellard
#endif
434 6e0d8677 bellard
    }
435 57fec1fe bellard
}
436 57fec1fe bellard
437 6e0d8677 bellard
static inline void gen_op_add_reg_T0(int size, int reg)
438 57fec1fe bellard
{
439 6e0d8677 bellard
    switch(size) {
440 6e0d8677 bellard
    case 0:
441 cc739bb0 Laurent Desnogues
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
442 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(cpu_tmp0, cpu_tmp0);
443 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
444 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0);
445 6e0d8677 bellard
        break;
446 6e0d8677 bellard
    case 1:
447 cc739bb0 Laurent Desnogues
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
448 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
449 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a nop. */
450 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
451 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
452 6e0d8677 bellard
        break;
453 14ce26e7 bellard
#ifdef TARGET_X86_64
454 6e0d8677 bellard
    case 2:
455 cc739bb0 Laurent Desnogues
        tcg_gen_add_tl(cpu_regs[reg], cpu_regs[reg], cpu_T[0]);
456 6e0d8677 bellard
        break;
457 14ce26e7 bellard
#endif
458 6e0d8677 bellard
    }
459 6e0d8677 bellard
}
460 57fec1fe bellard
461 57fec1fe bellard
static inline void gen_op_set_cc_op(int32_t val)
462 57fec1fe bellard
{
463 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, val);
464 57fec1fe bellard
}
465 57fec1fe bellard
466 57fec1fe bellard
static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
467 57fec1fe bellard
{
468 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
469 cc739bb0 Laurent Desnogues
    if (shift != 0)
470 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
471 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
472 cc739bb0 Laurent Desnogues
    /* For x86_64, this sets the higher half of register to zero.
473 cc739bb0 Laurent Desnogues
       For i386, this is equivalent to a nop. */
474 cc739bb0 Laurent Desnogues
    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
475 57fec1fe bellard
}
476 2c0262af bellard
477 57fec1fe bellard
static inline void gen_op_movl_A0_seg(int reg)
478 57fec1fe bellard
{
479 57fec1fe bellard
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET);
480 57fec1fe bellard
}
481 2c0262af bellard
482 57fec1fe bellard
static inline void gen_op_addl_A0_seg(int reg)
483 57fec1fe bellard
{
484 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
485 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
486 57fec1fe bellard
#ifdef TARGET_X86_64
487 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
488 57fec1fe bellard
#endif
489 57fec1fe bellard
}
490 2c0262af bellard
491 14ce26e7 bellard
#ifdef TARGET_X86_64
492 57fec1fe bellard
static inline void gen_op_movq_A0_seg(int reg)
493 57fec1fe bellard
{
494 57fec1fe bellard
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base));
495 57fec1fe bellard
}
496 14ce26e7 bellard
497 57fec1fe bellard
static inline void gen_op_addq_A0_seg(int reg)
498 57fec1fe bellard
{
499 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
500 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
501 57fec1fe bellard
}
502 57fec1fe bellard
503 57fec1fe bellard
static inline void gen_op_movq_A0_reg(int reg)
504 57fec1fe bellard
{
505 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
506 57fec1fe bellard
}
507 57fec1fe bellard
508 57fec1fe bellard
static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
509 57fec1fe bellard
{
510 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
511 cc739bb0 Laurent Desnogues
    if (shift != 0)
512 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
513 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
514 57fec1fe bellard
}
515 14ce26e7 bellard
#endif
516 14ce26e7 bellard
517 57fec1fe bellard
static inline void gen_op_lds_T0_A0(int idx)
518 57fec1fe bellard
{
519 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
520 57fec1fe bellard
    switch(idx & 3) {
521 57fec1fe bellard
    case 0:
522 57fec1fe bellard
        tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
523 57fec1fe bellard
        break;
524 57fec1fe bellard
    case 1:
525 57fec1fe bellard
        tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
526 57fec1fe bellard
        break;
527 57fec1fe bellard
    default:
528 57fec1fe bellard
    case 2:
529 57fec1fe bellard
        tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
530 57fec1fe bellard
        break;
531 57fec1fe bellard
    }
532 57fec1fe bellard
}
533 2c0262af bellard
534 1e4840bf bellard
static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
535 57fec1fe bellard
{
536 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
537 57fec1fe bellard
    switch(idx & 3) {
538 57fec1fe bellard
    case 0:
539 1e4840bf bellard
        tcg_gen_qemu_ld8u(t0, a0, mem_index);
540 57fec1fe bellard
        break;
541 57fec1fe bellard
    case 1:
542 1e4840bf bellard
        tcg_gen_qemu_ld16u(t0, a0, mem_index);
543 57fec1fe bellard
        break;
544 57fec1fe bellard
    case 2:
545 1e4840bf bellard
        tcg_gen_qemu_ld32u(t0, a0, mem_index);
546 57fec1fe bellard
        break;
547 57fec1fe bellard
    default:
548 57fec1fe bellard
    case 3:
549 a7812ae4 pbrook
        /* Should never happen on 32-bit targets.  */
550 a7812ae4 pbrook
#ifdef TARGET_X86_64
551 1e4840bf bellard
        tcg_gen_qemu_ld64(t0, a0, mem_index);
552 a7812ae4 pbrook
#endif
553 57fec1fe bellard
        break;
554 57fec1fe bellard
    }
555 57fec1fe bellard
}
556 2c0262af bellard
557 1e4840bf bellard
/* XXX: always use ldu or lds */
558 1e4840bf bellard
static inline void gen_op_ld_T0_A0(int idx)
559 1e4840bf bellard
{
560 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
561 1e4840bf bellard
}
562 1e4840bf bellard
563 57fec1fe bellard
static inline void gen_op_ldu_T0_A0(int idx)
564 57fec1fe bellard
{
565 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
566 57fec1fe bellard
}
567 2c0262af bellard
568 57fec1fe bellard
static inline void gen_op_ld_T1_A0(int idx)
569 57fec1fe bellard
{
570 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[1], cpu_A0);
571 1e4840bf bellard
}
572 1e4840bf bellard
573 1e4840bf bellard
static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
574 1e4840bf bellard
{
575 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
576 57fec1fe bellard
    switch(idx & 3) {
577 57fec1fe bellard
    case 0:
578 1e4840bf bellard
        tcg_gen_qemu_st8(t0, a0, mem_index);
579 57fec1fe bellard
        break;
580 57fec1fe bellard
    case 1:
581 1e4840bf bellard
        tcg_gen_qemu_st16(t0, a0, mem_index);
582 57fec1fe bellard
        break;
583 57fec1fe bellard
    case 2:
584 1e4840bf bellard
        tcg_gen_qemu_st32(t0, a0, mem_index);
585 57fec1fe bellard
        break;
586 57fec1fe bellard
    default:
587 57fec1fe bellard
    case 3:
588 a7812ae4 pbrook
        /* Should never happen on 32-bit targets.  */
589 a7812ae4 pbrook
#ifdef TARGET_X86_64
590 1e4840bf bellard
        tcg_gen_qemu_st64(t0, a0, mem_index);
591 a7812ae4 pbrook
#endif
592 57fec1fe bellard
        break;
593 57fec1fe bellard
    }
594 57fec1fe bellard
}
595 4f31916f bellard
596 57fec1fe bellard
static inline void gen_op_st_T0_A0(int idx)
597 57fec1fe bellard
{
598 1e4840bf bellard
    gen_op_st_v(idx, cpu_T[0], cpu_A0);
599 57fec1fe bellard
}
600 4f31916f bellard
601 57fec1fe bellard
static inline void gen_op_st_T1_A0(int idx)
602 57fec1fe bellard
{
603 1e4840bf bellard
    gen_op_st_v(idx, cpu_T[1], cpu_A0);
604 57fec1fe bellard
}
605 4f31916f bellard
606 14ce26e7 bellard
static inline void gen_jmp_im(target_ulong pc)
607 14ce26e7 bellard
{
608 57fec1fe bellard
    tcg_gen_movi_tl(cpu_tmp0, pc);
609 57fec1fe bellard
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip));
610 14ce26e7 bellard
}
611 14ce26e7 bellard
612 2c0262af bellard
static inline void gen_string_movl_A0_ESI(DisasContext *s)
613 2c0262af bellard
{
614 2c0262af bellard
    int override;
615 2c0262af bellard
616 2c0262af bellard
    override = s->override;
617 14ce26e7 bellard
#ifdef TARGET_X86_64
618 14ce26e7 bellard
    if (s->aflag == 2) {
619 14ce26e7 bellard
        if (override >= 0) {
620 57fec1fe bellard
            gen_op_movq_A0_seg(override);
621 57fec1fe bellard
            gen_op_addq_A0_reg_sN(0, R_ESI);
622 14ce26e7 bellard
        } else {
623 57fec1fe bellard
            gen_op_movq_A0_reg(R_ESI);
624 14ce26e7 bellard
        }
625 14ce26e7 bellard
    } else
626 14ce26e7 bellard
#endif
627 2c0262af bellard
    if (s->aflag) {
628 2c0262af bellard
        /* 32 bit address */
629 2c0262af bellard
        if (s->addseg && override < 0)
630 2c0262af bellard
            override = R_DS;
631 2c0262af bellard
        if (override >= 0) {
632 57fec1fe bellard
            gen_op_movl_A0_seg(override);
633 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
634 2c0262af bellard
        } else {
635 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
636 2c0262af bellard
        }
637 2c0262af bellard
    } else {
638 2c0262af bellard
        /* 16 address, always override */
639 2c0262af bellard
        if (override < 0)
640 2c0262af bellard
            override = R_DS;
641 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESI);
642 2c0262af bellard
        gen_op_andl_A0_ffff();
643 57fec1fe bellard
        gen_op_addl_A0_seg(override);
644 2c0262af bellard
    }
645 2c0262af bellard
}
646 2c0262af bellard
647 2c0262af bellard
static inline void gen_string_movl_A0_EDI(DisasContext *s)
648 2c0262af bellard
{
649 14ce26e7 bellard
#ifdef TARGET_X86_64
650 14ce26e7 bellard
    if (s->aflag == 2) {
651 57fec1fe bellard
        gen_op_movq_A0_reg(R_EDI);
652 14ce26e7 bellard
    } else
653 14ce26e7 bellard
#endif
654 2c0262af bellard
    if (s->aflag) {
655 2c0262af bellard
        if (s->addseg) {
656 57fec1fe bellard
            gen_op_movl_A0_seg(R_ES);
657 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
658 2c0262af bellard
        } else {
659 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
660 2c0262af bellard
        }
661 2c0262af bellard
    } else {
662 57fec1fe bellard
        gen_op_movl_A0_reg(R_EDI);
663 2c0262af bellard
        gen_op_andl_A0_ffff();
664 57fec1fe bellard
        gen_op_addl_A0_seg(R_ES);
665 2c0262af bellard
    }
666 2c0262af bellard
}
667 2c0262af bellard
668 6e0d8677 bellard
static inline void gen_op_movl_T0_Dshift(int ot) 
669 6e0d8677 bellard
{
670 6e0d8677 bellard
    tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUState, df));
671 6e0d8677 bellard
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
672 2c0262af bellard
};
673 2c0262af bellard
674 6e0d8677 bellard
static void gen_extu(int ot, TCGv reg)
675 6e0d8677 bellard
{
676 6e0d8677 bellard
    switch(ot) {
677 6e0d8677 bellard
    case OT_BYTE:
678 6e0d8677 bellard
        tcg_gen_ext8u_tl(reg, reg);
679 6e0d8677 bellard
        break;
680 6e0d8677 bellard
    case OT_WORD:
681 6e0d8677 bellard
        tcg_gen_ext16u_tl(reg, reg);
682 6e0d8677 bellard
        break;
683 6e0d8677 bellard
    case OT_LONG:
684 6e0d8677 bellard
        tcg_gen_ext32u_tl(reg, reg);
685 6e0d8677 bellard
        break;
686 6e0d8677 bellard
    default:
687 6e0d8677 bellard
        break;
688 6e0d8677 bellard
    }
689 6e0d8677 bellard
}
690 3b46e624 ths
691 6e0d8677 bellard
static void gen_exts(int ot, TCGv reg)
692 6e0d8677 bellard
{
693 6e0d8677 bellard
    switch(ot) {
694 6e0d8677 bellard
    case OT_BYTE:
695 6e0d8677 bellard
        tcg_gen_ext8s_tl(reg, reg);
696 6e0d8677 bellard
        break;
697 6e0d8677 bellard
    case OT_WORD:
698 6e0d8677 bellard
        tcg_gen_ext16s_tl(reg, reg);
699 6e0d8677 bellard
        break;
700 6e0d8677 bellard
    case OT_LONG:
701 6e0d8677 bellard
        tcg_gen_ext32s_tl(reg, reg);
702 6e0d8677 bellard
        break;
703 6e0d8677 bellard
    default:
704 6e0d8677 bellard
        break;
705 6e0d8677 bellard
    }
706 6e0d8677 bellard
}
707 2c0262af bellard
708 6e0d8677 bellard
static inline void gen_op_jnz_ecx(int size, int label1)
709 6e0d8677 bellard
{
710 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
711 6e0d8677 bellard
    gen_extu(size + 1, cpu_tmp0);
712 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
713 6e0d8677 bellard
}
714 6e0d8677 bellard
715 6e0d8677 bellard
static inline void gen_op_jz_ecx(int size, int label1)
716 6e0d8677 bellard
{
717 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
718 6e0d8677 bellard
    gen_extu(size + 1, cpu_tmp0);
719 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
720 6e0d8677 bellard
}
721 2c0262af bellard
722 a7812ae4 pbrook
static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
723 a7812ae4 pbrook
{
724 a7812ae4 pbrook
    switch (ot) {
725 a7812ae4 pbrook
    case 0: gen_helper_inb(v, n); break;
726 a7812ae4 pbrook
    case 1: gen_helper_inw(v, n); break;
727 a7812ae4 pbrook
    case 2: gen_helper_inl(v, n); break;
728 a7812ae4 pbrook
    }
729 2c0262af bellard
730 a7812ae4 pbrook
}
731 2c0262af bellard
732 a7812ae4 pbrook
static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
733 a7812ae4 pbrook
{
734 a7812ae4 pbrook
    switch (ot) {
735 a7812ae4 pbrook
    case 0: gen_helper_outb(v, n); break;
736 a7812ae4 pbrook
    case 1: gen_helper_outw(v, n); break;
737 a7812ae4 pbrook
    case 2: gen_helper_outl(v, n); break;
738 a7812ae4 pbrook
    }
739 a7812ae4 pbrook
740 a7812ae4 pbrook
}
741 f115e911 bellard
742 b8b6a50b bellard
static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
743 b8b6a50b bellard
                         uint32_t svm_flags)
744 f115e911 bellard
{
745 b8b6a50b bellard
    int state_saved;
746 b8b6a50b bellard
    target_ulong next_eip;
747 b8b6a50b bellard
748 b8b6a50b bellard
    state_saved = 0;
749 f115e911 bellard
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
750 f115e911 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
751 f115e911 bellard
            gen_op_set_cc_op(s->cc_op);
752 14ce26e7 bellard
        gen_jmp_im(cur_eip);
753 b8b6a50b bellard
        state_saved = 1;
754 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
755 a7812ae4 pbrook
        switch (ot) {
756 a7812ae4 pbrook
        case 0: gen_helper_check_iob(cpu_tmp2_i32); break;
757 a7812ae4 pbrook
        case 1: gen_helper_check_iow(cpu_tmp2_i32); break;
758 a7812ae4 pbrook
        case 2: gen_helper_check_iol(cpu_tmp2_i32); break;
759 a7812ae4 pbrook
        }
760 b8b6a50b bellard
    }
761 872929aa bellard
    if(s->flags & HF_SVMI_MASK) {
762 b8b6a50b bellard
        if (!state_saved) {
763 b8b6a50b bellard
            if (s->cc_op != CC_OP_DYNAMIC)
764 b8b6a50b bellard
                gen_op_set_cc_op(s->cc_op);
765 b8b6a50b bellard
            gen_jmp_im(cur_eip);
766 b8b6a50b bellard
        }
767 b8b6a50b bellard
        svm_flags |= (1 << (4 + ot));
768 b8b6a50b bellard
        next_eip = s->pc - s->cs_base;
769 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
770 a7812ae4 pbrook
        gen_helper_svm_check_io(cpu_tmp2_i32, tcg_const_i32(svm_flags),
771 a7812ae4 pbrook
                                tcg_const_i32(next_eip - cur_eip));
772 f115e911 bellard
    }
773 f115e911 bellard
}
774 f115e911 bellard
775 2c0262af bellard
static inline void gen_movs(DisasContext *s, int ot)
776 2c0262af bellard
{
777 2c0262af bellard
    gen_string_movl_A0_ESI(s);
778 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
779 2c0262af bellard
    gen_string_movl_A0_EDI(s);
780 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
781 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
782 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
783 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
784 2c0262af bellard
}
785 2c0262af bellard
786 2c0262af bellard
static inline void gen_update_cc_op(DisasContext *s)
787 2c0262af bellard
{
788 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
789 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
790 2c0262af bellard
        s->cc_op = CC_OP_DYNAMIC;
791 2c0262af bellard
    }
792 2c0262af bellard
}
793 2c0262af bellard
794 b6abf97d bellard
static void gen_op_update1_cc(void)
795 b6abf97d bellard
{
796 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
797 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
798 b6abf97d bellard
}
799 b6abf97d bellard
800 b6abf97d bellard
static void gen_op_update2_cc(void)
801 b6abf97d bellard
{
802 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
803 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
804 b6abf97d bellard
}
805 b6abf97d bellard
806 b6abf97d bellard
static inline void gen_op_cmpl_T0_T1_cc(void)
807 b6abf97d bellard
{
808 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
809 b6abf97d bellard
    tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
810 b6abf97d bellard
}
811 b6abf97d bellard
812 b6abf97d bellard
static inline void gen_op_testl_T0_T1_cc(void)
813 b6abf97d bellard
{
814 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
815 b6abf97d bellard
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
816 b6abf97d bellard
}
817 b6abf97d bellard
818 b6abf97d bellard
static void gen_op_update_neg_cc(void)
819 b6abf97d bellard
{
820 b6abf97d bellard
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
821 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
822 b6abf97d bellard
}
823 b6abf97d bellard
824 8e1c85e3 bellard
/* compute eflags.C to reg */
825 8e1c85e3 bellard
static void gen_compute_eflags_c(TCGv reg)
826 8e1c85e3 bellard
{
827 a7812ae4 pbrook
    gen_helper_cc_compute_c(cpu_tmp2_i32, cpu_cc_op);
828 8e1c85e3 bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
829 8e1c85e3 bellard
}
830 8e1c85e3 bellard
831 8e1c85e3 bellard
/* compute all eflags to cc_src */
832 8e1c85e3 bellard
static void gen_compute_eflags(TCGv reg)
833 8e1c85e3 bellard
{
834 a7812ae4 pbrook
    gen_helper_cc_compute_all(cpu_tmp2_i32, cpu_cc_op);
835 8e1c85e3 bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
836 8e1c85e3 bellard
}
837 8e1c85e3 bellard
838 1e4840bf bellard
static inline void gen_setcc_slow_T0(DisasContext *s, int jcc_op)
839 8e1c85e3 bellard
{
840 1e4840bf bellard
    if (s->cc_op != CC_OP_DYNAMIC)
841 1e4840bf bellard
        gen_op_set_cc_op(s->cc_op);
842 1e4840bf bellard
    switch(jcc_op) {
843 8e1c85e3 bellard
    case JCC_O:
844 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
845 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 11);
846 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
847 8e1c85e3 bellard
        break;
848 8e1c85e3 bellard
    case JCC_B:
849 8e1c85e3 bellard
        gen_compute_eflags_c(cpu_T[0]);
850 8e1c85e3 bellard
        break;
851 8e1c85e3 bellard
    case JCC_Z:
852 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
853 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 6);
854 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
855 8e1c85e3 bellard
        break;
856 8e1c85e3 bellard
    case JCC_BE:
857 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
858 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 6);
859 8e1c85e3 bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
860 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
861 8e1c85e3 bellard
        break;
862 8e1c85e3 bellard
    case JCC_S:
863 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
864 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 7);
865 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
866 8e1c85e3 bellard
        break;
867 8e1c85e3 bellard
    case JCC_P:
868 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
869 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 2);
870 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
871 8e1c85e3 bellard
        break;
872 8e1c85e3 bellard
    case JCC_L:
873 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
874 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
875 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 7); /* CC_S */
876 8e1c85e3 bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
877 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
878 8e1c85e3 bellard
        break;
879 8e1c85e3 bellard
    default:
880 8e1c85e3 bellard
    case JCC_LE:
881 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
882 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
883 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp4, cpu_tmp0, 7); /* CC_S */
884 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 6); /* CC_Z */
885 8e1c85e3 bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
886 8e1c85e3 bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
887 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
888 8e1c85e3 bellard
        break;
889 8e1c85e3 bellard
    }
890 8e1c85e3 bellard
}
891 8e1c85e3 bellard
892 8e1c85e3 bellard
/* return true if setcc_slow is not needed (WARNING: must be kept in
893 8e1c85e3 bellard
   sync with gen_jcc1) */
894 8e1c85e3 bellard
static int is_fast_jcc_case(DisasContext *s, int b)
895 8e1c85e3 bellard
{
896 8e1c85e3 bellard
    int jcc_op;
897 8e1c85e3 bellard
    jcc_op = (b >> 1) & 7;
898 8e1c85e3 bellard
    switch(s->cc_op) {
899 8e1c85e3 bellard
        /* we optimize the cmp/jcc case */
900 8e1c85e3 bellard
    case CC_OP_SUBB:
901 8e1c85e3 bellard
    case CC_OP_SUBW:
902 8e1c85e3 bellard
    case CC_OP_SUBL:
903 8e1c85e3 bellard
    case CC_OP_SUBQ:
904 8e1c85e3 bellard
        if (jcc_op == JCC_O || jcc_op == JCC_P)
905 8e1c85e3 bellard
            goto slow_jcc;
906 8e1c85e3 bellard
        break;
907 8e1c85e3 bellard
908 8e1c85e3 bellard
        /* some jumps are easy to compute */
909 8e1c85e3 bellard
    case CC_OP_ADDB:
910 8e1c85e3 bellard
    case CC_OP_ADDW:
911 8e1c85e3 bellard
    case CC_OP_ADDL:
912 8e1c85e3 bellard
    case CC_OP_ADDQ:
913 8e1c85e3 bellard
914 8e1c85e3 bellard
    case CC_OP_LOGICB:
915 8e1c85e3 bellard
    case CC_OP_LOGICW:
916 8e1c85e3 bellard
    case CC_OP_LOGICL:
917 8e1c85e3 bellard
    case CC_OP_LOGICQ:
918 8e1c85e3 bellard
919 8e1c85e3 bellard
    case CC_OP_INCB:
920 8e1c85e3 bellard
    case CC_OP_INCW:
921 8e1c85e3 bellard
    case CC_OP_INCL:
922 8e1c85e3 bellard
    case CC_OP_INCQ:
923 8e1c85e3 bellard
924 8e1c85e3 bellard
    case CC_OP_DECB:
925 8e1c85e3 bellard
    case CC_OP_DECW:
926 8e1c85e3 bellard
    case CC_OP_DECL:
927 8e1c85e3 bellard
    case CC_OP_DECQ:
928 8e1c85e3 bellard
929 8e1c85e3 bellard
    case CC_OP_SHLB:
930 8e1c85e3 bellard
    case CC_OP_SHLW:
931 8e1c85e3 bellard
    case CC_OP_SHLL:
932 8e1c85e3 bellard
    case CC_OP_SHLQ:
933 8e1c85e3 bellard
        if (jcc_op != JCC_Z && jcc_op != JCC_S)
934 8e1c85e3 bellard
            goto slow_jcc;
935 8e1c85e3 bellard
        break;
936 8e1c85e3 bellard
    default:
937 8e1c85e3 bellard
    slow_jcc:
938 8e1c85e3 bellard
        return 0;
939 8e1c85e3 bellard
    }
940 8e1c85e3 bellard
    return 1;
941 8e1c85e3 bellard
}
942 8e1c85e3 bellard
943 8e1c85e3 bellard
/* generate a conditional jump to label 'l1' according to jump opcode
944 8e1c85e3 bellard
   value 'b'. In the fast case, T0 is guaranted not to be used. */
945 8e1c85e3 bellard
static inline void gen_jcc1(DisasContext *s, int cc_op, int b, int l1)
946 8e1c85e3 bellard
{
947 8e1c85e3 bellard
    int inv, jcc_op, size, cond;
948 8e1c85e3 bellard
    TCGv t0;
949 8e1c85e3 bellard
950 8e1c85e3 bellard
    inv = b & 1;
951 8e1c85e3 bellard
    jcc_op = (b >> 1) & 7;
952 8e1c85e3 bellard
953 8e1c85e3 bellard
    switch(cc_op) {
954 8e1c85e3 bellard
        /* we optimize the cmp/jcc case */
955 8e1c85e3 bellard
    case CC_OP_SUBB:
956 8e1c85e3 bellard
    case CC_OP_SUBW:
957 8e1c85e3 bellard
    case CC_OP_SUBL:
958 8e1c85e3 bellard
    case CC_OP_SUBQ:
959 8e1c85e3 bellard
        
960 8e1c85e3 bellard
        size = cc_op - CC_OP_SUBB;
961 8e1c85e3 bellard
        switch(jcc_op) {
962 8e1c85e3 bellard
        case JCC_Z:
963 8e1c85e3 bellard
        fast_jcc_z:
964 8e1c85e3 bellard
            switch(size) {
965 8e1c85e3 bellard
            case 0:
966 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xff);
967 8e1c85e3 bellard
                t0 = cpu_tmp0;
968 8e1c85e3 bellard
                break;
969 8e1c85e3 bellard
            case 1:
970 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffff);
971 8e1c85e3 bellard
                t0 = cpu_tmp0;
972 8e1c85e3 bellard
                break;
973 8e1c85e3 bellard
#ifdef TARGET_X86_64
974 8e1c85e3 bellard
            case 2:
975 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffffffff);
976 8e1c85e3 bellard
                t0 = cpu_tmp0;
977 8e1c85e3 bellard
                break;
978 8e1c85e3 bellard
#endif
979 8e1c85e3 bellard
            default:
980 8e1c85e3 bellard
                t0 = cpu_cc_dst;
981 8e1c85e3 bellard
                break;
982 8e1c85e3 bellard
            }
983 cb63669a pbrook
            tcg_gen_brcondi_tl(inv ? TCG_COND_NE : TCG_COND_EQ, t0, 0, l1);
984 8e1c85e3 bellard
            break;
985 8e1c85e3 bellard
        case JCC_S:
986 8e1c85e3 bellard
        fast_jcc_s:
987 8e1c85e3 bellard
            switch(size) {
988 8e1c85e3 bellard
            case 0:
989 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80);
990 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
991 cb63669a pbrook
                                   0, l1);
992 8e1c85e3 bellard
                break;
993 8e1c85e3 bellard
            case 1:
994 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x8000);
995 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
996 cb63669a pbrook
                                   0, l1);
997 8e1c85e3 bellard
                break;
998 8e1c85e3 bellard
#ifdef TARGET_X86_64
999 8e1c85e3 bellard
            case 2:
1000 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80000000);
1001 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
1002 cb63669a pbrook
                                   0, l1);
1003 8e1c85e3 bellard
                break;
1004 8e1c85e3 bellard
#endif
1005 8e1c85e3 bellard
            default:
1006 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_GE : TCG_COND_LT, cpu_cc_dst, 
1007 cb63669a pbrook
                                   0, l1);
1008 8e1c85e3 bellard
                break;
1009 8e1c85e3 bellard
            }
1010 8e1c85e3 bellard
            break;
1011 8e1c85e3 bellard
            
1012 8e1c85e3 bellard
        case JCC_B:
1013 8e1c85e3 bellard
            cond = inv ? TCG_COND_GEU : TCG_COND_LTU;
1014 8e1c85e3 bellard
            goto fast_jcc_b;
1015 8e1c85e3 bellard
        case JCC_BE:
1016 8e1c85e3 bellard
            cond = inv ? TCG_COND_GTU : TCG_COND_LEU;
1017 8e1c85e3 bellard
        fast_jcc_b:
1018 8e1c85e3 bellard
            tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1019 8e1c85e3 bellard
            switch(size) {
1020 8e1c85e3 bellard
            case 0:
1021 8e1c85e3 bellard
                t0 = cpu_tmp0;
1022 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xff);
1023 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xff);
1024 8e1c85e3 bellard
                break;
1025 8e1c85e3 bellard
            case 1:
1026 8e1c85e3 bellard
                t0 = cpu_tmp0;
1027 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffff);
1028 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xffff);
1029 8e1c85e3 bellard
                break;
1030 8e1c85e3 bellard
#ifdef TARGET_X86_64
1031 8e1c85e3 bellard
            case 2:
1032 8e1c85e3 bellard
                t0 = cpu_tmp0;
1033 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffffffff);
1034 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xffffffff);
1035 8e1c85e3 bellard
                break;
1036 8e1c85e3 bellard
#endif
1037 8e1c85e3 bellard
            default:
1038 8e1c85e3 bellard
                t0 = cpu_cc_src;
1039 8e1c85e3 bellard
                break;
1040 8e1c85e3 bellard
            }
1041 8e1c85e3 bellard
            tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1042 8e1c85e3 bellard
            break;
1043 8e1c85e3 bellard
            
1044 8e1c85e3 bellard
        case JCC_L:
1045 8e1c85e3 bellard
            cond = inv ? TCG_COND_GE : TCG_COND_LT;
1046 8e1c85e3 bellard
            goto fast_jcc_l;
1047 8e1c85e3 bellard
        case JCC_LE:
1048 8e1c85e3 bellard
            cond = inv ? TCG_COND_GT : TCG_COND_LE;
1049 8e1c85e3 bellard
        fast_jcc_l:
1050 8e1c85e3 bellard
            tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1051 8e1c85e3 bellard
            switch(size) {
1052 8e1c85e3 bellard
            case 0:
1053 8e1c85e3 bellard
                t0 = cpu_tmp0;
1054 8e1c85e3 bellard
                tcg_gen_ext8s_tl(cpu_tmp4, cpu_tmp4);
1055 8e1c85e3 bellard
                tcg_gen_ext8s_tl(t0, cpu_cc_src);
1056 8e1c85e3 bellard
                break;
1057 8e1c85e3 bellard
            case 1:
1058 8e1c85e3 bellard
                t0 = cpu_tmp0;
1059 8e1c85e3 bellard
                tcg_gen_ext16s_tl(cpu_tmp4, cpu_tmp4);
1060 8e1c85e3 bellard
                tcg_gen_ext16s_tl(t0, cpu_cc_src);
1061 8e1c85e3 bellard
                break;
1062 8e1c85e3 bellard
#ifdef TARGET_X86_64
1063 8e1c85e3 bellard
            case 2:
1064 8e1c85e3 bellard
                t0 = cpu_tmp0;
1065 8e1c85e3 bellard
                tcg_gen_ext32s_tl(cpu_tmp4, cpu_tmp4);
1066 8e1c85e3 bellard
                tcg_gen_ext32s_tl(t0, cpu_cc_src);
1067 8e1c85e3 bellard
                break;
1068 8e1c85e3 bellard
#endif
1069 8e1c85e3 bellard
            default:
1070 8e1c85e3 bellard
                t0 = cpu_cc_src;
1071 8e1c85e3 bellard
                break;
1072 8e1c85e3 bellard
            }
1073 8e1c85e3 bellard
            tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1074 8e1c85e3 bellard
            break;
1075 8e1c85e3 bellard
            
1076 8e1c85e3 bellard
        default:
1077 8e1c85e3 bellard
            goto slow_jcc;
1078 8e1c85e3 bellard
        }
1079 8e1c85e3 bellard
        break;
1080 8e1c85e3 bellard
        
1081 8e1c85e3 bellard
        /* some jumps are easy to compute */
1082 8e1c85e3 bellard
    case CC_OP_ADDB:
1083 8e1c85e3 bellard
    case CC_OP_ADDW:
1084 8e1c85e3 bellard
    case CC_OP_ADDL:
1085 8e1c85e3 bellard
    case CC_OP_ADDQ:
1086 8e1c85e3 bellard
        
1087 8e1c85e3 bellard
    case CC_OP_ADCB:
1088 8e1c85e3 bellard
    case CC_OP_ADCW:
1089 8e1c85e3 bellard
    case CC_OP_ADCL:
1090 8e1c85e3 bellard
    case CC_OP_ADCQ:
1091 8e1c85e3 bellard
        
1092 8e1c85e3 bellard
    case CC_OP_SBBB:
1093 8e1c85e3 bellard
    case CC_OP_SBBW:
1094 8e1c85e3 bellard
    case CC_OP_SBBL:
1095 8e1c85e3 bellard
    case CC_OP_SBBQ:
1096 8e1c85e3 bellard
        
1097 8e1c85e3 bellard
    case CC_OP_LOGICB:
1098 8e1c85e3 bellard
    case CC_OP_LOGICW:
1099 8e1c85e3 bellard
    case CC_OP_LOGICL:
1100 8e1c85e3 bellard
    case CC_OP_LOGICQ:
1101 8e1c85e3 bellard
        
1102 8e1c85e3 bellard
    case CC_OP_INCB:
1103 8e1c85e3 bellard
    case CC_OP_INCW:
1104 8e1c85e3 bellard
    case CC_OP_INCL:
1105 8e1c85e3 bellard
    case CC_OP_INCQ:
1106 8e1c85e3 bellard
        
1107 8e1c85e3 bellard
    case CC_OP_DECB:
1108 8e1c85e3 bellard
    case CC_OP_DECW:
1109 8e1c85e3 bellard
    case CC_OP_DECL:
1110 8e1c85e3 bellard
    case CC_OP_DECQ:
1111 8e1c85e3 bellard
        
1112 8e1c85e3 bellard
    case CC_OP_SHLB:
1113 8e1c85e3 bellard
    case CC_OP_SHLW:
1114 8e1c85e3 bellard
    case CC_OP_SHLL:
1115 8e1c85e3 bellard
    case CC_OP_SHLQ:
1116 8e1c85e3 bellard
        
1117 8e1c85e3 bellard
    case CC_OP_SARB:
1118 8e1c85e3 bellard
    case CC_OP_SARW:
1119 8e1c85e3 bellard
    case CC_OP_SARL:
1120 8e1c85e3 bellard
    case CC_OP_SARQ:
1121 8e1c85e3 bellard
        switch(jcc_op) {
1122 8e1c85e3 bellard
        case JCC_Z:
1123 8e1c85e3 bellard
            size = (cc_op - CC_OP_ADDB) & 3;
1124 8e1c85e3 bellard
            goto fast_jcc_z;
1125 8e1c85e3 bellard
        case JCC_S:
1126 8e1c85e3 bellard
            size = (cc_op - CC_OP_ADDB) & 3;
1127 8e1c85e3 bellard
            goto fast_jcc_s;
1128 8e1c85e3 bellard
        default:
1129 8e1c85e3 bellard
            goto slow_jcc;
1130 8e1c85e3 bellard
        }
1131 8e1c85e3 bellard
        break;
1132 8e1c85e3 bellard
    default:
1133 8e1c85e3 bellard
    slow_jcc:
1134 1e4840bf bellard
        gen_setcc_slow_T0(s, jcc_op);
1135 cb63669a pbrook
        tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, 
1136 cb63669a pbrook
                           cpu_T[0], 0, l1);
1137 8e1c85e3 bellard
        break;
1138 8e1c85e3 bellard
    }
1139 8e1c85e3 bellard
}
1140 8e1c85e3 bellard
1141 14ce26e7 bellard
/* XXX: does not work with gdbstub "ice" single step - not a
1142 14ce26e7 bellard
   serious problem */
1143 14ce26e7 bellard
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
1144 2c0262af bellard
{
1145 14ce26e7 bellard
    int l1, l2;
1146 14ce26e7 bellard
1147 14ce26e7 bellard
    l1 = gen_new_label();
1148 14ce26e7 bellard
    l2 = gen_new_label();
1149 6e0d8677 bellard
    gen_op_jnz_ecx(s->aflag, l1);
1150 14ce26e7 bellard
    gen_set_label(l2);
1151 14ce26e7 bellard
    gen_jmp_tb(s, next_eip, 1);
1152 14ce26e7 bellard
    gen_set_label(l1);
1153 14ce26e7 bellard
    return l2;
1154 2c0262af bellard
}
1155 2c0262af bellard
1156 2c0262af bellard
static inline void gen_stos(DisasContext *s, int ot)
1157 2c0262af bellard
{
1158 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1159 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1160 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1161 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1162 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1163 2c0262af bellard
}
1164 2c0262af bellard
1165 2c0262af bellard
static inline void gen_lods(DisasContext *s, int ot)
1166 2c0262af bellard
{
1167 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1168 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1169 57fec1fe bellard
    gen_op_mov_reg_T0(ot, R_EAX);
1170 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1171 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1172 2c0262af bellard
}
1173 2c0262af bellard
1174 2c0262af bellard
static inline void gen_scas(DisasContext *s, int ot)
1175 2c0262af bellard
{
1176 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1177 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1178 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
1179 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
1180 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1181 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1182 2c0262af bellard
}
1183 2c0262af bellard
1184 2c0262af bellard
static inline void gen_cmps(DisasContext *s, int ot)
1185 2c0262af bellard
{
1186 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1187 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1188 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1189 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
1190 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
1191 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1192 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1193 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1194 2c0262af bellard
}
1195 2c0262af bellard
1196 2c0262af bellard
static inline void gen_ins(DisasContext *s, int ot)
1197 2c0262af bellard
{
1198 2e70f6ef pbrook
    if (use_icount)
1199 2e70f6ef pbrook
        gen_io_start();
1200 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1201 6e0d8677 bellard
    /* Note: we must do this dummy write first to be restartable in
1202 6e0d8677 bellard
       case of page fault. */
1203 9772c73b bellard
    gen_op_movl_T0_0();
1204 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1205 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1206 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1207 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1208 a7812ae4 pbrook
    gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
1209 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1210 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1211 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1212 2e70f6ef pbrook
    if (use_icount)
1213 2e70f6ef pbrook
        gen_io_end();
1214 2c0262af bellard
}
1215 2c0262af bellard
1216 2c0262af bellard
static inline void gen_outs(DisasContext *s, int ot)
1217 2c0262af bellard
{
1218 2e70f6ef pbrook
    if (use_icount)
1219 2e70f6ef pbrook
        gen_io_start();
1220 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1221 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1222 b8b6a50b bellard
1223 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1224 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1225 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1226 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
1227 a7812ae4 pbrook
    gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1228 b8b6a50b bellard
1229 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1230 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1231 2e70f6ef pbrook
    if (use_icount)
1232 2e70f6ef pbrook
        gen_io_end();
1233 2c0262af bellard
}
1234 2c0262af bellard
1235 2c0262af bellard
/* same method as Valgrind : we generate jumps to current or next
1236 2c0262af bellard
   instruction */
1237 2c0262af bellard
#define GEN_REPZ(op)                                                          \
1238 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
1239 14ce26e7 bellard
                                 target_ulong cur_eip, target_ulong next_eip) \
1240 2c0262af bellard
{                                                                             \
1241 14ce26e7 bellard
    int l2;\
1242 2c0262af bellard
    gen_update_cc_op(s);                                                      \
1243 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
1244 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
1245 6e0d8677 bellard
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1246 2c0262af bellard
    /* a loop would cause two single step exceptions if ECX = 1               \
1247 2c0262af bellard
       before rep string_insn */                                              \
1248 2c0262af bellard
    if (!s->jmp_opt)                                                          \
1249 6e0d8677 bellard
        gen_op_jz_ecx(s->aflag, l2);                                          \
1250 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
1251 2c0262af bellard
}
1252 2c0262af bellard
1253 2c0262af bellard
#define GEN_REPZ2(op)                                                         \
1254 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
1255 14ce26e7 bellard
                                   target_ulong cur_eip,                      \
1256 14ce26e7 bellard
                                   target_ulong next_eip,                     \
1257 2c0262af bellard
                                   int nz)                                    \
1258 2c0262af bellard
{                                                                             \
1259 14ce26e7 bellard
    int l2;\
1260 2c0262af bellard
    gen_update_cc_op(s);                                                      \
1261 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
1262 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
1263 6e0d8677 bellard
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1264 2c0262af bellard
    gen_op_set_cc_op(CC_OP_SUBB + ot);                                        \
1265 8e1c85e3 bellard
    gen_jcc1(s, CC_OP_SUBB + ot, (JCC_Z << 1) | (nz ^ 1), l2);                \
1266 2c0262af bellard
    if (!s->jmp_opt)                                                          \
1267 6e0d8677 bellard
        gen_op_jz_ecx(s->aflag, l2);                                          \
1268 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
1269 2c0262af bellard
}
1270 2c0262af bellard
1271 2c0262af bellard
GEN_REPZ(movs)
1272 2c0262af bellard
GEN_REPZ(stos)
1273 2c0262af bellard
GEN_REPZ(lods)
1274 2c0262af bellard
GEN_REPZ(ins)
1275 2c0262af bellard
GEN_REPZ(outs)
1276 2c0262af bellard
GEN_REPZ2(scas)
1277 2c0262af bellard
GEN_REPZ2(cmps)
1278 2c0262af bellard
1279 a7812ae4 pbrook
static void gen_helper_fp_arith_ST0_FT0(int op)
1280 a7812ae4 pbrook
{
1281 a7812ae4 pbrook
    switch (op) {
1282 a7812ae4 pbrook
    case 0: gen_helper_fadd_ST0_FT0(); break;
1283 a7812ae4 pbrook
    case 1: gen_helper_fmul_ST0_FT0(); break;
1284 a7812ae4 pbrook
    case 2: gen_helper_fcom_ST0_FT0(); break;
1285 a7812ae4 pbrook
    case 3: gen_helper_fcom_ST0_FT0(); break;
1286 a7812ae4 pbrook
    case 4: gen_helper_fsub_ST0_FT0(); break;
1287 a7812ae4 pbrook
    case 5: gen_helper_fsubr_ST0_FT0(); break;
1288 a7812ae4 pbrook
    case 6: gen_helper_fdiv_ST0_FT0(); break;
1289 a7812ae4 pbrook
    case 7: gen_helper_fdivr_ST0_FT0(); break;
1290 a7812ae4 pbrook
    }
1291 a7812ae4 pbrook
}
1292 2c0262af bellard
1293 2c0262af bellard
/* NOTE the exception in "r" op ordering */
1294 a7812ae4 pbrook
static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
1295 a7812ae4 pbrook
{
1296 a7812ae4 pbrook
    TCGv_i32 tmp = tcg_const_i32(opreg);
1297 a7812ae4 pbrook
    switch (op) {
1298 a7812ae4 pbrook
    case 0: gen_helper_fadd_STN_ST0(tmp); break;
1299 a7812ae4 pbrook
    case 1: gen_helper_fmul_STN_ST0(tmp); break;
1300 a7812ae4 pbrook
    case 4: gen_helper_fsubr_STN_ST0(tmp); break;
1301 a7812ae4 pbrook
    case 5: gen_helper_fsub_STN_ST0(tmp); break;
1302 a7812ae4 pbrook
    case 6: gen_helper_fdivr_STN_ST0(tmp); break;
1303 a7812ae4 pbrook
    case 7: gen_helper_fdiv_STN_ST0(tmp); break;
1304 a7812ae4 pbrook
    }
1305 a7812ae4 pbrook
}
1306 2c0262af bellard
1307 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1308 2c0262af bellard
static void gen_op(DisasContext *s1, int op, int ot, int d)
1309 2c0262af bellard
{
1310 2c0262af bellard
    if (d != OR_TMP0) {
1311 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1312 2c0262af bellard
    } else {
1313 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1314 2c0262af bellard
    }
1315 2c0262af bellard
    switch(op) {
1316 2c0262af bellard
    case OP_ADCL:
1317 cad3a37d bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1318 cad3a37d bellard
            gen_op_set_cc_op(s1->cc_op);
1319 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1320 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1321 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1322 cad3a37d bellard
        if (d != OR_TMP0)
1323 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1324 cad3a37d bellard
        else
1325 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1326 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1327 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1328 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1329 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1330 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot);
1331 cad3a37d bellard
        s1->cc_op = CC_OP_DYNAMIC;
1332 cad3a37d bellard
        break;
1333 2c0262af bellard
    case OP_SBBL:
1334 2c0262af bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1335 2c0262af bellard
            gen_op_set_cc_op(s1->cc_op);
1336 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1337 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1338 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1339 cad3a37d bellard
        if (d != OR_TMP0)
1340 57fec1fe bellard
            gen_op_mov_reg_T0(ot, d);
1341 cad3a37d bellard
        else
1342 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1343 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1344 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1345 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1346 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1347 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot);
1348 2c0262af bellard
        s1->cc_op = CC_OP_DYNAMIC;
1349 cad3a37d bellard
        break;
1350 2c0262af bellard
    case OP_ADDL:
1351 2c0262af bellard
        gen_op_addl_T0_T1();
1352 cad3a37d bellard
        if (d != OR_TMP0)
1353 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1354 cad3a37d bellard
        else
1355 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1356 cad3a37d bellard
        gen_op_update2_cc();
1357 2c0262af bellard
        s1->cc_op = CC_OP_ADDB + ot;
1358 2c0262af bellard
        break;
1359 2c0262af bellard
    case OP_SUBL:
1360 57fec1fe bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1361 cad3a37d bellard
        if (d != OR_TMP0)
1362 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1363 cad3a37d bellard
        else
1364 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1365 cad3a37d bellard
        gen_op_update2_cc();
1366 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1367 2c0262af bellard
        break;
1368 2c0262af bellard
    default:
1369 2c0262af bellard
    case OP_ANDL:
1370 57fec1fe bellard
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1371 cad3a37d bellard
        if (d != OR_TMP0)
1372 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1373 cad3a37d bellard
        else
1374 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1375 cad3a37d bellard
        gen_op_update1_cc();
1376 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1377 57fec1fe bellard
        break;
1378 2c0262af bellard
    case OP_ORL:
1379 57fec1fe bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1380 cad3a37d bellard
        if (d != OR_TMP0)
1381 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1382 cad3a37d bellard
        else
1383 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1384 cad3a37d bellard
        gen_op_update1_cc();
1385 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1386 57fec1fe bellard
        break;
1387 2c0262af bellard
    case OP_XORL:
1388 57fec1fe bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1389 cad3a37d bellard
        if (d != OR_TMP0)
1390 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1391 cad3a37d bellard
        else
1392 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1393 cad3a37d bellard
        gen_op_update1_cc();
1394 2c0262af bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1395 2c0262af bellard
        break;
1396 2c0262af bellard
    case OP_CMPL:
1397 2c0262af bellard
        gen_op_cmpl_T0_T1_cc();
1398 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1399 2c0262af bellard
        break;
1400 2c0262af bellard
    }
1401 b6abf97d bellard
}
1402 b6abf97d bellard
1403 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1404 2c0262af bellard
static void gen_inc(DisasContext *s1, int ot, int d, int c)
1405 2c0262af bellard
{
1406 2c0262af bellard
    if (d != OR_TMP0)
1407 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1408 2c0262af bellard
    else
1409 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1410 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1411 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1412 2c0262af bellard
    if (c > 0) {
1413 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1414 2c0262af bellard
        s1->cc_op = CC_OP_INCB + ot;
1415 2c0262af bellard
    } else {
1416 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1417 2c0262af bellard
        s1->cc_op = CC_OP_DECB + ot;
1418 2c0262af bellard
    }
1419 2c0262af bellard
    if (d != OR_TMP0)
1420 57fec1fe bellard
        gen_op_mov_reg_T0(ot, d);
1421 2c0262af bellard
    else
1422 57fec1fe bellard
        gen_op_st_T0_A0(ot + s1->mem_index);
1423 b6abf97d bellard
    gen_compute_eflags_c(cpu_cc_src);
1424 cd31fefa bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1425 2c0262af bellard
}
1426 2c0262af bellard
1427 b6abf97d bellard
static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, 
1428 b6abf97d bellard
                            int is_right, int is_arith)
1429 2c0262af bellard
{
1430 b6abf97d bellard
    target_ulong mask;
1431 b6abf97d bellard
    int shift_label;
1432 1e4840bf bellard
    TCGv t0, t1;
1433 1e4840bf bellard
1434 b6abf97d bellard
    if (ot == OT_QUAD)
1435 b6abf97d bellard
        mask = 0x3f;
1436 2c0262af bellard
    else
1437 b6abf97d bellard
        mask = 0x1f;
1438 3b46e624 ths
1439 b6abf97d bellard
    /* load */
1440 b6abf97d bellard
    if (op1 == OR_TMP0)
1441 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1442 2c0262af bellard
    else
1443 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1444 b6abf97d bellard
1445 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1446 b6abf97d bellard
1447 b6abf97d bellard
    tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1);
1448 b6abf97d bellard
1449 b6abf97d bellard
    if (is_right) {
1450 b6abf97d bellard
        if (is_arith) {
1451 f484d386 bellard
            gen_exts(ot, cpu_T[0]);
1452 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1453 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1454 b6abf97d bellard
        } else {
1455 cad3a37d bellard
            gen_extu(ot, cpu_T[0]);
1456 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1457 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1458 b6abf97d bellard
        }
1459 b6abf97d bellard
    } else {
1460 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1461 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1462 b6abf97d bellard
    }
1463 b6abf97d bellard
1464 b6abf97d bellard
    /* store */
1465 b6abf97d bellard
    if (op1 == OR_TMP0)
1466 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1467 b6abf97d bellard
    else
1468 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1469 b6abf97d bellard
        
1470 b6abf97d bellard
    /* update eflags if non zero shift */
1471 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1472 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1473 b6abf97d bellard
1474 1e4840bf bellard
    /* XXX: inefficient */
1475 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1476 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1477 1e4840bf bellard
1478 1e4840bf bellard
    tcg_gen_mov_tl(t0, cpu_T[0]);
1479 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T3);
1480 1e4840bf bellard
1481 b6abf97d bellard
    shift_label = gen_new_label();
1482 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, shift_label);
1483 b6abf97d bellard
1484 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, t1);
1485 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_dst, t0);
1486 b6abf97d bellard
    if (is_right)
1487 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1488 b6abf97d bellard
    else
1489 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1490 b6abf97d bellard
        
1491 b6abf97d bellard
    gen_set_label(shift_label);
1492 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1493 1e4840bf bellard
1494 1e4840bf bellard
    tcg_temp_free(t0);
1495 1e4840bf bellard
    tcg_temp_free(t1);
1496 b6abf97d bellard
}
1497 b6abf97d bellard
1498 c1c37968 bellard
static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
1499 c1c37968 bellard
                            int is_right, int is_arith)
1500 c1c37968 bellard
{
1501 c1c37968 bellard
    int mask;
1502 c1c37968 bellard
    
1503 c1c37968 bellard
    if (ot == OT_QUAD)
1504 c1c37968 bellard
        mask = 0x3f;
1505 c1c37968 bellard
    else
1506 c1c37968 bellard
        mask = 0x1f;
1507 c1c37968 bellard
1508 c1c37968 bellard
    /* load */
1509 c1c37968 bellard
    if (op1 == OR_TMP0)
1510 c1c37968 bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1511 c1c37968 bellard
    else
1512 c1c37968 bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1513 c1c37968 bellard
1514 c1c37968 bellard
    op2 &= mask;
1515 c1c37968 bellard
    if (op2 != 0) {
1516 c1c37968 bellard
        if (is_right) {
1517 c1c37968 bellard
            if (is_arith) {
1518 c1c37968 bellard
                gen_exts(ot, cpu_T[0]);
1519 2a449d14 bellard
                tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1520 c1c37968 bellard
                tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
1521 c1c37968 bellard
            } else {
1522 c1c37968 bellard
                gen_extu(ot, cpu_T[0]);
1523 2a449d14 bellard
                tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1524 c1c37968 bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
1525 c1c37968 bellard
            }
1526 c1c37968 bellard
        } else {
1527 2a449d14 bellard
            tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1528 c1c37968 bellard
            tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
1529 c1c37968 bellard
        }
1530 c1c37968 bellard
    }
1531 c1c37968 bellard
1532 c1c37968 bellard
    /* store */
1533 c1c37968 bellard
    if (op1 == OR_TMP0)
1534 c1c37968 bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1535 c1c37968 bellard
    else
1536 c1c37968 bellard
        gen_op_mov_reg_T0(ot, op1);
1537 c1c37968 bellard
        
1538 c1c37968 bellard
    /* update eflags if non zero shift */
1539 c1c37968 bellard
    if (op2 != 0) {
1540 2a449d14 bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
1541 c1c37968 bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1542 c1c37968 bellard
        if (is_right)
1543 c1c37968 bellard
            s->cc_op = CC_OP_SARB + ot;
1544 c1c37968 bellard
        else
1545 c1c37968 bellard
            s->cc_op = CC_OP_SHLB + ot;
1546 c1c37968 bellard
    }
1547 c1c37968 bellard
}
1548 c1c37968 bellard
1549 b6abf97d bellard
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
1550 b6abf97d bellard
{
1551 b6abf97d bellard
    if (arg2 >= 0)
1552 b6abf97d bellard
        tcg_gen_shli_tl(ret, arg1, arg2);
1553 b6abf97d bellard
    else
1554 b6abf97d bellard
        tcg_gen_shri_tl(ret, arg1, -arg2);
1555 b6abf97d bellard
}
1556 b6abf97d bellard
1557 b6abf97d bellard
static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, 
1558 b6abf97d bellard
                          int is_right)
1559 b6abf97d bellard
{
1560 b6abf97d bellard
    target_ulong mask;
1561 b6abf97d bellard
    int label1, label2, data_bits;
1562 1e4840bf bellard
    TCGv t0, t1, t2, a0;
1563 1e4840bf bellard
1564 1e4840bf bellard
    /* XXX: inefficient, but we must use local temps */
1565 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1566 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1567 a7812ae4 pbrook
    t2 = tcg_temp_local_new();
1568 a7812ae4 pbrook
    a0 = tcg_temp_local_new();
1569 1e4840bf bellard
1570 b6abf97d bellard
    if (ot == OT_QUAD)
1571 b6abf97d bellard
        mask = 0x3f;
1572 b6abf97d bellard
    else
1573 b6abf97d bellard
        mask = 0x1f;
1574 b6abf97d bellard
1575 b6abf97d bellard
    /* load */
1576 1e4840bf bellard
    if (op1 == OR_TMP0) {
1577 1e4840bf bellard
        tcg_gen_mov_tl(a0, cpu_A0);
1578 1e4840bf bellard
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1579 1e4840bf bellard
    } else {
1580 1e4840bf bellard
        gen_op_mov_v_reg(ot, t0, op1);
1581 1e4840bf bellard
    }
1582 b6abf97d bellard
1583 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T[1]);
1584 1e4840bf bellard
1585 1e4840bf bellard
    tcg_gen_andi_tl(t1, t1, mask);
1586 b6abf97d bellard
1587 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1588 b6abf97d bellard
       shifts. */
1589 b6abf97d bellard
    label1 = gen_new_label();
1590 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label1);
1591 b6abf97d bellard
    
1592 b6abf97d bellard
    if (ot <= OT_WORD)
1593 1e4840bf bellard
        tcg_gen_andi_tl(cpu_tmp0, t1, (1 << (3 + ot)) - 1);
1594 b6abf97d bellard
    else
1595 1e4840bf bellard
        tcg_gen_mov_tl(cpu_tmp0, t1);
1596 b6abf97d bellard
    
1597 1e4840bf bellard
    gen_extu(ot, t0);
1598 1e4840bf bellard
    tcg_gen_mov_tl(t2, t0);
1599 b6abf97d bellard
1600 b6abf97d bellard
    data_bits = 8 << ot;
1601 b6abf97d bellard
    /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX:
1602 b6abf97d bellard
       fix TCG definition) */
1603 b6abf97d bellard
    if (is_right) {
1604 1e4840bf bellard
        tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp0);
1605 5b207c00 Aurelien Jarno
        tcg_gen_subfi_tl(cpu_tmp0, data_bits, cpu_tmp0);
1606 1e4840bf bellard
        tcg_gen_shl_tl(t0, t0, cpu_tmp0);
1607 b6abf97d bellard
    } else {
1608 1e4840bf bellard
        tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp0);
1609 5b207c00 Aurelien Jarno
        tcg_gen_subfi_tl(cpu_tmp0, data_bits, cpu_tmp0);
1610 1e4840bf bellard
        tcg_gen_shr_tl(t0, t0, cpu_tmp0);
1611 b6abf97d bellard
    }
1612 1e4840bf bellard
    tcg_gen_or_tl(t0, t0, cpu_tmp4);
1613 b6abf97d bellard
1614 b6abf97d bellard
    gen_set_label(label1);
1615 b6abf97d bellard
    /* store */
1616 1e4840bf bellard
    if (op1 == OR_TMP0) {
1617 1e4840bf bellard
        gen_op_st_v(ot + s->mem_index, t0, a0);
1618 1e4840bf bellard
    } else {
1619 1e4840bf bellard
        gen_op_mov_reg_v(ot, op1, t0);
1620 1e4840bf bellard
    }
1621 b6abf97d bellard
    
1622 b6abf97d bellard
    /* update eflags */
1623 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1624 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1625 b6abf97d bellard
1626 b6abf97d bellard
    label2 = gen_new_label();
1627 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label2);
1628 b6abf97d bellard
1629 b6abf97d bellard
    gen_compute_eflags(cpu_cc_src);
1630 b6abf97d bellard
    tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1631 1e4840bf bellard
    tcg_gen_xor_tl(cpu_tmp0, t2, t0);
1632 b6abf97d bellard
    tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1633 b6abf97d bellard
    tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1634 b6abf97d bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1635 b6abf97d bellard
    if (is_right) {
1636 1e4840bf bellard
        tcg_gen_shri_tl(t0, t0, data_bits - 1);
1637 b6abf97d bellard
    }
1638 1e4840bf bellard
    tcg_gen_andi_tl(t0, t0, CC_C);
1639 1e4840bf bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1640 b6abf97d bellard
    
1641 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1642 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1643 b6abf97d bellard
        
1644 b6abf97d bellard
    gen_set_label(label2);
1645 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1646 1e4840bf bellard
1647 1e4840bf bellard
    tcg_temp_free(t0);
1648 1e4840bf bellard
    tcg_temp_free(t1);
1649 1e4840bf bellard
    tcg_temp_free(t2);
1650 1e4840bf bellard
    tcg_temp_free(a0);
1651 b6abf97d bellard
}
1652 b6abf97d bellard
1653 8cd6345d malc
static void gen_rot_rm_im(DisasContext *s, int ot, int op1, int op2,
1654 8cd6345d malc
                          int is_right)
1655 8cd6345d malc
{
1656 8cd6345d malc
    int mask;
1657 8cd6345d malc
    int data_bits;
1658 8cd6345d malc
    TCGv t0, t1, a0;
1659 8cd6345d malc
1660 8cd6345d malc
    /* XXX: inefficient, but we must use local temps */
1661 8cd6345d malc
    t0 = tcg_temp_local_new();
1662 8cd6345d malc
    t1 = tcg_temp_local_new();
1663 8cd6345d malc
    a0 = tcg_temp_local_new();
1664 8cd6345d malc
1665 8cd6345d malc
    if (ot == OT_QUAD)
1666 8cd6345d malc
        mask = 0x3f;
1667 8cd6345d malc
    else
1668 8cd6345d malc
        mask = 0x1f;
1669 8cd6345d malc
1670 8cd6345d malc
    /* load */
1671 8cd6345d malc
    if (op1 == OR_TMP0) {
1672 8cd6345d malc
        tcg_gen_mov_tl(a0, cpu_A0);
1673 8cd6345d malc
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1674 8cd6345d malc
    } else {
1675 8cd6345d malc
        gen_op_mov_v_reg(ot, t0, op1);
1676 8cd6345d malc
    }
1677 8cd6345d malc
1678 8cd6345d malc
    gen_extu(ot, t0);
1679 8cd6345d malc
    tcg_gen_mov_tl(t1, t0);
1680 8cd6345d malc
1681 8cd6345d malc
    op2 &= mask;
1682 8cd6345d malc
    data_bits = 8 << ot;
1683 8cd6345d malc
    if (op2 != 0) {
1684 8cd6345d malc
        int shift = op2 & ((1 << (3 + ot)) - 1);
1685 8cd6345d malc
        if (is_right) {
1686 8cd6345d malc
            tcg_gen_shri_tl(cpu_tmp4, t0, shift);
1687 8cd6345d malc
            tcg_gen_shli_tl(t0, t0, data_bits - shift);
1688 8cd6345d malc
        }
1689 8cd6345d malc
        else {
1690 8cd6345d malc
            tcg_gen_shli_tl(cpu_tmp4, t0, shift);
1691 8cd6345d malc
            tcg_gen_shri_tl(t0, t0, data_bits - shift);
1692 8cd6345d malc
        }
1693 8cd6345d malc
        tcg_gen_or_tl(t0, t0, cpu_tmp4);
1694 8cd6345d malc
    }
1695 8cd6345d malc
1696 8cd6345d malc
    /* store */
1697 8cd6345d malc
    if (op1 == OR_TMP0) {
1698 8cd6345d malc
        gen_op_st_v(ot + s->mem_index, t0, a0);
1699 8cd6345d malc
    } else {
1700 8cd6345d malc
        gen_op_mov_reg_v(ot, op1, t0);
1701 8cd6345d malc
    }
1702 8cd6345d malc
1703 8cd6345d malc
    if (op2 != 0) {
1704 8cd6345d malc
        /* update eflags */
1705 8cd6345d malc
        if (s->cc_op != CC_OP_DYNAMIC)
1706 8cd6345d malc
            gen_op_set_cc_op(s->cc_op);
1707 8cd6345d malc
1708 8cd6345d malc
        gen_compute_eflags(cpu_cc_src);
1709 8cd6345d malc
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1710 8cd6345d malc
        tcg_gen_xor_tl(cpu_tmp0, t1, t0);
1711 8cd6345d malc
        tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1712 8cd6345d malc
        tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1713 8cd6345d malc
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1714 8cd6345d malc
        if (is_right) {
1715 8cd6345d malc
            tcg_gen_shri_tl(t0, t0, data_bits - 1);
1716 8cd6345d malc
        }
1717 8cd6345d malc
        tcg_gen_andi_tl(t0, t0, CC_C);
1718 8cd6345d malc
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1719 8cd6345d malc
1720 8cd6345d malc
        tcg_gen_discard_tl(cpu_cc_dst);
1721 8cd6345d malc
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1722 8cd6345d malc
        s->cc_op = CC_OP_EFLAGS;
1723 8cd6345d malc
    }
1724 8cd6345d malc
1725 8cd6345d malc
    tcg_temp_free(t0);
1726 8cd6345d malc
    tcg_temp_free(t1);
1727 8cd6345d malc
    tcg_temp_free(a0);
1728 8cd6345d malc
}
1729 8cd6345d malc
1730 b6abf97d bellard
/* XXX: add faster immediate = 1 case */
1731 b6abf97d bellard
static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, 
1732 b6abf97d bellard
                           int is_right)
1733 b6abf97d bellard
{
1734 b6abf97d bellard
    int label1;
1735 b6abf97d bellard
1736 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1737 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1738 b6abf97d bellard
1739 b6abf97d bellard
    /* load */
1740 b6abf97d bellard
    if (op1 == OR_TMP0)
1741 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1742 b6abf97d bellard
    else
1743 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1744 b6abf97d bellard
    
1745 a7812ae4 pbrook
    if (is_right) {
1746 a7812ae4 pbrook
        switch (ot) {
1747 a7812ae4 pbrook
        case 0: gen_helper_rcrb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1748 a7812ae4 pbrook
        case 1: gen_helper_rcrw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1749 a7812ae4 pbrook
        case 2: gen_helper_rcrl(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1750 a7812ae4 pbrook
#ifdef TARGET_X86_64
1751 a7812ae4 pbrook
        case 3: gen_helper_rcrq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1752 a7812ae4 pbrook
#endif
1753 a7812ae4 pbrook
        }
1754 a7812ae4 pbrook
    } else {
1755 a7812ae4 pbrook
        switch (ot) {
1756 a7812ae4 pbrook
        case 0: gen_helper_rclb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1757 a7812ae4 pbrook
        case 1: gen_helper_rclw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1758 a7812ae4 pbrook
        case 2: gen_helper_rcll(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1759 a7812ae4 pbrook
#ifdef TARGET_X86_64
1760 a7812ae4 pbrook
        case 3: gen_helper_rclq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1761 a7812ae4 pbrook
#endif
1762 a7812ae4 pbrook
        }
1763 a7812ae4 pbrook
    }
1764 b6abf97d bellard
    /* store */
1765 b6abf97d bellard
    if (op1 == OR_TMP0)
1766 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1767 b6abf97d bellard
    else
1768 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1769 b6abf97d bellard
1770 b6abf97d bellard
    /* update eflags */
1771 b6abf97d bellard
    label1 = gen_new_label();
1772 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cc_tmp, -1, label1);
1773 b6abf97d bellard
1774 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_cc_tmp);
1775 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1776 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1777 b6abf97d bellard
        
1778 b6abf97d bellard
    gen_set_label(label1);
1779 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1780 b6abf97d bellard
}
1781 b6abf97d bellard
1782 b6abf97d bellard
/* XXX: add faster immediate case */
1783 b6abf97d bellard
static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1, 
1784 b6abf97d bellard
                                int is_right)
1785 b6abf97d bellard
{
1786 b6abf97d bellard
    int label1, label2, data_bits;
1787 b6abf97d bellard
    target_ulong mask;
1788 1e4840bf bellard
    TCGv t0, t1, t2, a0;
1789 1e4840bf bellard
1790 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1791 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1792 a7812ae4 pbrook
    t2 = tcg_temp_local_new();
1793 a7812ae4 pbrook
    a0 = tcg_temp_local_new();
1794 b6abf97d bellard
1795 b6abf97d bellard
    if (ot == OT_QUAD)
1796 b6abf97d bellard
        mask = 0x3f;
1797 b6abf97d bellard
    else
1798 b6abf97d bellard
        mask = 0x1f;
1799 b6abf97d bellard
1800 b6abf97d bellard
    /* load */
1801 1e4840bf bellard
    if (op1 == OR_TMP0) {
1802 1e4840bf bellard
        tcg_gen_mov_tl(a0, cpu_A0);
1803 1e4840bf bellard
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1804 1e4840bf bellard
    } else {
1805 1e4840bf bellard
        gen_op_mov_v_reg(ot, t0, op1);
1806 1e4840bf bellard
    }
1807 b6abf97d bellard
1808 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T3, cpu_T3, mask);
1809 1e4840bf bellard
1810 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T[1]);
1811 1e4840bf bellard
    tcg_gen_mov_tl(t2, cpu_T3);
1812 1e4840bf bellard
1813 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1814 b6abf97d bellard
       shifts. */
1815 b6abf97d bellard
    label1 = gen_new_label();
1816 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
1817 b6abf97d bellard
    
1818 1e4840bf bellard
    tcg_gen_addi_tl(cpu_tmp5, t2, -1);
1819 b6abf97d bellard
    if (ot == OT_WORD) {
1820 b6abf97d bellard
        /* Note: we implement the Intel behaviour for shift count > 16 */
1821 b6abf97d bellard
        if (is_right) {
1822 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, 0xffff);
1823 1e4840bf bellard
            tcg_gen_shli_tl(cpu_tmp0, t1, 16);
1824 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, cpu_tmp0);
1825 1e4840bf bellard
            tcg_gen_ext32u_tl(t0, t0);
1826 b6abf97d bellard
1827 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1828 b6abf97d bellard
            
1829 b6abf97d bellard
            /* only needed if count > 16, but a test would complicate */
1830 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, 32, t2);
1831 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp0, t0, cpu_tmp5);
1832 b6abf97d bellard
1833 1e4840bf bellard
            tcg_gen_shr_tl(t0, t0, t2);
1834 b6abf97d bellard
1835 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, cpu_tmp0);
1836 b6abf97d bellard
        } else {
1837 b6abf97d bellard
            /* XXX: not optimal */
1838 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, 0xffff);
1839 1e4840bf bellard
            tcg_gen_shli_tl(t1, t1, 16);
1840 1e4840bf bellard
            tcg_gen_or_tl(t1, t1, t0);
1841 1e4840bf bellard
            tcg_gen_ext32u_tl(t1, t1);
1842 b6abf97d bellard
            
1843 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1844 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp0, 32, cpu_tmp5);
1845 bedda79c Aurelien Jarno
            tcg_gen_shr_tl(cpu_tmp5, t1, cpu_tmp0);
1846 bedda79c Aurelien Jarno
            tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp5);
1847 b6abf97d bellard
1848 1e4840bf bellard
            tcg_gen_shl_tl(t0, t0, t2);
1849 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, 32, t2);
1850 1e4840bf bellard
            tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1851 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1852 b6abf97d bellard
        }
1853 b6abf97d bellard
    } else {
1854 b6abf97d bellard
        data_bits = 8 << ot;
1855 b6abf97d bellard
        if (is_right) {
1856 b6abf97d bellard
            if (ot == OT_LONG)
1857 1e4840bf bellard
                tcg_gen_ext32u_tl(t0, t0);
1858 b6abf97d bellard
1859 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1860 b6abf97d bellard
1861 1e4840bf bellard
            tcg_gen_shr_tl(t0, t0, t2);
1862 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, data_bits, t2);
1863 1e4840bf bellard
            tcg_gen_shl_tl(t1, t1, cpu_tmp5);
1864 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1865 b6abf97d bellard
            
1866 b6abf97d bellard
        } else {
1867 b6abf97d bellard
            if (ot == OT_LONG)
1868 1e4840bf bellard
                tcg_gen_ext32u_tl(t1, t1);
1869 b6abf97d bellard
1870 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1871 b6abf97d bellard
            
1872 1e4840bf bellard
            tcg_gen_shl_tl(t0, t0, t2);
1873 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, data_bits, t2);
1874 1e4840bf bellard
            tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1875 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1876 b6abf97d bellard
        }
1877 b6abf97d bellard
    }
1878 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_tmp4);
1879 b6abf97d bellard
1880 b6abf97d bellard
    gen_set_label(label1);
1881 b6abf97d bellard
    /* store */
1882 1e4840bf bellard
    if (op1 == OR_TMP0) {
1883 1e4840bf bellard
        gen_op_st_v(ot + s->mem_index, t0, a0);
1884 1e4840bf bellard
    } else {
1885 1e4840bf bellard
        gen_op_mov_reg_v(ot, op1, t0);
1886 1e4840bf bellard
    }
1887 b6abf97d bellard
    
1888 b6abf97d bellard
    /* update eflags */
1889 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1890 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1891 b6abf97d bellard
1892 b6abf97d bellard
    label2 = gen_new_label();
1893 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label2);
1894 b6abf97d bellard
1895 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, t1);
1896 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_dst, t0);
1897 b6abf97d bellard
    if (is_right) {
1898 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1899 b6abf97d bellard
    } else {
1900 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1901 b6abf97d bellard
    }
1902 b6abf97d bellard
    gen_set_label(label2);
1903 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1904 1e4840bf bellard
1905 1e4840bf bellard
    tcg_temp_free(t0);
1906 1e4840bf bellard
    tcg_temp_free(t1);
1907 1e4840bf bellard
    tcg_temp_free(t2);
1908 1e4840bf bellard
    tcg_temp_free(a0);
1909 b6abf97d bellard
}
1910 b6abf97d bellard
1911 b6abf97d bellard
static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1912 b6abf97d bellard
{
1913 b6abf97d bellard
    if (s != OR_TMP1)
1914 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 1, s);
1915 b6abf97d bellard
    switch(op) {
1916 b6abf97d bellard
    case OP_ROL:
1917 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 0);
1918 b6abf97d bellard
        break;
1919 b6abf97d bellard
    case OP_ROR:
1920 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 1);
1921 b6abf97d bellard
        break;
1922 b6abf97d bellard
    case OP_SHL:
1923 b6abf97d bellard
    case OP_SHL1:
1924 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 0, 0);
1925 b6abf97d bellard
        break;
1926 b6abf97d bellard
    case OP_SHR:
1927 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 0);
1928 b6abf97d bellard
        break;
1929 b6abf97d bellard
    case OP_SAR:
1930 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 1);
1931 b6abf97d bellard
        break;
1932 b6abf97d bellard
    case OP_RCL:
1933 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 0);
1934 b6abf97d bellard
        break;
1935 b6abf97d bellard
    case OP_RCR:
1936 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 1);
1937 b6abf97d bellard
        break;
1938 b6abf97d bellard
    }
1939 2c0262af bellard
}
1940 2c0262af bellard
1941 2c0262af bellard
static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1942 2c0262af bellard
{
1943 c1c37968 bellard
    switch(op) {
1944 8cd6345d malc
    case OP_ROL:
1945 8cd6345d malc
        gen_rot_rm_im(s1, ot, d, c, 0);
1946 8cd6345d malc
        break;
1947 8cd6345d malc
    case OP_ROR:
1948 8cd6345d malc
        gen_rot_rm_im(s1, ot, d, c, 1);
1949 8cd6345d malc
        break;
1950 c1c37968 bellard
    case OP_SHL:
1951 c1c37968 bellard
    case OP_SHL1:
1952 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 0, 0);
1953 c1c37968 bellard
        break;
1954 c1c37968 bellard
    case OP_SHR:
1955 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 1, 0);
1956 c1c37968 bellard
        break;
1957 c1c37968 bellard
    case OP_SAR:
1958 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 1, 1);
1959 c1c37968 bellard
        break;
1960 c1c37968 bellard
    default:
1961 c1c37968 bellard
        /* currently not optimized */
1962 c1c37968 bellard
        gen_op_movl_T1_im(c);
1963 c1c37968 bellard
        gen_shift(s1, op, ot, d, OR_TMP1);
1964 c1c37968 bellard
        break;
1965 c1c37968 bellard
    }
1966 2c0262af bellard
}
1967 2c0262af bellard
1968 2c0262af bellard
static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1969 2c0262af bellard
{
1970 14ce26e7 bellard
    target_long disp;
1971 2c0262af bellard
    int havesib;
1972 14ce26e7 bellard
    int base;
1973 2c0262af bellard
    int index;
1974 2c0262af bellard
    int scale;
1975 2c0262af bellard
    int opreg;
1976 2c0262af bellard
    int mod, rm, code, override, must_add_seg;
1977 2c0262af bellard
1978 2c0262af bellard
    override = s->override;
1979 2c0262af bellard
    must_add_seg = s->addseg;
1980 2c0262af bellard
    if (override >= 0)
1981 2c0262af bellard
        must_add_seg = 1;
1982 2c0262af bellard
    mod = (modrm >> 6) & 3;
1983 2c0262af bellard
    rm = modrm & 7;
1984 2c0262af bellard
1985 2c0262af bellard
    if (s->aflag) {
1986 2c0262af bellard
1987 2c0262af bellard
        havesib = 0;
1988 2c0262af bellard
        base = rm;
1989 2c0262af bellard
        index = 0;
1990 2c0262af bellard
        scale = 0;
1991 3b46e624 ths
1992 2c0262af bellard
        if (base == 4) {
1993 2c0262af bellard
            havesib = 1;
1994 61382a50 bellard
            code = ldub_code(s->pc++);
1995 2c0262af bellard
            scale = (code >> 6) & 3;
1996 14ce26e7 bellard
            index = ((code >> 3) & 7) | REX_X(s);
1997 14ce26e7 bellard
            base = (code & 7);
1998 2c0262af bellard
        }
1999 14ce26e7 bellard
        base |= REX_B(s);
2000 2c0262af bellard
2001 2c0262af bellard
        switch (mod) {
2002 2c0262af bellard
        case 0:
2003 14ce26e7 bellard
            if ((base & 7) == 5) {
2004 2c0262af bellard
                base = -1;
2005 14ce26e7 bellard
                disp = (int32_t)ldl_code(s->pc);
2006 2c0262af bellard
                s->pc += 4;
2007 14ce26e7 bellard
                if (CODE64(s) && !havesib) {
2008 14ce26e7 bellard
                    disp += s->pc + s->rip_offset;
2009 14ce26e7 bellard
                }
2010 2c0262af bellard
            } else {
2011 2c0262af bellard
                disp = 0;
2012 2c0262af bellard
            }
2013 2c0262af bellard
            break;
2014 2c0262af bellard
        case 1:
2015 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
2016 2c0262af bellard
            break;
2017 2c0262af bellard
        default:
2018 2c0262af bellard
        case 2:
2019 8c0e6340 Paolo Bonzini
            disp = (int32_t)ldl_code(s->pc);
2020 2c0262af bellard
            s->pc += 4;
2021 2c0262af bellard
            break;
2022 2c0262af bellard
        }
2023 3b46e624 ths
2024 2c0262af bellard
        if (base >= 0) {
2025 2c0262af bellard
            /* for correct popl handling with esp */
2026 2c0262af bellard
            if (base == 4 && s->popl_esp_hack)
2027 2c0262af bellard
                disp += s->popl_esp_hack;
2028 14ce26e7 bellard
#ifdef TARGET_X86_64
2029 14ce26e7 bellard
            if (s->aflag == 2) {
2030 57fec1fe bellard
                gen_op_movq_A0_reg(base);
2031 14ce26e7 bellard
                if (disp != 0) {
2032 57fec1fe bellard
                    gen_op_addq_A0_im(disp);
2033 14ce26e7 bellard
                }
2034 5fafdf24 ths
            } else
2035 14ce26e7 bellard
#endif
2036 14ce26e7 bellard
            {
2037 57fec1fe bellard
                gen_op_movl_A0_reg(base);
2038 14ce26e7 bellard
                if (disp != 0)
2039 14ce26e7 bellard
                    gen_op_addl_A0_im(disp);
2040 14ce26e7 bellard
            }
2041 2c0262af bellard
        } else {
2042 14ce26e7 bellard
#ifdef TARGET_X86_64
2043 14ce26e7 bellard
            if (s->aflag == 2) {
2044 57fec1fe bellard
                gen_op_movq_A0_im(disp);
2045 5fafdf24 ths
            } else
2046 14ce26e7 bellard
#endif
2047 14ce26e7 bellard
            {
2048 14ce26e7 bellard
                gen_op_movl_A0_im(disp);
2049 14ce26e7 bellard
            }
2050 2c0262af bellard
        }
2051 b16f827b Aurelien Jarno
        /* index == 4 means no index */
2052 b16f827b Aurelien Jarno
        if (havesib && (index != 4)) {
2053 14ce26e7 bellard
#ifdef TARGET_X86_64
2054 14ce26e7 bellard
            if (s->aflag == 2) {
2055 57fec1fe bellard
                gen_op_addq_A0_reg_sN(scale, index);
2056 5fafdf24 ths
            } else
2057 14ce26e7 bellard
#endif
2058 14ce26e7 bellard
            {
2059 57fec1fe bellard
                gen_op_addl_A0_reg_sN(scale, index);
2060 14ce26e7 bellard
            }
2061 2c0262af bellard
        }
2062 2c0262af bellard
        if (must_add_seg) {
2063 2c0262af bellard
            if (override < 0) {
2064 2c0262af bellard
                if (base == R_EBP || base == R_ESP)
2065 2c0262af bellard
                    override = R_SS;
2066 2c0262af bellard
                else
2067 2c0262af bellard
                    override = R_DS;
2068 2c0262af bellard
            }
2069 14ce26e7 bellard
#ifdef TARGET_X86_64
2070 14ce26e7 bellard
            if (s->aflag == 2) {
2071 57fec1fe bellard
                gen_op_addq_A0_seg(override);
2072 5fafdf24 ths
            } else
2073 14ce26e7 bellard
#endif
2074 14ce26e7 bellard
            {
2075 57fec1fe bellard
                gen_op_addl_A0_seg(override);
2076 14ce26e7 bellard
            }
2077 2c0262af bellard
        }
2078 2c0262af bellard
    } else {
2079 2c0262af bellard
        switch (mod) {
2080 2c0262af bellard
        case 0:
2081 2c0262af bellard
            if (rm == 6) {
2082 61382a50 bellard
                disp = lduw_code(s->pc);
2083 2c0262af bellard
                s->pc += 2;
2084 2c0262af bellard
                gen_op_movl_A0_im(disp);
2085 2c0262af bellard
                rm = 0; /* avoid SS override */
2086 2c0262af bellard
                goto no_rm;
2087 2c0262af bellard
            } else {
2088 2c0262af bellard
                disp = 0;
2089 2c0262af bellard
            }
2090 2c0262af bellard
            break;
2091 2c0262af bellard
        case 1:
2092 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
2093 2c0262af bellard
            break;
2094 2c0262af bellard
        default:
2095 2c0262af bellard
        case 2:
2096 61382a50 bellard
            disp = lduw_code(s->pc);
2097 2c0262af bellard
            s->pc += 2;
2098 2c0262af bellard
            break;
2099 2c0262af bellard
        }
2100 2c0262af bellard
        switch(rm) {
2101 2c0262af bellard
        case 0:
2102 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2103 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
2104 2c0262af bellard
            break;
2105 2c0262af bellard
        case 1:
2106 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2107 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
2108 2c0262af bellard
            break;
2109 2c0262af bellard
        case 2:
2110 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2111 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
2112 2c0262af bellard
            break;
2113 2c0262af bellard
        case 3:
2114 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2115 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
2116 2c0262af bellard
            break;
2117 2c0262af bellard
        case 4:
2118 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
2119 2c0262af bellard
            break;
2120 2c0262af bellard
        case 5:
2121 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
2122 2c0262af bellard
            break;
2123 2c0262af bellard
        case 6:
2124 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2125 2c0262af bellard
            break;
2126 2c0262af bellard
        default:
2127 2c0262af bellard
        case 7:
2128 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2129 2c0262af bellard
            break;
2130 2c0262af bellard
        }
2131 2c0262af bellard
        if (disp != 0)
2132 2c0262af bellard
            gen_op_addl_A0_im(disp);
2133 2c0262af bellard
        gen_op_andl_A0_ffff();
2134 2c0262af bellard
    no_rm:
2135 2c0262af bellard
        if (must_add_seg) {
2136 2c0262af bellard
            if (override < 0) {
2137 2c0262af bellard
                if (rm == 2 || rm == 3 || rm == 6)
2138 2c0262af bellard
                    override = R_SS;
2139 2c0262af bellard
                else
2140 2c0262af bellard
                    override = R_DS;
2141 2c0262af bellard
            }
2142 57fec1fe bellard
            gen_op_addl_A0_seg(override);
2143 2c0262af bellard
        }
2144 2c0262af bellard
    }
2145 2c0262af bellard
2146 2c0262af bellard
    opreg = OR_A0;
2147 2c0262af bellard
    disp = 0;
2148 2c0262af bellard
    *reg_ptr = opreg;
2149 2c0262af bellard
    *offset_ptr = disp;
2150 2c0262af bellard
}
2151 2c0262af bellard
2152 e17a36ce bellard
static void gen_nop_modrm(DisasContext *s, int modrm)
2153 e17a36ce bellard
{
2154 e17a36ce bellard
    int mod, rm, base, code;
2155 e17a36ce bellard
2156 e17a36ce bellard
    mod = (modrm >> 6) & 3;
2157 e17a36ce bellard
    if (mod == 3)
2158 e17a36ce bellard
        return;
2159 e17a36ce bellard
    rm = modrm & 7;
2160 e17a36ce bellard
2161 e17a36ce bellard
    if (s->aflag) {
2162 e17a36ce bellard
2163 e17a36ce bellard
        base = rm;
2164 3b46e624 ths
2165 e17a36ce bellard
        if (base == 4) {
2166 e17a36ce bellard
            code = ldub_code(s->pc++);
2167 e17a36ce bellard
            base = (code & 7);
2168 e17a36ce bellard
        }
2169 3b46e624 ths
2170 e17a36ce bellard
        switch (mod) {
2171 e17a36ce bellard
        case 0:
2172 e17a36ce bellard
            if (base == 5) {
2173 e17a36ce bellard
                s->pc += 4;
2174 e17a36ce bellard
            }
2175 e17a36ce bellard
            break;
2176 e17a36ce bellard
        case 1:
2177 e17a36ce bellard
            s->pc++;
2178 e17a36ce bellard
            break;
2179 e17a36ce bellard
        default:
2180 e17a36ce bellard
        case 2:
2181 e17a36ce bellard
            s->pc += 4;
2182 e17a36ce bellard
            break;
2183 e17a36ce bellard
        }
2184 e17a36ce bellard
    } else {
2185 e17a36ce bellard
        switch (mod) {
2186 e17a36ce bellard
        case 0:
2187 e17a36ce bellard
            if (rm == 6) {
2188 e17a36ce bellard
                s->pc += 2;
2189 e17a36ce bellard
            }
2190 e17a36ce bellard
            break;
2191 e17a36ce bellard
        case 1:
2192 e17a36ce bellard
            s->pc++;
2193 e17a36ce bellard
            break;
2194 e17a36ce bellard
        default:
2195 e17a36ce bellard
        case 2:
2196 e17a36ce bellard
            s->pc += 2;
2197 e17a36ce bellard
            break;
2198 e17a36ce bellard
        }
2199 e17a36ce bellard
    }
2200 e17a36ce bellard
}
2201 e17a36ce bellard
2202 664e0f19 bellard
/* used for LEA and MOV AX, mem */
2203 664e0f19 bellard
static void gen_add_A0_ds_seg(DisasContext *s)
2204 664e0f19 bellard
{
2205 664e0f19 bellard
    int override, must_add_seg;
2206 664e0f19 bellard
    must_add_seg = s->addseg;
2207 664e0f19 bellard
    override = R_DS;
2208 664e0f19 bellard
    if (s->override >= 0) {
2209 664e0f19 bellard
        override = s->override;
2210 664e0f19 bellard
        must_add_seg = 1;
2211 664e0f19 bellard
    }
2212 664e0f19 bellard
    if (must_add_seg) {
2213 8f091a59 bellard
#ifdef TARGET_X86_64
2214 8f091a59 bellard
        if (CODE64(s)) {
2215 57fec1fe bellard
            gen_op_addq_A0_seg(override);
2216 5fafdf24 ths
        } else
2217 8f091a59 bellard
#endif
2218 8f091a59 bellard
        {
2219 57fec1fe bellard
            gen_op_addl_A0_seg(override);
2220 8f091a59 bellard
        }
2221 664e0f19 bellard
    }
2222 664e0f19 bellard
}
2223 664e0f19 bellard
2224 222a3336 balrog
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
2225 2c0262af bellard
   OR_TMP0 */
2226 2c0262af bellard
static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
2227 2c0262af bellard
{
2228 2c0262af bellard
    int mod, rm, opreg, disp;
2229 2c0262af bellard
2230 2c0262af bellard
    mod = (modrm >> 6) & 3;
2231 14ce26e7 bellard
    rm = (modrm & 7) | REX_B(s);
2232 2c0262af bellard
    if (mod == 3) {
2233 2c0262af bellard
        if (is_store) {
2234 2c0262af bellard
            if (reg != OR_TMP0)
2235 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
2236 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
2237 2c0262af bellard
        } else {
2238 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
2239 2c0262af bellard
            if (reg != OR_TMP0)
2240 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
2241 2c0262af bellard
        }
2242 2c0262af bellard
    } else {
2243 2c0262af bellard
        gen_lea_modrm(s, modrm, &opreg, &disp);
2244 2c0262af bellard
        if (is_store) {
2245 2c0262af bellard
            if (reg != OR_TMP0)
2246 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
2247 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
2248 2c0262af bellard
        } else {
2249 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
2250 2c0262af bellard
            if (reg != OR_TMP0)
2251 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
2252 2c0262af bellard
        }
2253 2c0262af bellard
    }
2254 2c0262af bellard
}
2255 2c0262af bellard
2256 2c0262af bellard
static inline uint32_t insn_get(DisasContext *s, int ot)
2257 2c0262af bellard
{
2258 2c0262af bellard
    uint32_t ret;
2259 2c0262af bellard
2260 2c0262af bellard
    switch(ot) {
2261 2c0262af bellard
    case OT_BYTE:
2262 61382a50 bellard
        ret = ldub_code(s->pc);
2263 2c0262af bellard
        s->pc++;
2264 2c0262af bellard
        break;
2265 2c0262af bellard
    case OT_WORD:
2266 61382a50 bellard
        ret = lduw_code(s->pc);
2267 2c0262af bellard
        s->pc += 2;
2268 2c0262af bellard
        break;
2269 2c0262af bellard
    default:
2270 2c0262af bellard
    case OT_LONG:
2271 61382a50 bellard
        ret = ldl_code(s->pc);
2272 2c0262af bellard
        s->pc += 4;
2273 2c0262af bellard
        break;
2274 2c0262af bellard
    }
2275 2c0262af bellard
    return ret;
2276 2c0262af bellard
}
2277 2c0262af bellard
2278 14ce26e7 bellard
static inline int insn_const_size(unsigned int ot)
2279 14ce26e7 bellard
{
2280 14ce26e7 bellard
    if (ot <= OT_LONG)
2281 14ce26e7 bellard
        return 1 << ot;
2282 14ce26e7 bellard
    else
2283 14ce26e7 bellard
        return 4;
2284 14ce26e7 bellard
}
2285 14ce26e7 bellard
2286 6e256c93 bellard
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
2287 6e256c93 bellard
{
2288 6e256c93 bellard
    TranslationBlock *tb;
2289 6e256c93 bellard
    target_ulong pc;
2290 6e256c93 bellard
2291 6e256c93 bellard
    pc = s->cs_base + eip;
2292 6e256c93 bellard
    tb = s->tb;
2293 6e256c93 bellard
    /* NOTE: we handle the case where the TB spans two pages here */
2294 6e256c93 bellard
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
2295 6e256c93 bellard
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
2296 6e256c93 bellard
        /* jump to same page: we can use a direct jump */
2297 57fec1fe bellard
        tcg_gen_goto_tb(tb_num);
2298 6e256c93 bellard
        gen_jmp_im(eip);
2299 57fec1fe bellard
        tcg_gen_exit_tb((long)tb + tb_num);
2300 6e256c93 bellard
    } else {
2301 6e256c93 bellard
        /* jump to another page: currently not optimized */
2302 6e256c93 bellard
        gen_jmp_im(eip);
2303 6e256c93 bellard
        gen_eob(s);
2304 6e256c93 bellard
    }
2305 6e256c93 bellard
}
2306 6e256c93 bellard
2307 5fafdf24 ths
static inline void gen_jcc(DisasContext *s, int b,
2308 14ce26e7 bellard
                           target_ulong val, target_ulong next_eip)
2309 2c0262af bellard
{
2310 8e1c85e3 bellard
    int l1, l2, cc_op;
2311 3b46e624 ths
2312 8e1c85e3 bellard
    cc_op = s->cc_op;
2313 728d803b Jun Koi
    gen_update_cc_op(s);
2314 2c0262af bellard
    if (s->jmp_opt) {
2315 14ce26e7 bellard
        l1 = gen_new_label();
2316 8e1c85e3 bellard
        gen_jcc1(s, cc_op, b, l1);
2317 8e1c85e3 bellard
        
2318 6e256c93 bellard
        gen_goto_tb(s, 0, next_eip);
2319 14ce26e7 bellard
2320 14ce26e7 bellard
        gen_set_label(l1);
2321 6e256c93 bellard
        gen_goto_tb(s, 1, val);
2322 5779406a Jun Koi
        s->is_jmp = DISAS_TB_JUMP;
2323 2c0262af bellard
    } else {
2324 14ce26e7 bellard
2325 14ce26e7 bellard
        l1 = gen_new_label();
2326 14ce26e7 bellard
        l2 = gen_new_label();
2327 8e1c85e3 bellard
        gen_jcc1(s, cc_op, b, l1);
2328 8e1c85e3 bellard
2329 14ce26e7 bellard
        gen_jmp_im(next_eip);
2330 8e1c85e3 bellard
        tcg_gen_br(l2);
2331 8e1c85e3 bellard
2332 14ce26e7 bellard
        gen_set_label(l1);
2333 14ce26e7 bellard
        gen_jmp_im(val);
2334 14ce26e7 bellard
        gen_set_label(l2);
2335 2c0262af bellard
        gen_eob(s);
2336 2c0262af bellard
    }
2337 2c0262af bellard
}
2338 2c0262af bellard
2339 2c0262af bellard
static void gen_setcc(DisasContext *s, int b)
2340 2c0262af bellard
{
2341 8e1c85e3 bellard
    int inv, jcc_op, l1;
2342 1e4840bf bellard
    TCGv t0;
2343 14ce26e7 bellard
2344 8e1c85e3 bellard
    if (is_fast_jcc_case(s, b)) {
2345 8e1c85e3 bellard
        /* nominal case: we use a jump */
2346 1e4840bf bellard
        /* XXX: make it faster by adding new instructions in TCG */
2347 a7812ae4 pbrook
        t0 = tcg_temp_local_new();
2348 1e4840bf bellard
        tcg_gen_movi_tl(t0, 0);
2349 8e1c85e3 bellard
        l1 = gen_new_label();
2350 8e1c85e3 bellard
        gen_jcc1(s, s->cc_op, b ^ 1, l1);
2351 1e4840bf bellard
        tcg_gen_movi_tl(t0, 1);
2352 8e1c85e3 bellard
        gen_set_label(l1);
2353 1e4840bf bellard
        tcg_gen_mov_tl(cpu_T[0], t0);
2354 1e4840bf bellard
        tcg_temp_free(t0);
2355 8e1c85e3 bellard
    } else {
2356 8e1c85e3 bellard
        /* slow case: it is more efficient not to generate a jump,
2357 8e1c85e3 bellard
           although it is questionnable whether this optimization is
2358 8e1c85e3 bellard
           worth to */
2359 8e1c85e3 bellard
        inv = b & 1;
2360 8e1c85e3 bellard
        jcc_op = (b >> 1) & 7;
2361 1e4840bf bellard
        gen_setcc_slow_T0(s, jcc_op);
2362 8e1c85e3 bellard
        if (inv) {
2363 8e1c85e3 bellard
            tcg_gen_xori_tl(cpu_T[0], cpu_T[0], 1);
2364 8e1c85e3 bellard
        }
2365 2c0262af bellard
    }
2366 2c0262af bellard
}
2367 2c0262af bellard
2368 3bd7da9e bellard
static inline void gen_op_movl_T0_seg(int seg_reg)
2369 3bd7da9e bellard
{
2370 3bd7da9e bellard
    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
2371 3bd7da9e bellard
                     offsetof(CPUX86State,segs[seg_reg].selector));
2372 3bd7da9e bellard
}
2373 3bd7da9e bellard
2374 3bd7da9e bellard
static inline void gen_op_movl_seg_T0_vm(int seg_reg)
2375 3bd7da9e bellard
{
2376 3bd7da9e bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
2377 3bd7da9e bellard
    tcg_gen_st32_tl(cpu_T[0], cpu_env, 
2378 3bd7da9e bellard
                    offsetof(CPUX86State,segs[seg_reg].selector));
2379 3bd7da9e bellard
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
2380 3bd7da9e bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, 
2381 3bd7da9e bellard
                  offsetof(CPUX86State,segs[seg_reg].base));
2382 3bd7da9e bellard
}
2383 3bd7da9e bellard
2384 2c0262af bellard
/* move T0 to seg_reg and compute if the CPU state may change. Never
2385 2c0262af bellard
   call this function with seg_reg == R_CS */
2386 14ce26e7 bellard
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
2387 2c0262af bellard
{
2388 3415a4dd bellard
    if (s->pe && !s->vm86) {
2389 3415a4dd bellard
        /* XXX: optimize by finding processor state dynamically */
2390 3415a4dd bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2391 3415a4dd bellard
            gen_op_set_cc_op(s->cc_op);
2392 14ce26e7 bellard
        gen_jmp_im(cur_eip);
2393 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2394 a7812ae4 pbrook
        gen_helper_load_seg(tcg_const_i32(seg_reg), cpu_tmp2_i32);
2395 dc196a57 bellard
        /* abort translation because the addseg value may change or
2396 dc196a57 bellard
           because ss32 may change. For R_SS, translation must always
2397 dc196a57 bellard
           stop as a special handling must be done to disable hardware
2398 dc196a57 bellard
           interrupts for the next instruction */
2399 dc196a57 bellard
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
2400 5779406a Jun Koi
            s->is_jmp = DISAS_TB_JUMP;
2401 3415a4dd bellard
    } else {
2402 3bd7da9e bellard
        gen_op_movl_seg_T0_vm(seg_reg);
2403 dc196a57 bellard
        if (seg_reg == R_SS)
2404 5779406a Jun Koi
            s->is_jmp = DISAS_TB_JUMP;
2405 3415a4dd bellard
    }
2406 2c0262af bellard
}
2407 2c0262af bellard
2408 0573fbfc ths
static inline int svm_is_rep(int prefixes)
2409 0573fbfc ths
{
2410 0573fbfc ths
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
2411 0573fbfc ths
}
2412 0573fbfc ths
2413 872929aa bellard
static inline void
2414 0573fbfc ths
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2415 b8b6a50b bellard
                              uint32_t type, uint64_t param)
2416 0573fbfc ths
{
2417 872929aa bellard
    /* no SVM activated; fast case */
2418 872929aa bellard
    if (likely(!(s->flags & HF_SVMI_MASK)))
2419 872929aa bellard
        return;
2420 872929aa bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2421 872929aa bellard
        gen_op_set_cc_op(s->cc_op);
2422 872929aa bellard
    gen_jmp_im(pc_start - s->cs_base);
2423 a7812ae4 pbrook
    gen_helper_svm_check_intercept_param(tcg_const_i32(type),
2424 a7812ae4 pbrook
                                         tcg_const_i64(param));
2425 0573fbfc ths
}
2426 0573fbfc ths
2427 872929aa bellard
static inline void
2428 0573fbfc ths
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
2429 0573fbfc ths
{
2430 872929aa bellard
    gen_svm_check_intercept_param(s, pc_start, type, 0);
2431 0573fbfc ths
}
2432 0573fbfc ths
2433 4f31916f bellard
static inline void gen_stack_update(DisasContext *s, int addend)
2434 4f31916f bellard
{
2435 14ce26e7 bellard
#ifdef TARGET_X86_64
2436 14ce26e7 bellard
    if (CODE64(s)) {
2437 6e0d8677 bellard
        gen_op_add_reg_im(2, R_ESP, addend);
2438 14ce26e7 bellard
    } else
2439 14ce26e7 bellard
#endif
2440 4f31916f bellard
    if (s->ss32) {
2441 6e0d8677 bellard
        gen_op_add_reg_im(1, R_ESP, addend);
2442 4f31916f bellard
    } else {
2443 6e0d8677 bellard
        gen_op_add_reg_im(0, R_ESP, addend);
2444 4f31916f bellard
    }
2445 4f31916f bellard
}
2446 4f31916f bellard
2447 2c0262af bellard
/* generate a push. It depends on ss32, addseg and dflag */
2448 2c0262af bellard
static void gen_push_T0(DisasContext *s)
2449 2c0262af bellard
{
2450 14ce26e7 bellard
#ifdef TARGET_X86_64
2451 14ce26e7 bellard
    if (CODE64(s)) {
2452 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2453 8f091a59 bellard
        if (s->dflag) {
2454 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2455 57fec1fe bellard
            gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2456 8f091a59 bellard
        } else {
2457 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2458 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2459 8f091a59 bellard
        }
2460 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2461 5fafdf24 ths
    } else
2462 14ce26e7 bellard
#endif
2463 14ce26e7 bellard
    {
2464 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2465 14ce26e7 bellard
        if (!s->dflag)
2466 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2467 14ce26e7 bellard
        else
2468 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2469 14ce26e7 bellard
        if (s->ss32) {
2470 14ce26e7 bellard
            if (s->addseg) {
2471 bbf662ee bellard
                tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2472 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2473 14ce26e7 bellard
            }
2474 14ce26e7 bellard
        } else {
2475 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2476 bbf662ee bellard
            tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2477 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2478 2c0262af bellard
        }
2479 57fec1fe bellard
        gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
2480 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2481 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2482 14ce26e7 bellard
        else
2483 57fec1fe bellard
            gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
2484 2c0262af bellard
    }
2485 2c0262af bellard
}
2486 2c0262af bellard
2487 4f31916f bellard
/* generate a push. It depends on ss32, addseg and dflag */
2488 4f31916f bellard
/* slower version for T1, only used for call Ev */
2489 4f31916f bellard
static void gen_push_T1(DisasContext *s)
2490 2c0262af bellard
{
2491 14ce26e7 bellard
#ifdef TARGET_X86_64
2492 14ce26e7 bellard
    if (CODE64(s)) {
2493 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2494 8f091a59 bellard
        if (s->dflag) {
2495 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2496 57fec1fe bellard
            gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2497 8f091a59 bellard
        } else {
2498 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2499 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2500 8f091a59 bellard
        }
2501 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2502 5fafdf24 ths
    } else
2503 14ce26e7 bellard
#endif
2504 14ce26e7 bellard
    {
2505 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2506 14ce26e7 bellard
        if (!s->dflag)
2507 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2508 14ce26e7 bellard
        else
2509 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2510 14ce26e7 bellard
        if (s->ss32) {
2511 14ce26e7 bellard
            if (s->addseg) {
2512 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2513 14ce26e7 bellard
            }
2514 14ce26e7 bellard
        } else {
2515 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2516 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2517 2c0262af bellard
        }
2518 57fec1fe bellard
        gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2519 3b46e624 ths
2520 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2521 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2522 14ce26e7 bellard
        else
2523 14ce26e7 bellard
            gen_stack_update(s, (-2) << s->dflag);
2524 2c0262af bellard
    }
2525 2c0262af bellard
}
2526 2c0262af bellard
2527 4f31916f bellard
/* two step pop is necessary for precise exceptions */
2528 4f31916f bellard
static void gen_pop_T0(DisasContext *s)
2529 2c0262af bellard
{
2530 14ce26e7 bellard
#ifdef TARGET_X86_64
2531 14ce26e7 bellard
    if (CODE64(s)) {
2532 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2533 57fec1fe bellard
        gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2534 5fafdf24 ths
    } else
2535 14ce26e7 bellard
#endif
2536 14ce26e7 bellard
    {
2537 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2538 14ce26e7 bellard
        if (s->ss32) {
2539 14ce26e7 bellard
            if (s->addseg)
2540 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2541 14ce26e7 bellard
        } else {
2542 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2543 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2544 14ce26e7 bellard
        }
2545 57fec1fe bellard
        gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
2546 2c0262af bellard
    }
2547 2c0262af bellard
}
2548 2c0262af bellard
2549 2c0262af bellard
static void gen_pop_update(DisasContext *s)
2550 2c0262af bellard
{
2551 14ce26e7 bellard
#ifdef TARGET_X86_64
2552 8f091a59 bellard
    if (CODE64(s) && s->dflag) {
2553 14ce26e7 bellard
        gen_stack_update(s, 8);
2554 14ce26e7 bellard
    } else
2555 14ce26e7 bellard
#endif
2556 14ce26e7 bellard
    {
2557 14ce26e7 bellard
        gen_stack_update(s, 2 << s->dflag);
2558 14ce26e7 bellard
    }
2559 2c0262af bellard
}
2560 2c0262af bellard
2561 2c0262af bellard
static void gen_stack_A0(DisasContext *s)
2562 2c0262af bellard
{
2563 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2564 2c0262af bellard
    if (!s->ss32)
2565 2c0262af bellard
        gen_op_andl_A0_ffff();
2566 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2567 2c0262af bellard
    if (s->addseg)
2568 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2569 2c0262af bellard
}
2570 2c0262af bellard
2571 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2572 2c0262af bellard
static void gen_pusha(DisasContext *s)
2573 2c0262af bellard
{
2574 2c0262af bellard
    int i;
2575 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2576 2c0262af bellard
    gen_op_addl_A0_im(-16 <<  s->dflag);
2577 2c0262af bellard
    if (!s->ss32)
2578 2c0262af bellard
        gen_op_andl_A0_ffff();
2579 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2580 2c0262af bellard
    if (s->addseg)
2581 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2582 2c0262af bellard
    for(i = 0;i < 8; i++) {
2583 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
2584 57fec1fe bellard
        gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
2585 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2586 2c0262af bellard
    }
2587 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2588 2c0262af bellard
}
2589 2c0262af bellard
2590 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2591 2c0262af bellard
static void gen_popa(DisasContext *s)
2592 2c0262af bellard
{
2593 2c0262af bellard
    int i;
2594 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2595 2c0262af bellard
    if (!s->ss32)
2596 2c0262af bellard
        gen_op_andl_A0_ffff();
2597 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2598 bbf662ee bellard
    tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 <<  s->dflag);
2599 2c0262af bellard
    if (s->addseg)
2600 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2601 2c0262af bellard
    for(i = 0;i < 8; i++) {
2602 2c0262af bellard
        /* ESP is not reloaded */
2603 2c0262af bellard
        if (i != 3) {
2604 57fec1fe bellard
            gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
2605 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
2606 2c0262af bellard
        }
2607 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2608 2c0262af bellard
    }
2609 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2610 2c0262af bellard
}
2611 2c0262af bellard
2612 2c0262af bellard
static void gen_enter(DisasContext *s, int esp_addend, int level)
2613 2c0262af bellard
{
2614 61a8c4ec bellard
    int ot, opsize;
2615 2c0262af bellard
2616 2c0262af bellard
    level &= 0x1f;
2617 8f091a59 bellard
#ifdef TARGET_X86_64
2618 8f091a59 bellard
    if (CODE64(s)) {
2619 8f091a59 bellard
        ot = s->dflag ? OT_QUAD : OT_WORD;
2620 8f091a59 bellard
        opsize = 1 << ot;
2621 3b46e624 ths
2622 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2623 8f091a59 bellard
        gen_op_addq_A0_im(-opsize);
2624 bbf662ee bellard
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2625 8f091a59 bellard
2626 8f091a59 bellard
        /* push bp */
2627 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2628 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2629 8f091a59 bellard
        if (level) {
2630 b5b38f61 bellard
            /* XXX: must save state */
2631 a7812ae4 pbrook
            gen_helper_enter64_level(tcg_const_i32(level),
2632 a7812ae4 pbrook
                                     tcg_const_i32((ot == OT_QUAD)),
2633 a7812ae4 pbrook
                                     cpu_T[1]);
2634 8f091a59 bellard
        }
2635 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2636 bbf662ee bellard
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2637 57fec1fe bellard
        gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2638 5fafdf24 ths
    } else
2639 8f091a59 bellard
#endif
2640 8f091a59 bellard
    {
2641 8f091a59 bellard
        ot = s->dflag + OT_WORD;
2642 8f091a59 bellard
        opsize = 2 << s->dflag;
2643 3b46e624 ths
2644 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2645 8f091a59 bellard
        gen_op_addl_A0_im(-opsize);
2646 8f091a59 bellard
        if (!s->ss32)
2647 8f091a59 bellard
            gen_op_andl_A0_ffff();
2648 bbf662ee bellard
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2649 8f091a59 bellard
        if (s->addseg)
2650 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2651 8f091a59 bellard
        /* push bp */
2652 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2653 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2654 8f091a59 bellard
        if (level) {
2655 b5b38f61 bellard
            /* XXX: must save state */
2656 a7812ae4 pbrook
            gen_helper_enter_level(tcg_const_i32(level),
2657 a7812ae4 pbrook
                                   tcg_const_i32(s->dflag),
2658 a7812ae4 pbrook
                                   cpu_T[1]);
2659 8f091a59 bellard
        }
2660 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2661 bbf662ee bellard
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2662 57fec1fe bellard
        gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2663 2c0262af bellard
    }
2664 2c0262af bellard
}
2665 2c0262af bellard
2666 14ce26e7 bellard
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
2667 2c0262af bellard
{
2668 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2669 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2670 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2671 a7812ae4 pbrook
    gen_helper_raise_exception(tcg_const_i32(trapno));
2672 5779406a Jun Koi
    s->is_jmp = DISAS_TB_JUMP;
2673 2c0262af bellard
}
2674 2c0262af bellard
2675 2c0262af bellard
/* an interrupt is different from an exception because of the
2676 7f75ffd3 blueswir1
   privilege checks */
2677 5fafdf24 ths
static void gen_interrupt(DisasContext *s, int intno,
2678 14ce26e7 bellard
                          target_ulong cur_eip, target_ulong next_eip)
2679 2c0262af bellard
{
2680 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2681 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2682 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2683 a7812ae4 pbrook
    gen_helper_raise_interrupt(tcg_const_i32(intno), 
2684 a7812ae4 pbrook
                               tcg_const_i32(next_eip - cur_eip));
2685 5779406a Jun Koi
    s->is_jmp = DISAS_TB_JUMP;
2686 2c0262af bellard
}
2687 2c0262af bellard
2688 14ce26e7 bellard
static void gen_debug(DisasContext *s, target_ulong cur_eip)
2689 2c0262af bellard
{
2690 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2691 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2692 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2693 a7812ae4 pbrook
    gen_helper_debug();
2694 5779406a Jun Koi
    s->is_jmp = DISAS_TB_JUMP;
2695 2c0262af bellard
}
2696 2c0262af bellard
2697 2c0262af bellard
/* generate a generic end of block. Trace exception is also generated
2698 2c0262af bellard
   if needed */
2699 2c0262af bellard
static void gen_eob(DisasContext *s)
2700 2c0262af bellard
{
2701 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2702 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2703 a2cc3b24 bellard
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2704 a7812ae4 pbrook
        gen_helper_reset_inhibit_irq();
2705 a2cc3b24 bellard
    }
2706 a2397807 Jan Kiszka
    if (s->tb->flags & HF_RF_MASK) {
2707 a2397807 Jan Kiszka
        gen_helper_reset_rf();
2708 a2397807 Jan Kiszka
    }
2709 34865134 bellard
    if (s->singlestep_enabled) {
2710 a7812ae4 pbrook
        gen_helper_debug();
2711 34865134 bellard
    } else if (s->tf) {
2712 a7812ae4 pbrook
        gen_helper_single_step();
2713 2c0262af bellard
    } else {
2714 57fec1fe bellard
        tcg_gen_exit_tb(0);
2715 2c0262af bellard
    }
2716 5779406a Jun Koi
    s->is_jmp = DISAS_TB_JUMP;
2717 2c0262af bellard
}
2718 2c0262af bellard
2719 2c0262af bellard
/* generate a jump to eip. No segment change must happen before as a
2720 2c0262af bellard
   direct call to the next block may occur */
2721 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
2722 2c0262af bellard
{
2723 2c0262af bellard
    if (s->jmp_opt) {
2724 728d803b Jun Koi
        gen_update_cc_op(s);
2725 6e256c93 bellard
        gen_goto_tb(s, tb_num, eip);
2726 5779406a Jun Koi
        s->is_jmp = DISAS_TB_JUMP;
2727 2c0262af bellard
    } else {
2728 14ce26e7 bellard
        gen_jmp_im(eip);
2729 2c0262af bellard
        gen_eob(s);
2730 2c0262af bellard
    }
2731 2c0262af bellard
}
2732 2c0262af bellard
2733 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip)
2734 14ce26e7 bellard
{
2735 14ce26e7 bellard
    gen_jmp_tb(s, eip, 0);
2736 14ce26e7 bellard
}
2737 14ce26e7 bellard
2738 8686c490 bellard
static inline void gen_ldq_env_A0(int idx, int offset)
2739 8686c490 bellard
{
2740 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2741 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2742 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
2743 8686c490 bellard
}
2744 664e0f19 bellard
2745 8686c490 bellard
static inline void gen_stq_env_A0(int idx, int offset)
2746 8686c490 bellard
{
2747 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2748 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2749 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2750 8686c490 bellard
}
2751 664e0f19 bellard
2752 8686c490 bellard
static inline void gen_ldo_env_A0(int idx, int offset)
2753 8686c490 bellard
{
2754 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2755 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2756 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2757 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2758 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2759 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2760 8686c490 bellard
}
2761 14ce26e7 bellard
2762 8686c490 bellard
static inline void gen_sto_env_A0(int idx, int offset)
2763 8686c490 bellard
{
2764 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2765 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2766 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2767 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2768 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2769 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2770 8686c490 bellard
}
2771 14ce26e7 bellard
2772 5af45186 bellard
static inline void gen_op_movo(int d_offset, int s_offset)
2773 5af45186 bellard
{
2774 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2775 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2776 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
2777 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
2778 5af45186 bellard
}
2779 5af45186 bellard
2780 5af45186 bellard
static inline void gen_op_movq(int d_offset, int s_offset)
2781 5af45186 bellard
{
2782 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2783 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2784 5af45186 bellard
}
2785 5af45186 bellard
2786 5af45186 bellard
static inline void gen_op_movl(int d_offset, int s_offset)
2787 5af45186 bellard
{
2788 b6abf97d bellard
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
2789 b6abf97d bellard
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
2790 5af45186 bellard
}
2791 5af45186 bellard
2792 5af45186 bellard
static inline void gen_op_movq_env_0(int d_offset)
2793 5af45186 bellard
{
2794 b6abf97d bellard
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
2795 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2796 5af45186 bellard
}
2797 664e0f19 bellard
2798 5af45186 bellard
#define SSE_SPECIAL ((void *)1)
2799 5af45186 bellard
#define SSE_DUMMY ((void *)2)
2800 664e0f19 bellard
2801 a7812ae4 pbrook
#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
2802 a7812ae4 pbrook
#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
2803 a7812ae4 pbrook
                     gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
2804 5af45186 bellard
2805 5af45186 bellard
static void *sse_op_table1[256][4] = {
2806 a35f3ec7 aurel32
    /* 3DNow! extensions */
2807 a35f3ec7 aurel32
    [0x0e] = { SSE_DUMMY }, /* femms */
2808 a35f3ec7 aurel32
    [0x0f] = { SSE_DUMMY }, /* pf... */
2809 664e0f19 bellard
    /* pure SSE operations */
2810 664e0f19 bellard
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2811 664e0f19 bellard
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2812 465e9838 bellard
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
2813 664e0f19 bellard
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
2814 a7812ae4 pbrook
    [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
2815 a7812ae4 pbrook
    [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
2816 664e0f19 bellard
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
2817 664e0f19 bellard
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */
2818 664e0f19 bellard
2819 664e0f19 bellard
    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2820 664e0f19 bellard
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2821 664e0f19 bellard
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2822 d9f4bb27 Andre Przywara
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd, movntss, movntsd */
2823 664e0f19 bellard
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
2824 664e0f19 bellard
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
2825 a7812ae4 pbrook
    [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
2826 a7812ae4 pbrook
    [0x2f] = { gen_helper_comiss, gen_helper_comisd },
2827 664e0f19 bellard
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
2828 664e0f19 bellard
    [0x51] = SSE_FOP(sqrt),
2829 a7812ae4 pbrook
    [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
2830 a7812ae4 pbrook
    [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
2831 a7812ae4 pbrook
    [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
2832 a7812ae4 pbrook
    [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
2833 a7812ae4 pbrook
    [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
2834 a7812ae4 pbrook
    [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
2835 664e0f19 bellard
    [0x58] = SSE_FOP(add),
2836 664e0f19 bellard
    [0x59] = SSE_FOP(mul),
2837 a7812ae4 pbrook
    [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
2838 a7812ae4 pbrook
               gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
2839 a7812ae4 pbrook
    [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
2840 664e0f19 bellard
    [0x5c] = SSE_FOP(sub),
2841 664e0f19 bellard
    [0x5d] = SSE_FOP(min),
2842 664e0f19 bellard
    [0x5e] = SSE_FOP(div),
2843 664e0f19 bellard
    [0x5f] = SSE_FOP(max),
2844 664e0f19 bellard
2845 664e0f19 bellard
    [0xc2] = SSE_FOP(cmpeq),
2846 a7812ae4 pbrook
    [0xc6] = { gen_helper_shufps, gen_helper_shufpd },
2847 664e0f19 bellard
2848 222a3336 balrog
    [0x38] = { SSE_SPECIAL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2849 222a3336 balrog
    [0x3a] = { SSE_SPECIAL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2850 4242b1bd balrog
2851 664e0f19 bellard
    /* MMX ops and their SSE extensions */
2852 664e0f19 bellard
    [0x60] = MMX_OP2(punpcklbw),
2853 664e0f19 bellard
    [0x61] = MMX_OP2(punpcklwd),
2854 664e0f19 bellard
    [0x62] = MMX_OP2(punpckldq),
2855 664e0f19 bellard
    [0x63] = MMX_OP2(packsswb),
2856 664e0f19 bellard
    [0x64] = MMX_OP2(pcmpgtb),
2857 664e0f19 bellard
    [0x65] = MMX_OP2(pcmpgtw),
2858 664e0f19 bellard
    [0x66] = MMX_OP2(pcmpgtl),
2859 664e0f19 bellard
    [0x67] = MMX_OP2(packuswb),
2860 664e0f19 bellard
    [0x68] = MMX_OP2(punpckhbw),
2861 664e0f19 bellard
    [0x69] = MMX_OP2(punpckhwd),
2862 664e0f19 bellard
    [0x6a] = MMX_OP2(punpckhdq),
2863 664e0f19 bellard
    [0x6b] = MMX_OP2(packssdw),
2864 a7812ae4 pbrook
    [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
2865 a7812ae4 pbrook
    [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
2866 664e0f19 bellard
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
2867 664e0f19 bellard
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
2868 a7812ae4 pbrook
    [0x70] = { gen_helper_pshufw_mmx,
2869 a7812ae4 pbrook
               gen_helper_pshufd_xmm,
2870 a7812ae4 pbrook
               gen_helper_pshufhw_xmm,
2871 a7812ae4 pbrook
               gen_helper_pshuflw_xmm },
2872 664e0f19 bellard
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
2873 664e0f19 bellard
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
2874 664e0f19 bellard
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
2875 664e0f19 bellard
    [0x74] = MMX_OP2(pcmpeqb),
2876 664e0f19 bellard
    [0x75] = MMX_OP2(pcmpeqw),
2877 664e0f19 bellard
    [0x76] = MMX_OP2(pcmpeql),
2878 a35f3ec7 aurel32
    [0x77] = { SSE_DUMMY }, /* emms */
2879 d9f4bb27 Andre Przywara
    [0x78] = { NULL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* extrq_i, insertq_i */
2880 d9f4bb27 Andre Przywara
    [0x79] = { NULL, gen_helper_extrq_r, NULL, gen_helper_insertq_r },
2881 a7812ae4 pbrook
    [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
2882 a7812ae4 pbrook
    [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
2883 664e0f19 bellard
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
2884 664e0f19 bellard
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
2885 664e0f19 bellard
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
2886 664e0f19 bellard
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
2887 a7812ae4 pbrook
    [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
2888 664e0f19 bellard
    [0xd1] = MMX_OP2(psrlw),
2889 664e0f19 bellard
    [0xd2] = MMX_OP2(psrld),
2890 664e0f19 bellard
    [0xd3] = MMX_OP2(psrlq),
2891 664e0f19 bellard
    [0xd4] = MMX_OP2(paddq),
2892 664e0f19 bellard
    [0xd5] = MMX_OP2(pmullw),
2893 664e0f19 bellard
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
2894 664e0f19 bellard
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
2895 664e0f19 bellard
    [0xd8] = MMX_OP2(psubusb),
2896 664e0f19 bellard
    [0xd9] = MMX_OP2(psubusw),
2897 664e0f19 bellard
    [0xda] = MMX_OP2(pminub),
2898 664e0f19 bellard
    [0xdb] = MMX_OP2(pand),
2899 664e0f19 bellard
    [0xdc] = MMX_OP2(paddusb),
2900 664e0f19 bellard
    [0xdd] = MMX_OP2(paddusw),
2901 664e0f19 bellard
    [0xde] = MMX_OP2(pmaxub),
2902 664e0f19 bellard
    [0xdf] = MMX_OP2(pandn),
2903 664e0f19 bellard
    [0xe0] = MMX_OP2(pavgb),
2904 664e0f19 bellard
    [0xe1] = MMX_OP2(psraw),
2905 664e0f19 bellard
    [0xe2] = MMX_OP2(psrad),
2906 664e0f19 bellard
    [0xe3] = MMX_OP2(pavgw),
2907 664e0f19 bellard
    [0xe4] = MMX_OP2(pmulhuw),
2908 664e0f19 bellard
    [0xe5] = MMX_OP2(pmulhw),
2909 a7812ae4 pbrook
    [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
2910 664e0f19 bellard
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
2911 664e0f19 bellard
    [0xe8] = MMX_OP2(psubsb),
2912 664e0f19 bellard
    [0xe9] = MMX_OP2(psubsw),
2913 664e0f19 bellard
    [0xea] = MMX_OP2(pminsw),
2914 664e0f19 bellard
    [0xeb] = MMX_OP2(por),
2915 664e0f19 bellard
    [0xec] = MMX_OP2(paddsb),
2916 664e0f19 bellard
    [0xed] = MMX_OP2(paddsw),
2917 664e0f19 bellard
    [0xee] = MMX_OP2(pmaxsw),
2918 664e0f19 bellard
    [0xef] = MMX_OP2(pxor),
2919 465e9838 bellard
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
2920 664e0f19 bellard
    [0xf1] = MMX_OP2(psllw),
2921 664e0f19 bellard
    [0xf2] = MMX_OP2(pslld),
2922 664e0f19 bellard
    [0xf3] = MMX_OP2(psllq),
2923 664e0f19 bellard
    [0xf4] = MMX_OP2(pmuludq),
2924 664e0f19 bellard
    [0xf5] = MMX_OP2(pmaddwd),
2925 664e0f19 bellard
    [0xf6] = MMX_OP2(psadbw),
2926 664e0f19 bellard
    [0xf7] = MMX_OP2(maskmov),
2927 664e0f19 bellard
    [0xf8] = MMX_OP2(psubb),
2928 664e0f19 bellard
    [0xf9] = MMX_OP2(psubw),
2929 664e0f19 bellard
    [0xfa] = MMX_OP2(psubl),
2930 664e0f19 bellard
    [0xfb] = MMX_OP2(psubq),
2931 664e0f19 bellard
    [0xfc] = MMX_OP2(paddb),
2932 664e0f19 bellard
    [0xfd] = MMX_OP2(paddw),
2933 664e0f19 bellard
    [0xfe] = MMX_OP2(paddl),
2934 664e0f19 bellard
};
2935 664e0f19 bellard
2936 5af45186 bellard
static void *sse_op_table2[3 * 8][2] = {
2937 664e0f19 bellard
    [0 + 2] = MMX_OP2(psrlw),
2938 664e0f19 bellard
    [0 + 4] = MMX_OP2(psraw),
2939 664e0f19 bellard
    [0 + 6] = MMX_OP2(psllw),
2940 664e0f19 bellard
    [8 + 2] = MMX_OP2(psrld),
2941 664e0f19 bellard
    [8 + 4] = MMX_OP2(psrad),
2942 664e0f19 bellard
    [8 + 6] = MMX_OP2(pslld),
2943 664e0f19 bellard
    [16 + 2] = MMX_OP2(psrlq),
2944 a7812ae4 pbrook
    [16 + 3] = { NULL, gen_helper_psrldq_xmm },
2945 664e0f19 bellard
    [16 + 6] = MMX_OP2(psllq),
2946 a7812ae4 pbrook
    [16 + 7] = { NULL, gen_helper_pslldq_xmm },
2947 664e0f19 bellard
};
2948 664e0f19 bellard
2949 5af45186 bellard
static void *sse_op_table3[4 * 3] = {
2950 a7812ae4 pbrook
    gen_helper_cvtsi2ss,
2951 a7812ae4 pbrook
    gen_helper_cvtsi2sd,
2952 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsq2ss),
2953 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsq2sd),
2954 a7812ae4 pbrook
2955 a7812ae4 pbrook
    gen_helper_cvttss2si,
2956 a7812ae4 pbrook
    gen_helper_cvttsd2si,
2957 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvttss2sq),
2958 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvttsd2sq),
2959 a7812ae4 pbrook
2960 a7812ae4 pbrook
    gen_helper_cvtss2si,
2961 a7812ae4 pbrook
    gen_helper_cvtsd2si,
2962 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtss2sq),
2963 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsd2sq),
2964 664e0f19 bellard
};
2965 3b46e624 ths
2966 5af45186 bellard
static void *sse_op_table4[8][4] = {
2967 664e0f19 bellard
    SSE_FOP(cmpeq),
2968 664e0f19 bellard
    SSE_FOP(cmplt),
2969 664e0f19 bellard
    SSE_FOP(cmple),
2970 664e0f19 bellard
    SSE_FOP(cmpunord),
2971 664e0f19 bellard
    SSE_FOP(cmpneq),
2972 664e0f19 bellard
    SSE_FOP(cmpnlt),
2973 664e0f19 bellard
    SSE_FOP(cmpnle),
2974 664e0f19 bellard
    SSE_FOP(cmpord),
2975 664e0f19 bellard
};
2976 3b46e624 ths
2977 5af45186 bellard
static void *sse_op_table5[256] = {
2978 a7812ae4 pbrook
    [0x0c] = gen_helper_pi2fw,
2979 a7812ae4 pbrook
    [0x0d] = gen_helper_pi2fd,
2980 a7812ae4 pbrook
    [0x1c] = gen_helper_pf2iw,
2981 a7812ae4 pbrook
    [0x1d] = gen_helper_pf2id,
2982 a7812ae4 pbrook
    [0x8a] = gen_helper_pfnacc,
2983 a7812ae4 pbrook
    [0x8e] = gen_helper_pfpnacc,
2984 a7812ae4 pbrook
    [0x90] = gen_helper_pfcmpge,
2985 a7812ae4 pbrook
    [0x94] = gen_helper_pfmin,
2986 a7812ae4 pbrook
    [0x96] = gen_helper_pfrcp,
2987 a7812ae4 pbrook
    [0x97] = gen_helper_pfrsqrt,
2988 a7812ae4 pbrook
    [0x9a] = gen_helper_pfsub,
2989 a7812ae4 pbrook
    [0x9e] = gen_helper_pfadd,
2990 a7812ae4 pbrook
    [0xa0] = gen_helper_pfcmpgt,
2991 a7812ae4 pbrook
    [0xa4] = gen_helper_pfmax,
2992 a7812ae4 pbrook
    [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
2993 a7812ae4 pbrook
    [0xa7] = gen_helper_movq, /* pfrsqit1 */
2994 a7812ae4 pbrook
    [0xaa] = gen_helper_pfsubr,
2995 a7812ae4 pbrook
    [0xae] = gen_helper_pfacc,
2996 a7812ae4 pbrook
    [0xb0] = gen_helper_pfcmpeq,
2997 a7812ae4 pbrook
    [0xb4] = gen_helper_pfmul,
2998 a7812ae4 pbrook
    [0xb6] = gen_helper_movq, /* pfrcpit2 */
2999 a7812ae4 pbrook
    [0xb7] = gen_helper_pmulhrw_mmx,
3000 a7812ae4 pbrook
    [0xbb] = gen_helper_pswapd,
3001 a7812ae4 pbrook
    [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
3002 a35f3ec7 aurel32
};
3003 a35f3ec7 aurel32
3004 222a3336 balrog
struct sse_op_helper_s {
3005 222a3336 balrog
    void *op[2]; uint32_t ext_mask;
3006 222a3336 balrog
};
3007 222a3336 balrog
#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
3008 a7812ae4 pbrook
#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
3009 a7812ae4 pbrook
#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
3010 222a3336 balrog
#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
3011 222a3336 balrog
static struct sse_op_helper_s sse_op_table6[256] = {
3012 222a3336 balrog
    [0x00] = SSSE3_OP(pshufb),
3013 222a3336 balrog
    [0x01] = SSSE3_OP(phaddw),
3014 222a3336 balrog
    [0x02] = SSSE3_OP(phaddd),
3015 222a3336 balrog
    [0x03] = SSSE3_OP(phaddsw),
3016 222a3336 balrog
    [0x04] = SSSE3_OP(pmaddubsw),
3017 222a3336 balrog
    [0x05] = SSSE3_OP(phsubw),
3018 222a3336 balrog
    [0x06] = SSSE3_OP(phsubd),
3019 222a3336 balrog
    [0x07] = SSSE3_OP(phsubsw),
3020 222a3336 balrog
    [0x08] = SSSE3_OP(psignb),
3021 222a3336 balrog
    [0x09] = SSSE3_OP(psignw),
3022 222a3336 balrog
    [0x0a] = SSSE3_OP(psignd),
3023 222a3336 balrog
    [0x0b] = SSSE3_OP(pmulhrsw),
3024 222a3336 balrog
    [0x10] = SSE41_OP(pblendvb),
3025 222a3336 balrog
    [0x14] = SSE41_OP(blendvps),
3026 222a3336 balrog
    [0x15] = SSE41_OP(blendvpd),
3027 222a3336 balrog
    [0x17] = SSE41_OP(ptest),
3028 222a3336 balrog
    [0x1c] = SSSE3_OP(pabsb),
3029 222a3336 balrog
    [0x1d] = SSSE3_OP(pabsw),
3030 222a3336 balrog
    [0x1e] = SSSE3_OP(pabsd),
3031 222a3336 balrog
    [0x20] = SSE41_OP(pmovsxbw),
3032 222a3336 balrog
    [0x21] = SSE41_OP(pmovsxbd),
3033 222a3336 balrog
    [0x22] = SSE41_OP(pmovsxbq),
3034 222a3336 balrog
    [0x23] = SSE41_OP(pmovsxwd),
3035 222a3336 balrog
    [0x24] = SSE41_OP(pmovsxwq),
3036 222a3336 balrog
    [0x25] = SSE41_OP(pmovsxdq),
3037 222a3336 balrog
    [0x28] = SSE41_OP(pmuldq),
3038 222a3336 balrog
    [0x29] = SSE41_OP(pcmpeqq),
3039 222a3336 balrog
    [0x2a] = SSE41_SPECIAL, /* movntqda */
3040 222a3336 balrog
    [0x2b] = SSE41_OP(packusdw),
3041 222a3336 balrog
    [0x30] = SSE41_OP(pmovzxbw),
3042 222a3336 balrog
    [0x31] = SSE41_OP(pmovzxbd),
3043 222a3336 balrog
    [0x32] = SSE41_OP(pmovzxbq),
3044 222a3336 balrog
    [0x33] = SSE41_OP(pmovzxwd),
3045 222a3336 balrog
    [0x34] = SSE41_OP(pmovzxwq),
3046 222a3336 balrog
    [0x35] = SSE41_OP(pmovzxdq),
3047 222a3336 balrog
    [0x37] = SSE42_OP(pcmpgtq),
3048 222a3336 balrog
    [0x38] = SSE41_OP(pminsb),
3049 222a3336 balrog
    [0x39] = SSE41_OP(pminsd),
3050 222a3336 balrog
    [0x3a] = SSE41_OP(pminuw),
3051 222a3336 balrog
    [0x3b] = SSE41_OP(pminud),
3052 222a3336 balrog
    [0x3c] = SSE41_OP(pmaxsb),
3053 222a3336 balrog
    [0x3d] = SSE41_OP(pmaxsd),
3054 222a3336 balrog
    [0x3e] = SSE41_OP(pmaxuw),
3055 222a3336 balrog
    [0x3f] = SSE41_OP(pmaxud),
3056 222a3336 balrog
    [0x40] = SSE41_OP(pmulld),
3057 222a3336 balrog
    [0x41] = SSE41_OP(phminposuw),
3058 4242b1bd balrog
};
3059 4242b1bd balrog
3060 222a3336 balrog
static struct sse_op_helper_s sse_op_table7[256] = {
3061 222a3336 balrog
    [0x08] = SSE41_OP(roundps),
3062 222a3336 balrog
    [0x09] = SSE41_OP(roundpd),
3063 222a3336 balrog
    [0x0a] = SSE41_OP(roundss),
3064 222a3336 balrog
    [0x0b] = SSE41_OP(roundsd),
3065 222a3336 balrog
    [0x0c] = SSE41_OP(blendps),
3066 222a3336 balrog
    [0x0d] = SSE41_OP(blendpd),
3067 222a3336 balrog
    [0x0e] = SSE41_OP(pblendw),
3068 222a3336 balrog
    [0x0f] = SSSE3_OP(palignr),
3069 222a3336 balrog
    [0x14] = SSE41_SPECIAL, /* pextrb */
3070 222a3336 balrog
    [0x15] = SSE41_SPECIAL, /* pextrw */
3071 222a3336 balrog
    [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
3072 222a3336 balrog
    [0x17] = SSE41_SPECIAL, /* extractps */
3073 222a3336 balrog
    [0x20] = SSE41_SPECIAL, /* pinsrb */
3074 222a3336 balrog
    [0x21] = SSE41_SPECIAL, /* insertps */
3075 222a3336 balrog
    [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
3076 222a3336 balrog
    [0x40] = SSE41_OP(dpps),
3077 222a3336 balrog
    [0x41] = SSE41_OP(dppd),
3078 222a3336 balrog
    [0x42] = SSE41_OP(mpsadbw),
3079 222a3336 balrog
    [0x60] = SSE42_OP(pcmpestrm),
3080 222a3336 balrog
    [0x61] = SSE42_OP(pcmpestri),
3081 222a3336 balrog
    [0x62] = SSE42_OP(pcmpistrm),
3082 222a3336 balrog
    [0x63] = SSE42_OP(pcmpistri),
3083 4242b1bd balrog
};
3084 4242b1bd balrog
3085 664e0f19 bellard
static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r)
3086 664e0f19 bellard
{
3087 664e0f19 bellard
    int b1, op1_offset, op2_offset, is_xmm, val, ot;
3088 664e0f19 bellard
    int modrm, mod, rm, reg, reg_addr, offset_addr;
3089 5af45186 bellard
    void *sse_op2;
3090 664e0f19 bellard
3091 664e0f19 bellard
    b &= 0xff;
3092 5fafdf24 ths
    if (s->prefix & PREFIX_DATA)
3093 664e0f19 bellard
        b1 = 1;
3094 5fafdf24 ths
    else if (s->prefix & PREFIX_REPZ)
3095 664e0f19 bellard
        b1 = 2;
3096 5fafdf24 ths
    else if (s->prefix & PREFIX_REPNZ)
3097 664e0f19 bellard
        b1 = 3;
3098 664e0f19 bellard
    else
3099 664e0f19 bellard
        b1 = 0;
3100 664e0f19 bellard
    sse_op2 = sse_op_table1[b][b1];
3101 5fafdf24 ths
    if (!sse_op2)
3102 664e0f19 bellard
        goto illegal_op;
3103 a35f3ec7 aurel32
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
3104 664e0f19 bellard
        is_xmm = 1;
3105 664e0f19 bellard
    } else {
3106 664e0f19 bellard
        if (b1 == 0) {
3107 664e0f19 bellard
            /* MMX case */
3108 664e0f19 bellard
            is_xmm = 0;
3109 664e0f19 bellard
        } else {
3110 664e0f19 bellard
            is_xmm = 1;
3111 664e0f19 bellard
        }
3112 664e0f19 bellard
    }
3113 664e0f19 bellard
    /* simple MMX/SSE operation */
3114 664e0f19 bellard
    if (s->flags & HF_TS_MASK) {
3115 664e0f19 bellard
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
3116 664e0f19 bellard
        return;
3117 664e0f19 bellard
    }
3118 664e0f19 bellard
    if (s->flags & HF_EM_MASK) {
3119 664e0f19 bellard
    illegal_op:
3120 664e0f19 bellard
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
3121 664e0f19 bellard
        return;
3122 664e0f19 bellard
    }
3123 664e0f19 bellard
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
3124 4242b1bd balrog
        if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
3125 4242b1bd balrog
            goto illegal_op;
3126 e771edab aurel32
    if (b == 0x0e) {
3127 e771edab aurel32
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3128 e771edab aurel32
            goto illegal_op;
3129 e771edab aurel32
        /* femms */
3130 a7812ae4 pbrook
        gen_helper_emms();
3131 e771edab aurel32
        return;
3132 e771edab aurel32
    }
3133 e771edab aurel32
    if (b == 0x77) {
3134 e771edab aurel32
        /* emms */
3135 a7812ae4 pbrook
        gen_helper_emms();
3136 664e0f19 bellard
        return;
3137 664e0f19 bellard
    }
3138 664e0f19 bellard
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
3139 664e0f19 bellard
       the static cpu state) */
3140 664e0f19 bellard
    if (!is_xmm) {
3141 a7812ae4 pbrook
        gen_helper_enter_mmx();
3142 664e0f19 bellard
    }
3143 664e0f19 bellard
3144 664e0f19 bellard
    modrm = ldub_code(s->pc++);
3145 664e0f19 bellard
    reg = ((modrm >> 3) & 7);
3146 664e0f19 bellard
    if (is_xmm)
3147 664e0f19 bellard
        reg |= rex_r;
3148 664e0f19 bellard
    mod = (modrm >> 6) & 3;
3149 664e0f19 bellard
    if (sse_op2 == SSE_SPECIAL) {
3150 664e0f19 bellard
        b |= (b1 << 8);
3151 664e0f19 bellard
        switch(b) {
3152 664e0f19 bellard
        case 0x0e7: /* movntq */
3153 5fafdf24 ths
            if (mod == 3)
3154 664e0f19 bellard
                goto illegal_op;
3155 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3156 8686c490 bellard
            gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3157 664e0f19 bellard
            break;
3158 664e0f19 bellard
        case 0x1e7: /* movntdq */
3159 664e0f19 bellard
        case 0x02b: /* movntps */
3160 664e0f19 bellard
        case 0x12b: /* movntps */
3161 2e21e749 TeLeMan
            if (mod == 3)
3162 2e21e749 TeLeMan
                goto illegal_op;
3163 2e21e749 TeLeMan
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3164 2e21e749 TeLeMan
            gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3165 2e21e749 TeLeMan
            break;
3166 465e9838 bellard
        case 0x3f0: /* lddqu */
3167 465e9838 bellard
            if (mod == 3)
3168 664e0f19 bellard
                goto illegal_op;
3169 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3170 c2254920 Aurelien Jarno
            gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3171 664e0f19 bellard
            break;
3172 d9f4bb27 Andre Przywara
        case 0x22b: /* movntss */
3173 d9f4bb27 Andre Przywara
        case 0x32b: /* movntsd */
3174 d9f4bb27 Andre Przywara
            if (mod == 3)
3175 d9f4bb27 Andre Przywara
                goto illegal_op;
3176 d9f4bb27 Andre Przywara
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3177 d9f4bb27 Andre Przywara
            if (b1 & 1) {
3178 d9f4bb27 Andre Przywara
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,
3179 d9f4bb27 Andre Przywara
                    xmm_regs[reg]));
3180 d9f4bb27 Andre Przywara
            } else {
3181 d9f4bb27 Andre Przywara
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3182 d9f4bb27 Andre Przywara
                    xmm_regs[reg].XMM_L(0)));
3183 d9f4bb27 Andre Przywara
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
3184 d9f4bb27 Andre Przywara
            }
3185 d9f4bb27 Andre Przywara
            break;
3186 664e0f19 bellard
        case 0x6e: /* movd mm, ea */
3187 dabd98dd bellard
#ifdef TARGET_X86_64
3188 dabd98dd bellard
            if (s->dflag == 2) {
3189 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3190 5af45186 bellard
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3191 5fafdf24 ths
            } else
3192 dabd98dd bellard
#endif
3193 dabd98dd bellard
            {
3194 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3195 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3196 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx));
3197 a7812ae4 pbrook
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3198 a7812ae4 pbrook
                gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
3199 dabd98dd bellard
            }
3200 664e0f19 bellard
            break;
3201 664e0f19 bellard
        case 0x16e: /* movd xmm, ea */
3202 dabd98dd bellard
#ifdef TARGET_X86_64
3203 dabd98dd bellard
            if (s->dflag == 2) {
3204 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3205 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3206 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
3207 a7812ae4 pbrook
                gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3208 5fafdf24 ths
            } else
3209 dabd98dd bellard
#endif
3210 dabd98dd bellard
            {
3211 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3212 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3213 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
3214 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3215 a7812ae4 pbrook
                gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
3216 dabd98dd bellard
            }
3217 664e0f19 bellard
            break;
3218 664e0f19 bellard
        case 0x6f: /* movq mm, ea */
3219 664e0f19 bellard
            if (mod != 3) {
3220 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3221 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3222 664e0f19 bellard
            } else {
3223 664e0f19 bellard
                rm = (modrm & 7);
3224 b6abf97d bellard
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3225 5af45186 bellard
                               offsetof(CPUX86State,fpregs[rm].mmx));
3226 b6abf97d bellard
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3227 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3228 664e0f19 bellard
            }
3229 664e0f19 bellard
            break;
3230 664e0f19 bellard
        case 0x010: /* movups */
3231 664e0f19 bellard
        case 0x110: /* movupd */
3232 664e0f19 bellard
        case 0x028: /* movaps */
3233 664e0f19 bellard
        case 0x128: /* movapd */
3234 664e0f19 bellard
        case 0x16f: /* movdqa xmm, ea */
3235 664e0f19 bellard
        case 0x26f: /* movdqu xmm, ea */
3236 664e0f19 bellard
            if (mod != 3) {
3237 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3238 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3239 664e0f19 bellard
            } else {
3240 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3241 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
3242 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm]));
3243 664e0f19 bellard
            }
3244 664e0f19 bellard
            break;
3245 664e0f19 bellard
        case 0x210: /* movss xmm, ea */
3246 664e0f19 bellard
            if (mod != 3) {
3247 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3248 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3249 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3250 664e0f19 bellard
                gen_op_movl_T0_0();
3251 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3252 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3253 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3254 664e0f19 bellard
            } else {
3255 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3256 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3257 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3258 664e0f19 bellard
            }
3259 664e0f19 bellard
            break;
3260 664e0f19 bellard
        case 0x310: /* movsd xmm, ea */
3261 664e0f19 bellard
            if (mod != 3) {
3262 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3263 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3264 664e0f19 bellard
                gen_op_movl_T0_0();
3265 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3266 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3267 664e0f19 bellard
            } else {
3268 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3269 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3270 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3271 664e0f19 bellard
            }
3272 664e0f19 bellard
            break;
3273 664e0f19 bellard
        case 0x012: /* movlps */
3274 664e0f19 bellard
        case 0x112: /* movlpd */
3275 664e0f19 bellard
            if (mod != 3) {
3276 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3277 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3278 664e0f19 bellard
            } else {
3279 664e0f19 bellard
                /* movhlps */
3280 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3281 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3282 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3283 664e0f19 bellard
            }
3284 664e0f19 bellard
            break;
3285 465e9838 bellard
        case 0x212: /* movsldup */
3286 465e9838 bellard
            if (mod != 3) {
3287 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3288 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3289 465e9838 bellard
            } else {
3290 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3291 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3292 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3293 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3294 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
3295 465e9838 bellard
            }
3296 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3297 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3298 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3299 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3300 465e9838 bellard
            break;
3301 465e9838 bellard
        case 0x312: /* movddup */
3302 465e9838 bellard
            if (mod != 3) {
3303 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3304 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3305 465e9838 bellard
            } else {
3306 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3307 465e9838 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3308 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3309 465e9838 bellard
            }
3310 465e9838 bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3311 ba6526df bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3312 465e9838 bellard
            break;
3313 664e0f19 bellard
        case 0x016: /* movhps */
3314 664e0f19 bellard
        case 0x116: /* movhpd */
3315 664e0f19 bellard
            if (mod != 3) {
3316 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3317 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3318 664e0f19 bellard
            } else {
3319 664e0f19 bellard
                /* movlhps */
3320 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3321 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3322 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3323 664e0f19 bellard
            }
3324 664e0f19 bellard
            break;
3325 664e0f19 bellard
        case 0x216: /* movshdup */
3326 664e0f19 bellard
            if (mod != 3) {
3327 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3328 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3329 664e0f19 bellard
            } else {
3330 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3331 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3332 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
3333 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3334 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
3335 664e0f19 bellard
            }
3336 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3337 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3338 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3339 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3340 664e0f19 bellard
            break;
3341 d9f4bb27 Andre Przywara
        case 0x178:
3342 d9f4bb27 Andre Przywara
        case 0x378:
3343 d9f4bb27 Andre Przywara
            {
3344 d9f4bb27 Andre Przywara
                int bit_index, field_length;
3345 d9f4bb27 Andre Przywara
3346 d9f4bb27 Andre Przywara
                if (b1 == 1 && reg != 0)
3347 d9f4bb27 Andre Przywara
                    goto illegal_op;
3348 d9f4bb27 Andre Przywara
                field_length = ldub_code(s->pc++) & 0x3F;
3349 d9f4bb27 Andre Przywara
                bit_index = ldub_code(s->pc++) & 0x3F;
3350 d9f4bb27 Andre Przywara
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3351 d9f4bb27 Andre Przywara
                    offsetof(CPUX86State,xmm_regs[reg]));
3352 d9f4bb27 Andre Przywara
                if (b1 == 1)
3353 d9f4bb27 Andre Przywara
                    gen_helper_extrq_i(cpu_ptr0, tcg_const_i32(bit_index),
3354 d9f4bb27 Andre Przywara
                        tcg_const_i32(field_length));
3355 d9f4bb27 Andre Przywara
                else
3356 d9f4bb27 Andre Przywara
                    gen_helper_insertq_i(cpu_ptr0, tcg_const_i32(bit_index),
3357 d9f4bb27 Andre Przywara
                        tcg_const_i32(field_length));
3358 d9f4bb27 Andre Przywara
            }
3359 d9f4bb27 Andre Przywara
            break;
3360 664e0f19 bellard
        case 0x7e: /* movd ea, mm */
3361 dabd98dd bellard
#ifdef TARGET_X86_64
3362 dabd98dd bellard
            if (s->dflag == 2) {
3363 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3364 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3365 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3366 5fafdf24 ths
            } else
3367 dabd98dd bellard
#endif
3368 dabd98dd bellard
            {
3369 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3370 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3371 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3372 dabd98dd bellard
            }
3373 664e0f19 bellard
            break;
3374 664e0f19 bellard
        case 0x17e: /* movd ea, xmm */
3375 dabd98dd bellard
#ifdef TARGET_X86_64
3376 dabd98dd bellard
            if (s->dflag == 2) {
3377 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3378 5af45186 bellard
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3379 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3380 5fafdf24 ths
            } else
3381 dabd98dd bellard
#endif
3382 dabd98dd bellard
            {
3383 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3384 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3385 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3386 dabd98dd bellard
            }
3387 664e0f19 bellard
            break;
3388 664e0f19 bellard
        case 0x27e: /* movq xmm, ea */
3389 664e0f19 bellard
            if (mod != 3) {
3390 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3391 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3392 664e0f19 bellard
            } else {
3393 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3394 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3395 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3396 664e0f19 bellard
            }
3397 664e0f19 bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3398 664e0f19 bellard
            break;
3399 664e0f19 bellard
        case 0x7f: /* movq ea, mm */
3400 664e0f19 bellard
            if (mod != 3) {
3401 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3402 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3403 664e0f19 bellard
            } else {
3404 664e0f19 bellard
                rm = (modrm & 7);
3405 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
3406 664e0f19 bellard
                            offsetof(CPUX86State,fpregs[reg].mmx));
3407 664e0f19 bellard
            }
3408 664e0f19 bellard
            break;
3409 664e0f19 bellard
        case 0x011: /* movups */
3410 664e0f19 bellard
        case 0x111: /* movupd */
3411 664e0f19 bellard
        case 0x029: /* movaps */
3412 664e0f19 bellard
        case 0x129: /* movapd */
3413 664e0f19 bellard
        case 0x17f: /* movdqa ea, xmm */
3414 664e0f19 bellard
        case 0x27f: /* movdqu ea, xmm */
3415 664e0f19 bellard
            if (mod != 3) {
3416 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3417 8686c490 bellard
                gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3418 664e0f19 bellard
            } else {
3419 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3420 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
3421 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg]));
3422 664e0f19 bellard
            }
3423 664e0f19 bellard
            break;
3424 664e0f19 bellard
        case 0x211: /* movss ea, xmm */
3425 664e0f19 bellard
            if (mod != 3) {
3426 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3427 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3428 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
3429 664e0f19 bellard
            } else {
3430 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3431 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
3432 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3433 664e0f19 bellard
            }
3434 664e0f19 bellard
            break;
3435 664e0f19 bellard
        case 0x311: /* movsd ea, xmm */
3436 664e0f19 bellard
            if (mod != 3) {
3437 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3438 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3439 664e0f19 bellard
            } else {
3440 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3441 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3442 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3443 664e0f19 bellard
            }
3444 664e0f19 bellard
            break;
3445 664e0f19 bellard
        case 0x013: /* movlps */
3446 664e0f19 bellard
        case 0x113: /* movlpd */
3447 664e0f19 bellard
            if (mod != 3) {
3448 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3449 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3450 664e0f19 bellard
            } else {
3451 664e0f19 bellard
                goto illegal_op;
3452 664e0f19 bellard
            }
3453 664e0f19 bellard
            break;
3454 664e0f19 bellard
        case 0x017: /* movhps */
3455 664e0f19 bellard
        case 0x117: /* movhpd */
3456 664e0f19 bellard
            if (mod != 3) {
3457 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3458 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3459 664e0f19 bellard
            } else {
3460 664e0f19 bellard
                goto illegal_op;
3461 664e0f19 bellard
            }
3462 664e0f19 bellard
            break;
3463 664e0f19 bellard
        case 0x71: /* shift mm, im */
3464 664e0f19 bellard
        case 0x72:
3465 664e0f19 bellard
        case 0x73:
3466 664e0f19 bellard
        case 0x171: /* shift xmm, im */
3467 664e0f19 bellard
        case 0x172:
3468 664e0f19 bellard
        case 0x173:
3469 c045af25 Andi Kleen
            if (b1 >= 2) {
3470 c045af25 Andi Kleen
                goto illegal_op;
3471 c045af25 Andi Kleen
            }
3472 664e0f19 bellard
            val = ldub_code(s->pc++);
3473 664e0f19 bellard
            if (is_xmm) {
3474 664e0f19 bellard
                gen_op_movl_T0_im(val);
3475 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3476 664e0f19 bellard
                gen_op_movl_T0_0();
3477 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
3478 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,xmm_t0);
3479 664e0f19 bellard
            } else {
3480 664e0f19 bellard
                gen_op_movl_T0_im(val);
3481 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
3482 664e0f19 bellard
                gen_op_movl_T0_0();
3483 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
3484 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,mmx_t0);
3485 664e0f19 bellard
            }
3486 664e0f19 bellard
            sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1];
3487 664e0f19 bellard
            if (!sse_op2)
3488 664e0f19 bellard
                goto illegal_op;
3489 664e0f19 bellard
            if (is_xmm) {
3490 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3491 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3492 664e0f19 bellard
            } else {
3493 664e0f19 bellard
                rm = (modrm & 7);
3494 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3495 664e0f19 bellard
            }
3496 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3497 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
3498 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3499 664e0f19 bellard
            break;
3500 664e0f19 bellard
        case 0x050: /* movmskps */
3501 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3502 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3503 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3504 a7812ae4 pbrook
            gen_helper_movmskps(cpu_tmp2_i32, cpu_ptr0);
3505 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3506 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3507 664e0f19 bellard
            break;
3508 664e0f19 bellard
        case 0x150: /* movmskpd */
3509 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3510 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3511 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3512 a7812ae4 pbrook
            gen_helper_movmskpd(cpu_tmp2_i32, cpu_ptr0);
3513 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3514 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3515 664e0f19 bellard
            break;
3516 664e0f19 bellard
        case 0x02a: /* cvtpi2ps */
3517 664e0f19 bellard
        case 0x12a: /* cvtpi2pd */
3518 a7812ae4 pbrook
            gen_helper_enter_mmx();
3519 664e0f19 bellard
            if (mod != 3) {
3520 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3521 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
3522 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
3523 664e0f19 bellard
            } else {
3524 664e0f19 bellard
                rm = (modrm & 7);
3525 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3526 664e0f19 bellard
            }
3527 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3528 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3529 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3530 664e0f19 bellard
            switch(b >> 8) {
3531 664e0f19 bellard
            case 0x0:
3532 a7812ae4 pbrook
                gen_helper_cvtpi2ps(cpu_ptr0, cpu_ptr1);
3533 664e0f19 bellard
                break;
3534 664e0f19 bellard
            default:
3535 664e0f19 bellard
            case 0x1:
3536 a7812ae4 pbrook
                gen_helper_cvtpi2pd(cpu_ptr0, cpu_ptr1);
3537 664e0f19 bellard
                break;
3538 664e0f19 bellard
            }
3539 664e0f19 bellard
            break;
3540 664e0f19 bellard
        case 0x22a: /* cvtsi2ss */
3541 664e0f19 bellard
        case 0x32a: /* cvtsi2sd */
3542 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3543 664e0f19 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3544 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3545 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3546 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)];
3547 28e10711 bellard
            if (ot == OT_LONG) {
3548 28e10711 bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3549 a7812ae4 pbrook
                ((void (*)(TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_tmp2_i32);
3550 28e10711 bellard
            } else {
3551 a7812ae4 pbrook
                ((void (*)(TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_T[0]);
3552 28e10711 bellard
            }
3553 664e0f19 bellard
            break;
3554 664e0f19 bellard
        case 0x02c: /* cvttps2pi */
3555 664e0f19 bellard
        case 0x12c: /* cvttpd2pi */
3556 664e0f19 bellard
        case 0x02d: /* cvtps2pi */
3557 664e0f19 bellard
        case 0x12d: /* cvtpd2pi */
3558 a7812ae4 pbrook
            gen_helper_enter_mmx();
3559 664e0f19 bellard
            if (mod != 3) {
3560 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3561 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3562 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, op2_offset);
3563 664e0f19 bellard
            } else {
3564 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3565 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3566 664e0f19 bellard
            }
3567 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
3568 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3569 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3570 664e0f19 bellard
            switch(b) {
3571 664e0f19 bellard
            case 0x02c:
3572 a7812ae4 pbrook
                gen_helper_cvttps2pi(cpu_ptr0, cpu_ptr1);
3573 664e0f19 bellard
                break;
3574 664e0f19 bellard
            case 0x12c:
3575 a7812ae4 pbrook
                gen_helper_cvttpd2pi(cpu_ptr0, cpu_ptr1);
3576 664e0f19 bellard
                break;
3577 664e0f19 bellard
            case 0x02d:
3578 a7812ae4 pbrook
                gen_helper_cvtps2pi(cpu_ptr0, cpu_ptr1);
3579 664e0f19 bellard
                break;
3580 664e0f19 bellard
            case 0x12d:
3581 a7812ae4 pbrook
                gen_helper_cvtpd2pi(cpu_ptr0, cpu_ptr1);
3582 664e0f19 bellard
                break;
3583 664e0f19 bellard
            }
3584 664e0f19 bellard
            break;
3585 664e0f19 bellard
        case 0x22c: /* cvttss2si */
3586 664e0f19 bellard
        case 0x32c: /* cvttsd2si */
3587 664e0f19 bellard
        case 0x22d: /* cvtss2si */
3588 664e0f19 bellard
        case 0x32d: /* cvtsd2si */
3589 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3590 31313213 bellard
            if (mod != 3) {
3591 31313213 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3592 31313213 bellard
                if ((b >> 8) & 1) {
3593 8686c490 bellard
                    gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
3594 31313213 bellard
                } else {
3595 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3596 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3597 31313213 bellard
                }
3598 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3599 31313213 bellard
            } else {
3600 31313213 bellard
                rm = (modrm & 7) | REX_B(s);
3601 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3602 31313213 bellard
            }
3603 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 +
3604 5af45186 bellard
                                    (b & 1) * 4];
3605 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3606 5af45186 bellard
            if (ot == OT_LONG) {
3607 a7812ae4 pbrook
                ((void (*)(TCGv_i32, TCGv_ptr))sse_op2)(cpu_tmp2_i32, cpu_ptr0);
3608 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3609 5af45186 bellard
            } else {
3610 a7812ae4 pbrook
                ((void (*)(TCGv, TCGv_ptr))sse_op2)(cpu_T[0], cpu_ptr0);
3611 5af45186 bellard
            }
3612 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
3613 664e0f19 bellard
            break;
3614 664e0f19 bellard
        case 0xc4: /* pinsrw */
3615 5fafdf24 ths
        case 0x1c4:
3616 d1e42c5c bellard
            s->rip_offset = 1;
3617 664e0f19 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3618 664e0f19 bellard
            val = ldub_code(s->pc++);
3619 664e0f19 bellard
            if (b1) {
3620 664e0f19 bellard
                val &= 7;
3621 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3622 5af45186 bellard
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
3623 664e0f19 bellard
            } else {
3624 664e0f19 bellard
                val &= 3;
3625 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3626 5af45186 bellard
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
3627 664e0f19 bellard
            }
3628 664e0f19 bellard
            break;
3629 664e0f19 bellard
        case 0xc5: /* pextrw */
3630 5fafdf24 ths
        case 0x1c5:
3631 664e0f19 bellard
            if (mod != 3)
3632 664e0f19 bellard
                goto illegal_op;
3633 6dc2d0da balrog
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3634 664e0f19 bellard
            val = ldub_code(s->pc++);
3635 664e0f19 bellard
            if (b1) {
3636 664e0f19 bellard
                val &= 7;
3637 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3638 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3639 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
3640 664e0f19 bellard
            } else {
3641 664e0f19 bellard
                val &= 3;
3642 664e0f19 bellard
                rm = (modrm & 7);
3643 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3644 5af45186 bellard
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
3645 664e0f19 bellard
            }
3646 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3647 6dc2d0da balrog
            gen_op_mov_reg_T0(ot, reg);
3648 664e0f19 bellard
            break;
3649 664e0f19 bellard
        case 0x1d6: /* movq ea, xmm */
3650 664e0f19 bellard
            if (mod != 3) {
3651 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3652 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3653 664e0f19 bellard
            } else {
3654 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3655 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3656 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3657 664e0f19 bellard
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3658 664e0f19 bellard
            }
3659 664e0f19 bellard
            break;
3660 664e0f19 bellard
        case 0x2d6: /* movq2dq */
3661 a7812ae4 pbrook
            gen_helper_enter_mmx();
3662 480c1cdb bellard
            rm = (modrm & 7);
3663 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3664 480c1cdb bellard
                        offsetof(CPUX86State,fpregs[rm].mmx));
3665 480c1cdb bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3666 664e0f19 bellard
            break;
3667 664e0f19 bellard
        case 0x3d6: /* movdq2q */
3668 a7812ae4 pbrook
            gen_helper_enter_mmx();
3669 480c1cdb bellard
            rm = (modrm & 7) | REX_B(s);
3670 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
3671 480c1cdb bellard
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3672 664e0f19 bellard
            break;
3673 664e0f19 bellard
        case 0xd7: /* pmovmskb */
3674 664e0f19 bellard
        case 0x1d7:
3675 664e0f19 bellard
            if (mod != 3)
3676 664e0f19 bellard
                goto illegal_op;
3677 664e0f19 bellard
            if (b1) {
3678 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3679 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
3680 a7812ae4 pbrook
                gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_ptr0);
3681 664e0f19 bellard
            } else {
3682 664e0f19 bellard
                rm = (modrm & 7);
3683 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
3684 a7812ae4 pbrook
                gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_ptr0);
3685 664e0f19 bellard
            }
3686 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3687 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3688 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3689 664e0f19 bellard
            break;
3690 4242b1bd balrog
        case 0x138:
3691 000cacf6 balrog
            if (s->prefix & PREFIX_REPNZ)
3692 000cacf6 balrog
                goto crc32;
3693 000cacf6 balrog
        case 0x038:
3694 4242b1bd balrog
            b = modrm;
3695 4242b1bd balrog
            modrm = ldub_code(s->pc++);
3696 4242b1bd balrog
            rm = modrm & 7;
3697 4242b1bd balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3698 4242b1bd balrog
            mod = (modrm >> 6) & 3;
3699 c045af25 Andi Kleen
            if (b1 >= 2) {
3700 c045af25 Andi Kleen
                goto illegal_op;
3701 c045af25 Andi Kleen
            }
3702 4242b1bd balrog
3703 222a3336 balrog
            sse_op2 = sse_op_table6[b].op[b1];
3704 4242b1bd balrog
            if (!sse_op2)
3705 4242b1bd balrog
                goto illegal_op;
3706 222a3336 balrog
            if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
3707 222a3336 balrog
                goto illegal_op;
3708 4242b1bd balrog
3709 4242b1bd balrog
            if (b1) {
3710 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3711 4242b1bd balrog
                if (mod == 3) {
3712 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3713 4242b1bd balrog
                } else {
3714 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3715 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3716 222a3336 balrog
                    switch (b) {
3717 222a3336 balrog
                    case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
3718 222a3336 balrog
                    case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
3719 222a3336 balrog
                    case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
3720 222a3336 balrog
                        gen_ldq_env_A0(s->mem_index, op2_offset +
3721 222a3336 balrog
                                        offsetof(XMMReg, XMM_Q(0)));
3722 222a3336 balrog
                        break;
3723 222a3336 balrog
                    case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
3724 222a3336 balrog
                    case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
3725 a7812ae4 pbrook
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3726 222a3336 balrog
                                          (s->mem_index >> 2) - 1);
3727 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3728 222a3336 balrog
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
3729 222a3336 balrog
                                        offsetof(XMMReg, XMM_L(0)));
3730 222a3336 balrog
                        break;
3731 222a3336 balrog
                    case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
3732 222a3336 balrog
                        tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
3733 222a3336 balrog
                                          (s->mem_index >> 2) - 1);
3734 222a3336 balrog
                        tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
3735 222a3336 balrog
                                        offsetof(XMMReg, XMM_W(0)));
3736 222a3336 balrog
                        break;
3737 222a3336 balrog
                    case 0x2a:            /* movntqda */
3738 222a3336 balrog
                        gen_ldo_env_A0(s->mem_index, op1_offset);
3739 222a3336 balrog
                        return;
3740 222a3336 balrog
                    default:
3741 222a3336 balrog
                        gen_ldo_env_A0(s->mem_index, op2_offset);
3742 222a3336 balrog
                    }
3743 4242b1bd balrog
                }
3744 4242b1bd balrog
            } else {
3745 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3746 4242b1bd balrog
                if (mod == 3) {
3747 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3748 4242b1bd balrog
                } else {
3749 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3750 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3751 4242b1bd balrog
                    gen_ldq_env_A0(s->mem_index, op2_offset);
3752 4242b1bd balrog
                }
3753 4242b1bd balrog
            }
3754 222a3336 balrog
            if (sse_op2 == SSE_SPECIAL)
3755 222a3336 balrog
                goto illegal_op;
3756 222a3336 balrog
3757 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3758 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3759 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3760 222a3336 balrog
3761 222a3336 balrog
            if (b == 0x17)
3762 222a3336 balrog
                s->cc_op = CC_OP_EFLAGS;
3763 4242b1bd balrog
            break;
3764 222a3336 balrog
        case 0x338: /* crc32 */
3765 222a3336 balrog
        crc32:
3766 222a3336 balrog
            b = modrm;
3767 222a3336 balrog
            modrm = ldub_code(s->pc++);
3768 222a3336 balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3769 222a3336 balrog
3770 222a3336 balrog
            if (b != 0xf0 && b != 0xf1)
3771 222a3336 balrog
                goto illegal_op;
3772 222a3336 balrog
            if (!(s->cpuid_ext_features & CPUID_EXT_SSE42))
3773 4242b1bd balrog
                goto illegal_op;
3774 4242b1bd balrog
3775 222a3336 balrog
            if (b == 0xf0)
3776 222a3336 balrog
                ot = OT_BYTE;
3777 222a3336 balrog
            else if (b == 0xf1 && s->dflag != 2)
3778 222a3336 balrog
                if (s->prefix & PREFIX_DATA)
3779 222a3336 balrog
                    ot = OT_WORD;
3780 222a3336 balrog
                else
3781 222a3336 balrog
                    ot = OT_LONG;
3782 222a3336 balrog
            else
3783 222a3336 balrog
                ot = OT_QUAD;
3784 222a3336 balrog
3785 222a3336 balrog
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
3786 222a3336 balrog
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3787 222a3336 balrog
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3788 a7812ae4 pbrook
            gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
3789 a7812ae4 pbrook
                             cpu_T[0], tcg_const_i32(8 << ot));
3790 222a3336 balrog
3791 222a3336 balrog
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3792 222a3336 balrog
            gen_op_mov_reg_T0(ot, reg);
3793 222a3336 balrog
            break;
3794 222a3336 balrog
        case 0x03a:
3795 222a3336 balrog
        case 0x13a:
3796 4242b1bd balrog
            b = modrm;
3797 4242b1bd balrog
            modrm = ldub_code(s->pc++);
3798 4242b1bd balrog
            rm = modrm & 7;
3799 4242b1bd balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3800 4242b1bd balrog
            mod = (modrm >> 6) & 3;
3801 c045af25 Andi Kleen
            if (b1 >= 2) {
3802 c045af25 Andi Kleen
                goto illegal_op;
3803 c045af25 Andi Kleen
            }
3804 4242b1bd balrog
3805 222a3336 balrog
            sse_op2 = sse_op_table7[b].op[b1];
3806 4242b1bd balrog
            if (!sse_op2)
3807 4242b1bd balrog
                goto illegal_op;
3808 222a3336 balrog
            if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
3809 222a3336 balrog
                goto illegal_op;
3810 222a3336 balrog
3811 222a3336 balrog
            if (sse_op2 == SSE_SPECIAL) {
3812 222a3336 balrog
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3813 222a3336 balrog
                rm = (modrm & 7) | REX_B(s);
3814 222a3336 balrog
                if (mod != 3)
3815 222a3336 balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3816 222a3336 balrog
                reg = ((modrm >> 3) & 7) | rex_r;
3817 222a3336 balrog
                val = ldub_code(s->pc++);
3818 222a3336 balrog
                switch (b) {
3819 222a3336 balrog
                case 0x14: /* pextrb */
3820 222a3336 balrog
                    tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3821 222a3336 balrog
                                            xmm_regs[reg].XMM_B(val & 15)));
3822 222a3336 balrog
                    if (mod == 3)
3823 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3824 222a3336 balrog
                    else
3825 222a3336 balrog
                        tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
3826 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3827 222a3336 balrog
                    break;
3828 222a3336 balrog
                case 0x15: /* pextrw */
3829 222a3336 balrog
                    tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3830 222a3336 balrog
                                            xmm_regs[reg].XMM_W(val & 7)));
3831 222a3336 balrog
                    if (mod == 3)
3832 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3833 222a3336 balrog
                    else
3834 222a3336 balrog
                        tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
3835 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3836 222a3336 balrog
                    break;
3837 222a3336 balrog
                case 0x16:
3838 222a3336 balrog
                    if (ot == OT_LONG) { /* pextrd */
3839 222a3336 balrog
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3840 222a3336 balrog
                                        offsetof(CPUX86State,
3841 222a3336 balrog
                                                xmm_regs[reg].XMM_L(val & 3)));
3842 a7812ae4 pbrook
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3843 222a3336 balrog
                        if (mod == 3)
3844 a7812ae4 pbrook
                            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
3845 222a3336 balrog
                        else
3846 a7812ae4 pbrook
                            tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3847 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3848 222a3336 balrog
                    } else { /* pextrq */
3849 a7812ae4 pbrook
#ifdef TARGET_X86_64
3850 222a3336 balrog
                        tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3851 222a3336 balrog
                                        offsetof(CPUX86State,
3852 222a3336 balrog
                                                xmm_regs[reg].XMM_Q(val & 1)));
3853 222a3336 balrog
                        if (mod == 3)
3854 222a3336 balrog
                            gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
3855 222a3336 balrog
                        else
3856 222a3336 balrog
                            tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
3857 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3858 a7812ae4 pbrook
#else
3859 a7812ae4 pbrook
                        goto illegal_op;
3860 a7812ae4 pbrook
#endif
3861 222a3336 balrog
                    }
3862 222a3336 balrog
                    break;
3863 222a3336 balrog
                case 0x17: /* extractps */
3864 222a3336 balrog
                    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3865 222a3336 balrog
                                            xmm_regs[reg].XMM_L(val & 3)));
3866 222a3336 balrog
                    if (mod == 3)
3867 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3868 222a3336 balrog
                    else
3869 222a3336 balrog
                        tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3870 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3871 222a3336 balrog
                    break;
3872 222a3336 balrog
                case 0x20: /* pinsrb */
3873 222a3336 balrog
                    if (mod == 3)
3874 222a3336 balrog
                        gen_op_mov_TN_reg(OT_LONG, 0, rm);
3875 222a3336 balrog
                    else
3876 a7812ae4 pbrook
                        tcg_gen_qemu_ld8u(cpu_tmp0, cpu_A0,
3877 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3878 a7812ae4 pbrook
                    tcg_gen_st8_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State,
3879 222a3336 balrog
                                            xmm_regs[reg].XMM_B(val & 15)));
3880 222a3336 balrog
                    break;
3881 222a3336 balrog
                case 0x21: /* insertps */
3882 a7812ae4 pbrook
                    if (mod == 3) {
3883 222a3336 balrog
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3884 222a3336 balrog
                                        offsetof(CPUX86State,xmm_regs[rm]
3885 222a3336 balrog
                                                .XMM_L((val >> 6) & 3)));
3886 a7812ae4 pbrook
                    } else {
3887 a7812ae4 pbrook
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3888 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3889 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3890 a7812ae4 pbrook
                    }
3891 222a3336 balrog
                    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3892 222a3336 balrog
                                    offsetof(CPUX86State,xmm_regs[reg]
3893 222a3336 balrog
                                            .XMM_L((val >> 4) & 3)));
3894 222a3336 balrog
                    if ((val >> 0) & 1)
3895 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3896 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3897 222a3336 balrog
                                                xmm_regs[reg].XMM_L(0)));
3898 222a3336 balrog
                    if ((val >> 1) & 1)
3899 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3900 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3901 222a3336 balrog
                                                xmm_regs[reg].XMM_L(1)));
3902 222a3336 balrog
                    if ((val >> 2) & 1)
3903 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3904 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3905 222a3336 balrog
                                                xmm_regs[reg].XMM_L(2)));
3906 222a3336 balrog
                    if ((val >> 3) & 1)
3907 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3908 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3909 222a3336 balrog
                                                xmm_regs[reg].XMM_L(3)));
3910 222a3336 balrog
                    break;
3911 222a3336 balrog
                case 0x22:
3912 222a3336 balrog
                    if (ot == OT_LONG) { /* pinsrd */
3913 222a3336 balrog
                        if (mod == 3)
3914 a7812ae4 pbrook
                            gen_op_mov_v_reg(ot, cpu_tmp0, rm);
3915 222a3336 balrog
                        else
3916 a7812ae4 pbrook
                            tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3917 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3918 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3919 222a3336 balrog
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3920 222a3336 balrog
                                        offsetof(CPUX86State,
3921 222a3336 balrog
                                                xmm_regs[reg].XMM_L(val & 3)));
3922 222a3336 balrog
                    } else { /* pinsrq */
3923 a7812ae4 pbrook
#ifdef TARGET_X86_64
3924 222a3336 balrog
                        if (mod == 3)
3925 222a3336 balrog
                            gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
3926 222a3336 balrog
                        else
3927 222a3336 balrog
                            tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
3928 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3929 222a3336 balrog
                        tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3930 222a3336 balrog
                                        offsetof(CPUX86State,
3931 222a3336 balrog
                                                xmm_regs[reg].XMM_Q(val & 1)));
3932 a7812ae4 pbrook
#else
3933 a7812ae4 pbrook
                        goto illegal_op;
3934 a7812ae4 pbrook
#endif
3935 222a3336 balrog
                    }
3936 222a3336 balrog
                    break;
3937 222a3336 balrog
                }
3938 222a3336 balrog
                return;
3939 222a3336 balrog
            }
3940 4242b1bd balrog
3941 4242b1bd balrog
            if (b1) {
3942 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3943 4242b1bd balrog
                if (mod == 3) {
3944 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3945 4242b1bd balrog
                } else {
3946 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3947 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3948 4242b1bd balrog
                    gen_ldo_env_A0(s->mem_index, op2_offset);
3949 4242b1bd balrog
                }
3950 4242b1bd balrog
            } else {
3951 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3952 4242b1bd balrog
                if (mod == 3) {
3953 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3954 4242b1bd balrog
                } else {
3955 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3956 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3957 4242b1bd balrog
                    gen_ldq_env_A0(s->mem_index, op2_offset);
3958 4242b1bd balrog
                }
3959 4242b1bd balrog
            }
3960 4242b1bd balrog
            val = ldub_code(s->pc++);
3961 4242b1bd balrog
3962 222a3336 balrog
            if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
3963 222a3336 balrog
                s->cc_op = CC_OP_EFLAGS;
3964 222a3336 balrog
3965 222a3336 balrog
                if (s->dflag == 2)
3966 222a3336 balrog
                    /* The helper must use entire 64-bit gp registers */
3967 222a3336 balrog
                    val |= 1 << 8;
3968 222a3336 balrog
            }
3969 222a3336 balrog
3970 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3971 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3972 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
3973 4242b1bd balrog
            break;
3974 664e0f19 bellard
        default:
3975 664e0f19 bellard
            goto illegal_op;
3976 664e0f19 bellard
        }
3977 664e0f19 bellard
    } else {
3978 664e0f19 bellard
        /* generic MMX or SSE operation */
3979 d1e42c5c bellard
        switch(b) {
3980 d1e42c5c bellard
        case 0x70: /* pshufx insn */
3981 d1e42c5c bellard
        case 0xc6: /* pshufx insn */
3982 d1e42c5c bellard
        case 0xc2: /* compare insns */
3983 d1e42c5c bellard
            s->rip_offset = 1;
3984 d1e42c5c bellard
            break;
3985 d1e42c5c bellard
        default:
3986 d1e42c5c bellard
            break;
3987 664e0f19 bellard
        }
3988 664e0f19 bellard
        if (is_xmm) {
3989 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3990 664e0f19 bellard
            if (mod != 3) {
3991 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3992 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3993 480c1cdb bellard
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
3994 664e0f19 bellard
                                b == 0xc2)) {
3995 664e0f19 bellard
                    /* specific case for SSE single instructions */
3996 664e0f19 bellard
                    if (b1 == 2) {
3997 664e0f19 bellard
                        /* 32 bit access */
3998 57fec1fe bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3999 651ba608 bellard
                        tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
4000 664e0f19 bellard
                    } else {
4001 664e0f19 bellard
                        /* 64 bit access */
4002 8686c490 bellard
                        gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
4003 664e0f19 bellard
                    }
4004 664e0f19 bellard
                } else {
4005 8686c490 bellard
                    gen_ldo_env_A0(s->mem_index, op2_offset);
4006 664e0f19 bellard
                }
4007 664e0f19 bellard
            } else {
4008 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
4009 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
4010 664e0f19 bellard
            }
4011 664e0f19 bellard
        } else {
4012 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
4013 664e0f19 bellard
            if (mod != 3) {
4014 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4015 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
4016 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
4017 664e0f19 bellard
            } else {
4018 664e0f19 bellard
                rm = (modrm & 7);
4019 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
4020 664e0f19 bellard
            }
4021 664e0f19 bellard
        }
4022 664e0f19 bellard
        switch(b) {
4023 a35f3ec7 aurel32
        case 0x0f: /* 3DNow! data insns */
4024 e771edab aurel32
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
4025 e771edab aurel32
                goto illegal_op;
4026 a35f3ec7 aurel32
            val = ldub_code(s->pc++);
4027 a35f3ec7 aurel32
            sse_op2 = sse_op_table5[val];
4028 a35f3ec7 aurel32
            if (!sse_op2)
4029 a35f3ec7 aurel32
                goto illegal_op;
4030 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4031 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4032 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4033 a35f3ec7 aurel32
            break;
4034 664e0f19 bellard
        case 0x70: /* pshufx insn */
4035 664e0f19 bellard
        case 0xc6: /* pshufx insn */
4036 664e0f19 bellard
            val = ldub_code(s->pc++);
4037 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4038 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4039 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
4040 664e0f19 bellard
            break;
4041 664e0f19 bellard
        case 0xc2:
4042 664e0f19 bellard
            /* compare insns */
4043 664e0f19 bellard
            val = ldub_code(s->pc++);
4044 664e0f19 bellard
            if (val >= 8)
4045 664e0f19 bellard
                goto illegal_op;
4046 664e0f19 bellard
            sse_op2 = sse_op_table4[val][b1];
4047 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4048 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4049 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4050 664e0f19 bellard
            break;
4051 b8b6a50b bellard
        case 0xf7:
4052 b8b6a50b bellard
            /* maskmov : we must prepare A0 */
4053 b8b6a50b bellard
            if (mod != 3)
4054 b8b6a50b bellard
                goto illegal_op;
4055 b8b6a50b bellard
#ifdef TARGET_X86_64
4056 b8b6a50b bellard
            if (s->aflag == 2) {
4057 b8b6a50b bellard
                gen_op_movq_A0_reg(R_EDI);
4058 b8b6a50b bellard
            } else
4059 b8b6a50b bellard
#endif
4060 b8b6a50b bellard
            {
4061 b8b6a50b bellard
                gen_op_movl_A0_reg(R_EDI);
4062 b8b6a50b bellard
                if (s->aflag == 0)
4063 b8b6a50b bellard
                    gen_op_andl_A0_ffff();
4064 b8b6a50b bellard
            }
4065 b8b6a50b bellard
            gen_add_A0_ds_seg(s);
4066 b8b6a50b bellard
4067 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4068 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4069 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_ptr1, cpu_A0);
4070 b8b6a50b bellard
            break;
4071 664e0f19 bellard
        default:
4072 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4073 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4074 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4075 664e0f19 bellard
            break;
4076 664e0f19 bellard
        }
4077 664e0f19 bellard
        if (b == 0x2e || b == 0x2f) {
4078 664e0f19 bellard
            s->cc_op = CC_OP_EFLAGS;
4079 664e0f19 bellard
        }
4080 664e0f19 bellard
    }
4081 664e0f19 bellard
}
4082 664e0f19 bellard
4083 2c0262af bellard
/* convert one instruction. s->is_jmp is set if the translation must
4084 2c0262af bellard
   be stopped. Return the next pc value */
4085 14ce26e7 bellard
static target_ulong disas_insn(DisasContext *s, target_ulong pc_start)
4086 2c0262af bellard
{
4087 2c0262af bellard
    int b, prefixes, aflag, dflag;
4088 2c0262af bellard
    int shift, ot;
4089 2c0262af bellard
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
4090 14ce26e7 bellard
    target_ulong next_eip, tval;
4091 14ce26e7 bellard
    int rex_w, rex_r;
4092 2c0262af bellard
4093 8fec2b8c aliguori
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
4094 70cff25e bellard
        tcg_gen_debug_insn_start(pc_start);
4095 2c0262af bellard
    s->pc = pc_start;
4096 2c0262af bellard
    prefixes = 0;
4097 2c0262af bellard
    aflag = s->code32;
4098 2c0262af bellard
    dflag = s->code32;
4099 2c0262af bellard
    s->override = -1;
4100 14ce26e7 bellard
    rex_w = -1;
4101 14ce26e7 bellard
    rex_r = 0;
4102 14ce26e7 bellard
#ifdef TARGET_X86_64
4103 14ce26e7 bellard
    s->rex_x = 0;
4104 14ce26e7 bellard
    s->rex_b = 0;
4105 5fafdf24 ths
    x86_64_hregs = 0;
4106 14ce26e7 bellard
#endif
4107 14ce26e7 bellard
    s->rip_offset = 0; /* for relative ip address */
4108 2c0262af bellard
 next_byte:
4109 61382a50 bellard
    b = ldub_code(s->pc);
4110 2c0262af bellard
    s->pc++;
4111 2c0262af bellard
    /* check prefixes */
4112 14ce26e7 bellard
#ifdef TARGET_X86_64
4113 14ce26e7 bellard
    if (CODE64(s)) {
4114 14ce26e7 bellard
        switch (b) {
4115 14ce26e7 bellard
        case 0xf3:
4116 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
4117 14ce26e7 bellard
            goto next_byte;
4118 14ce26e7 bellard
        case 0xf2:
4119 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
4120 14ce26e7 bellard
            goto next_byte;
4121 14ce26e7 bellard
        case 0xf0:
4122 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
4123 14ce26e7 bellard
            goto next_byte;
4124 14ce26e7 bellard
        case 0x2e:
4125 14ce26e7 bellard
            s->override = R_CS;
4126 14ce26e7 bellard
            goto next_byte;
4127 14ce26e7 bellard
        case 0x36:
4128 14ce26e7 bellard
            s->override = R_SS;
4129 14ce26e7 bellard
            goto next_byte;
4130 14ce26e7 bellard
        case 0x3e:
4131 14ce26e7 bellard
            s->override = R_DS;
4132 14ce26e7 bellard
            goto next_byte;
4133 14ce26e7 bellard
        case 0x26:
4134 14ce26e7 bellard
            s->override = R_ES;
4135 14ce26e7 bellard
            goto next_byte;
4136 14ce26e7 bellard
        case 0x64:
4137 14ce26e7 bellard
            s->override = R_FS;
4138 14ce26e7 bellard
            goto next_byte;
4139 14ce26e7 bellard
        case 0x65:
4140 14ce26e7 bellard
            s->override = R_GS;
4141 14ce26e7 bellard
            goto next_byte;
4142 14ce26e7 bellard
        case 0x66:
4143 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
4144 14ce26e7 bellard
            goto next_byte;
4145 14ce26e7 bellard
        case 0x67:
4146 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
4147 14ce26e7 bellard
            goto next_byte;
4148 14ce26e7 bellard
        case 0x40 ... 0x4f:
4149 14ce26e7 bellard
            /* REX prefix */
4150 14ce26e7 bellard
            rex_w = (b >> 3) & 1;
4151 14ce26e7 bellard
            rex_r = (b & 0x4) << 1;
4152 14ce26e7 bellard
            s->rex_x = (b & 0x2) << 2;
4153 14ce26e7 bellard
            REX_B(s) = (b & 0x1) << 3;
4154 14ce26e7 bellard
            x86_64_hregs = 1; /* select uniform byte register addressing */
4155 14ce26e7 bellard
            goto next_byte;
4156 14ce26e7 bellard
        }
4157 14ce26e7 bellard
        if (rex_w == 1) {
4158 14ce26e7 bellard
            /* 0x66 is ignored if rex.w is set */
4159 14ce26e7 bellard
            dflag = 2;
4160 14ce26e7 bellard
        } else {
4161 14ce26e7 bellard
            if (prefixes & PREFIX_DATA)
4162 14ce26e7 bellard
                dflag ^= 1;
4163 14ce26e7 bellard
        }
4164 14ce26e7 bellard
        if (!(prefixes & PREFIX_ADR))
4165 14ce26e7 bellard
            aflag = 2;
4166 5fafdf24 ths
    } else
4167 14ce26e7 bellard
#endif
4168 14ce26e7 bellard
    {
4169 14ce26e7 bellard
        switch (b) {
4170 14ce26e7 bellard
        case 0xf3:
4171 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
4172 14ce26e7 bellard
            goto next_byte;
4173 14ce26e7 bellard
        case 0xf2:
4174 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
4175 14ce26e7 bellard
            goto next_byte;
4176 14ce26e7 bellard
        case 0xf0:
4177 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
4178 14ce26e7 bellard
            goto next_byte;
4179 14ce26e7 bellard
        case 0x2e:
4180 14ce26e7 bellard
            s->override = R_CS;
4181 14ce26e7 bellard
            goto next_byte;
4182 14ce26e7 bellard
        case 0x36:
4183 14ce26e7 bellard
            s->override = R_SS;
4184 14ce26e7 bellard
            goto next_byte;
4185 14ce26e7 bellard
        case 0x3e:
4186 14ce26e7 bellard
            s->override = R_DS;
4187 14ce26e7 bellard
            goto next_byte;
4188 14ce26e7 bellard
        case 0x26:
4189 14ce26e7 bellard
            s->override = R_ES;
4190 14ce26e7 bellard
            goto next_byte;
4191 14ce26e7 bellard
        case 0x64:
4192 14ce26e7 bellard
            s->override = R_FS;
4193 14ce26e7 bellard
            goto next_byte;
4194 14ce26e7 bellard
        case 0x65:
4195 14ce26e7 bellard
            s->override = R_GS;
4196 14ce26e7 bellard
            goto next_byte;
4197 14ce26e7 bellard
        case 0x66:
4198 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
4199 14ce26e7 bellard
            goto next_byte;
4200 14ce26e7 bellard
        case 0x67:
4201 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
4202 14ce26e7 bellard
            goto next_byte;
4203 14ce26e7 bellard
        }
4204 14ce26e7 bellard
        if (prefixes & PREFIX_DATA)
4205 14ce26e7 bellard
            dflag ^= 1;
4206 14ce26e7 bellard
        if (prefixes & PREFIX_ADR)
4207 14ce26e7 bellard
            aflag ^= 1;
4208 2c0262af bellard
    }
4209 2c0262af bellard
4210 2c0262af bellard
    s->prefix = prefixes;
4211 2c0262af bellard
    s->aflag = aflag;
4212 2c0262af bellard
    s->dflag = dflag;
4213 2c0262af bellard
4214 2c0262af bellard
    /* lock generation */
4215 2c0262af bellard
    if (prefixes & PREFIX_LOCK)
4216 a7812ae4 pbrook
        gen_helper_lock();
4217 2c0262af bellard
4218 2c0262af bellard
    /* now check op code */
4219 2c0262af bellard
 reswitch:
4220 2c0262af bellard
    switch(b) {
4221 2c0262af bellard
    case 0x0f:
4222 2c0262af bellard
        /**************************/
4223 2c0262af bellard
        /* extended op code */
4224 61382a50 bellard
        b = ldub_code(s->pc++) | 0x100;
4225 2c0262af bellard
        goto reswitch;
4226 3b46e624 ths
4227 2c0262af bellard
        /**************************/
4228 2c0262af bellard
        /* arith & logic */
4229 2c0262af bellard
    case 0x00 ... 0x05:
4230 2c0262af bellard
    case 0x08 ... 0x0d:
4231 2c0262af bellard
    case 0x10 ... 0x15:
4232 2c0262af bellard
    case 0x18 ... 0x1d:
4233 2c0262af bellard
    case 0x20 ... 0x25:
4234 2c0262af bellard
    case 0x28 ... 0x2d:
4235 2c0262af bellard
    case 0x30 ... 0x35:
4236 2c0262af bellard
    case 0x38 ... 0x3d:
4237 2c0262af bellard
        {
4238 2c0262af bellard
            int op, f, val;
4239 2c0262af bellard
            op = (b >> 3) & 7;
4240 2c0262af bellard
            f = (b >> 1) & 3;
4241 2c0262af bellard
4242 2c0262af bellard
            if ((b & 1) == 0)
4243 2c0262af bellard
                ot = OT_BYTE;
4244 2c0262af bellard
            else
4245 14ce26e7 bellard
                ot = dflag + OT_WORD;
4246 3b46e624 ths
4247 2c0262af bellard
            switch(f) {
4248 2c0262af bellard
            case 0: /* OP Ev, Gv */
4249 61382a50 bellard
                modrm = ldub_code(s->pc++);
4250 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
4251 2c0262af bellard
                mod = (modrm >> 6) & 3;
4252 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
4253 2c0262af bellard
                if (mod != 3) {
4254 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4255 2c0262af bellard
                    opreg = OR_TMP0;
4256 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
4257 2c0262af bellard
                xor_zero:
4258 2c0262af bellard
                    /* xor reg, reg optimisation */
4259 2c0262af bellard
                    gen_op_movl_T0_0();
4260 2c0262af bellard
                    s->cc_op = CC_OP_LOGICB + ot;
4261 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, reg);
4262 2c0262af bellard
                    gen_op_update1_cc();
4263 2c0262af bellard
                    break;
4264 2c0262af bellard
                } else {
4265 2c0262af bellard
                    opreg = rm;
4266 2c0262af bellard
                }
4267 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 1, reg);
4268 2c0262af bellard
                gen_op(s, op, ot, opreg);
4269 2c0262af bellard
                break;
4270 2c0262af bellard
            case 1: /* OP Gv, Ev */
4271 61382a50 bellard
                modrm = ldub_code(s->pc++);
4272 2c0262af bellard
                mod = (modrm >> 6) & 3;
4273 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
4274 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
4275 2c0262af bellard
                if (mod != 3) {
4276 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4277 57fec1fe bellard
                    gen_op_ld_T1_A0(ot + s->mem_index);
4278 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
4279 2c0262af bellard
                    goto xor_zero;
4280 2c0262af bellard
                } else {
4281 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 1, rm);
4282 2c0262af bellard
                }
4283 2c0262af bellard
                gen_op(s, op, ot, reg);
4284 2c0262af bellard
                break;
4285 2c0262af bellard
            case 2: /* OP A, Iv */
4286 2c0262af bellard
                val = insn_get(s, ot);
4287 2c0262af bellard
                gen_op_movl_T1_im(val);
4288 2c0262af bellard
                gen_op(s, op, ot, OR_EAX);
4289 2c0262af bellard
                break;
4290 2c0262af bellard
            }
4291 2c0262af bellard
        }
4292 2c0262af bellard
        break;
4293 2c0262af bellard
4294 ec9d6075 bellard
    case 0x82:
4295 ec9d6075 bellard
        if (CODE64(s))
4296 ec9d6075 bellard
            goto illegal_op;
4297 2c0262af bellard
    case 0x80: /* GRP1 */
4298 2c0262af bellard
    case 0x81:
4299 2c0262af bellard
    case 0x83:
4300 2c0262af bellard
        {
4301 2c0262af bellard
            int val;
4302 2c0262af bellard
4303 2c0262af bellard
            if ((b & 1) == 0)
4304 2c0262af bellard
                ot = OT_BYTE;
4305 2c0262af bellard
            else
4306 14ce26e7 bellard
                ot = dflag + OT_WORD;
4307 3b46e624 ths
4308 61382a50 bellard
            modrm = ldub_code(s->pc++);
4309 2c0262af bellard
            mod = (modrm >> 6) & 3;
4310 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4311 2c0262af bellard
            op = (modrm >> 3) & 7;
4312 3b46e624 ths
4313 2c0262af bellard
            if (mod != 3) {
4314 14ce26e7 bellard
                if (b == 0x83)
4315 14ce26e7 bellard
                    s->rip_offset = 1;
4316 14ce26e7 bellard
                else
4317 14ce26e7 bellard
                    s->rip_offset = insn_const_size(ot);
4318 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4319 2c0262af bellard
                opreg = OR_TMP0;
4320 2c0262af bellard
            } else {
4321 14ce26e7 bellard
                opreg = rm;
4322 2c0262af bellard
            }
4323 2c0262af bellard
4324 2c0262af bellard
            switch(b) {
4325 2c0262af bellard
            default:
4326 2c0262af bellard
            case 0x80:
4327 2c0262af bellard
            case 0x81:
4328 d64477af bellard
            case 0x82:
4329 2c0262af bellard
                val = insn_get(s, ot);
4330 2c0262af bellard
                break;
4331 2c0262af bellard
            case 0x83:
4332 2c0262af bellard
                val = (int8_t)insn_get(s, OT_BYTE);
4333 2c0262af bellard
                break;
4334 2c0262af bellard
            }
4335 2c0262af bellard
            gen_op_movl_T1_im(val);
4336 2c0262af bellard
            gen_op(s, op, ot, opreg);
4337 2c0262af bellard
        }
4338 2c0262af bellard
        break;
4339 2c0262af bellard
4340 2c0262af bellard
        /**************************/
4341 2c0262af bellard
        /* inc, dec, and other misc arith */
4342 2c0262af bellard
    case 0x40 ... 0x47: /* inc Gv */
4343 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4344 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
4345 2c0262af bellard
        break;
4346 2c0262af bellard
    case 0x48 ... 0x4f: /* dec Gv */
4347 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4348 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
4349 2c0262af bellard
        break;
4350 2c0262af bellard
    case 0xf6: /* GRP3 */
4351 2c0262af bellard
    case 0xf7:
4352 2c0262af bellard
        if ((b & 1) == 0)
4353 2c0262af bellard
            ot = OT_BYTE;
4354 2c0262af bellard
        else
4355 14ce26e7 bellard
            ot = dflag + OT_WORD;
4356 2c0262af bellard
4357 61382a50 bellard
        modrm = ldub_code(s->pc++);
4358 2c0262af bellard
        mod = (modrm >> 6) & 3;
4359 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4360 2c0262af bellard
        op = (modrm >> 3) & 7;
4361 2c0262af bellard
        if (mod != 3) {
4362 14ce26e7 bellard
            if (op == 0)
4363 14ce26e7 bellard
                s->rip_offset = insn_const_size(ot);
4364 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4365 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
4366 2c0262af bellard
        } else {
4367 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
4368 2c0262af bellard
        }
4369 2c0262af bellard
4370 2c0262af bellard
        switch(op) {
4371 2c0262af bellard
        case 0: /* test */
4372 2c0262af bellard
            val = insn_get(s, ot);
4373 2c0262af bellard
            gen_op_movl_T1_im(val);
4374 2c0262af bellard
            gen_op_testl_T0_T1_cc();
4375 2c0262af bellard
            s->cc_op = CC_OP_LOGICB + ot;
4376 2c0262af bellard
            break;
4377 2c0262af bellard
        case 2: /* not */
4378 b6abf97d bellard
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
4379 2c0262af bellard
            if (mod != 3) {
4380 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4381 2c0262af bellard
            } else {
4382 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
4383 2c0262af bellard
            }
4384 2c0262af bellard
            break;
4385 2c0262af bellard
        case 3: /* neg */
4386 b6abf97d bellard
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
4387 2c0262af bellard
            if (mod != 3) {
4388 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4389 2c0262af bellard
            } else {
4390 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
4391 2c0262af bellard
            }
4392 2c0262af bellard
            gen_op_update_neg_cc();
4393 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
4394 2c0262af bellard
            break;
4395 2c0262af bellard
        case 4: /* mul */
4396 2c0262af bellard
            switch(ot) {
4397 2c0262af bellard
            case OT_BYTE:
4398 0211e5af bellard
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4399 0211e5af bellard
                tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
4400 0211e5af bellard
                tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
4401 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4402 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4403 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4404 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4405 0211e5af bellard
                tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
4406 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
4407 2c0262af bellard
                break;
4408 2c0262af bellard
            case OT_WORD:
4409 0211e5af bellard
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4410 0211e5af bellard
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
4411 0211e5af bellard
                tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
4412 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4413 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4414 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4415 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4416 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4417 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
4418 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4419 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
4420 2c0262af bellard
                break;
4421 2c0262af bellard
            default:
4422 2c0262af bellard
            case OT_LONG:
4423 0211e5af bellard
#ifdef TARGET_X86_64
4424 0211e5af bellard
                gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4425 0211e5af bellard
                tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
4426 0211e5af bellard
                tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
4427 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4428 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EAX);
4429 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4430 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4431 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EDX);
4432 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4433 0211e5af bellard
#else
4434 0211e5af bellard
                {
4435 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4436 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4437 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4438 0211e5af bellard
                    gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4439 0211e5af bellard
                    tcg_gen_extu_i32_i64(t0, cpu_T[0]);
4440 0211e5af bellard
                    tcg_gen_extu_i32_i64(t1, cpu_T[1]);
4441 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4442 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4443 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EAX);
4444 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4445 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4446 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4447 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EDX);
4448 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4449 0211e5af bellard
                }
4450 0211e5af bellard
#endif
4451 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
4452 2c0262af bellard
                break;
4453 14ce26e7 bellard
#ifdef TARGET_X86_64
4454 14ce26e7 bellard
            case OT_QUAD:
4455 a7812ae4 pbrook
                gen_helper_mulq_EAX_T0(cpu_T[0]);
4456 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
4457 14ce26e7 bellard
                break;
4458 14ce26e7 bellard
#endif
4459 2c0262af bellard
            }
4460 2c0262af bellard
            break;
4461 2c0262af bellard
        case 5: /* imul */
4462 2c0262af bellard
            switch(ot) {
4463 2c0262af bellard
            case OT_BYTE:
4464 0211e5af bellard
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4465 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4466 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
4467 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4468 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4469 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4470 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4471 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
4472 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4473 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
4474 2c0262af bellard
                break;
4475 2c0262af bellard
            case OT_WORD:
4476 0211e5af bellard
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4477 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4478 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4479 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4480 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4481 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4482 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4483 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4484 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4485 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4486 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
4487 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
4488 2c0262af bellard
                break;
4489 2c0262af bellard
            default:
4490 2c0262af bellard
            case OT_LONG:
4491 0211e5af bellard
#ifdef TARGET_X86_64
4492 0211e5af bellard
                gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4493 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4494 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4495 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4496 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EAX);
4497 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4498 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4499 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4500 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4501 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EDX);
4502 0211e5af bellard
#else
4503 0211e5af bellard
                {
4504 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4505 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4506 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4507 0211e5af bellard
                    gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4508 0211e5af bellard
                    tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4509 0211e5af bellard
                    tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4510 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4511 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4512 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EAX);
4513 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4514 0211e5af bellard
                    tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4515 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4516 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4517 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EDX);
4518 0211e5af bellard
                    tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4519 0211e5af bellard
                }
4520 0211e5af bellard
#endif
4521 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
4522 2c0262af bellard
                break;
4523 14ce26e7 bellard
#ifdef TARGET_X86_64
4524 14ce26e7 bellard
            case OT_QUAD:
4525 a7812ae4 pbrook
                gen_helper_imulq_EAX_T0(cpu_T[0]);
4526 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
4527 14ce26e7 bellard
                break;
4528 14ce26e7 bellard
#endif
4529 2c0262af bellard
            }
4530 2c0262af bellard
            break;
4531 2c0262af bellard
        case 6: /* div */
4532 2c0262af bellard
            switch(ot) {
4533 2c0262af bellard
            case OT_BYTE:
4534 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4535 a7812ae4 pbrook
                gen_helper_divb_AL(cpu_T[0]);
4536 2c0262af bellard
                break;
4537 2c0262af bellard
            case OT_WORD:
4538 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4539 a7812ae4 pbrook
                gen_helper_divw_AX(cpu_T[0]);
4540 2c0262af bellard
                break;
4541 2c0262af bellard
            default:
4542 2c0262af bellard
            case OT_LONG:
4543 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4544 a7812ae4 pbrook
                gen_helper_divl_EAX(cpu_T[0]);
4545 14ce26e7 bellard
                break;
4546 14ce26e7 bellard
#ifdef TARGET_X86_64
4547 14ce26e7 bellard
            case OT_QUAD:
4548 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4549 a7812ae4 pbrook
                gen_helper_divq_EAX(cpu_T[0]);
4550 2c0262af bellard
                break;
4551 14ce26e7 bellard
#endif
4552 2c0262af bellard
            }
4553 2c0262af bellard
            break;
4554 2c0262af bellard
        case 7: /* idiv */
4555 2c0262af bellard
            switch(ot) {
4556 2c0262af bellard
            case OT_BYTE:
4557 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4558 a7812ae4 pbrook
                gen_helper_idivb_AL(cpu_T[0]);
4559 2c0262af bellard
                break;
4560 2c0262af bellard
            case OT_WORD:
4561 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4562 a7812ae4 pbrook
                gen_helper_idivw_AX(cpu_T[0]);
4563 2c0262af bellard
                break;
4564 2c0262af bellard
            default:
4565 2c0262af bellard
            case OT_LONG:
4566 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4567 a7812ae4 pbrook
                gen_helper_idivl_EAX(cpu_T[0]);
4568 14ce26e7 bellard
                break;
4569 14ce26e7 bellard
#ifdef TARGET_X86_64
4570 14ce26e7 bellard
            case OT_QUAD:
4571 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4572 a7812ae4 pbrook
                gen_helper_idivq_EAX(cpu_T[0]);
4573 2c0262af bellard
                break;
4574 14ce26e7 bellard
#endif
4575 2c0262af bellard
            }
4576 2c0262af bellard
            break;
4577 2c0262af bellard
        default:
4578 2c0262af bellard
            goto illegal_op;
4579 2c0262af bellard
        }
4580 2c0262af bellard
        break;
4581 2c0262af bellard
4582 2c0262af bellard
    case 0xfe: /* GRP4 */
4583 2c0262af bellard
    case 0xff: /* GRP5 */
4584 2c0262af bellard
        if ((b & 1) == 0)
4585 2c0262af bellard
            ot = OT_BYTE;
4586 2c0262af bellard
        else
4587 14ce26e7 bellard
            ot = dflag + OT_WORD;
4588 2c0262af bellard
4589 61382a50 bellard
        modrm = ldub_code(s->pc++);
4590 2c0262af bellard
        mod = (modrm >> 6) & 3;
4591 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4592 2c0262af bellard
        op = (modrm >> 3) & 7;
4593 2c0262af bellard
        if (op >= 2 && b == 0xfe) {
4594 2c0262af bellard
            goto illegal_op;
4595 2c0262af bellard
        }
4596 14ce26e7 bellard
        if (CODE64(s)) {
4597 aba9d61e bellard
            if (op == 2 || op == 4) {
4598 14ce26e7 bellard
                /* operand size for jumps is 64 bit */
4599 14ce26e7 bellard
                ot = OT_QUAD;
4600 aba9d61e bellard
            } else if (op == 3 || op == 5) {
4601 41b1e61f malc
                ot = dflag ? OT_LONG + (rex_w == 1) : OT_WORD;
4602 14ce26e7 bellard
            } else if (op == 6) {
4603 14ce26e7 bellard
                /* default push size is 64 bit */
4604 14ce26e7 bellard
                ot = dflag ? OT_QUAD : OT_WORD;
4605 14ce26e7 bellard
            }
4606 14ce26e7 bellard
        }
4607 2c0262af bellard
        if (mod != 3) {
4608 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4609 2c0262af bellard
            if (op >= 2 && op != 3 && op != 5)
4610 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
4611 2c0262af bellard
        } else {
4612 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
4613 2c0262af bellard
        }
4614 2c0262af bellard
4615 2c0262af bellard
        switch(op) {
4616 2c0262af bellard
        case 0: /* inc Ev */
4617 2c0262af bellard
            if (mod != 3)
4618 2c0262af bellard
                opreg = OR_TMP0;
4619 2c0262af bellard
            else
4620 2c0262af bellard
                opreg = rm;
4621 2c0262af bellard
            gen_inc(s, ot, opreg, 1);
4622 2c0262af bellard
            break;
4623 2c0262af bellard
        case 1: /* dec Ev */
4624 2c0262af bellard
            if (mod != 3)
4625 2c0262af bellard
                opreg = OR_TMP0;
4626 2c0262af bellard
            else
4627 2c0262af bellard
                opreg = rm;
4628 2c0262af bellard
            gen_inc(s, ot, opreg, -1);
4629 2c0262af bellard
            break;
4630 2c0262af bellard
        case 2: /* call Ev */
4631 4f31916f bellard
            /* XXX: optimize if memory (no 'and' is necessary) */
4632 2c0262af bellard
            if (s->dflag == 0)
4633 2c0262af bellard
                gen_op_andl_T0_ffff();
4634 2c0262af bellard
            next_eip = s->pc - s->cs_base;
4635 1ef38687 bellard
            gen_movtl_T1_im(next_eip);
4636 4f31916f bellard
            gen_push_T1(s);
4637 4f31916f bellard
            gen_op_jmp_T0();
4638 2c0262af bellard
            gen_eob(s);
4639 2c0262af bellard
            break;
4640 61382a50 bellard
        case 3: /* lcall Ev */
4641 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4642 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4643 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4644 2c0262af bellard
        do_lcall:
4645 2c0262af bellard
            if (s->pe && !s->vm86) {
4646 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4647 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4648 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4649 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4650 a7812ae4 pbrook
                gen_helper_lcall_protected(cpu_tmp2_i32, cpu_T[1],
4651 a7812ae4 pbrook
                                           tcg_const_i32(dflag), 
4652 a7812ae4 pbrook
                                           tcg_const_i32(s->pc - pc_start));
4653 2c0262af bellard
            } else {
4654 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4655 a7812ae4 pbrook
                gen_helper_lcall_real(cpu_tmp2_i32, cpu_T[1],
4656 a7812ae4 pbrook
                                      tcg_const_i32(dflag), 
4657 a7812ae4 pbrook
                                      tcg_const_i32(s->pc - s->cs_base));
4658 2c0262af bellard
            }
4659 2c0262af bellard
            gen_eob(s);
4660 2c0262af bellard
            break;
4661 2c0262af bellard
        case 4: /* jmp Ev */
4662 2c0262af bellard
            if (s->dflag == 0)
4663 2c0262af bellard
                gen_op_andl_T0_ffff();
4664 2c0262af bellard
            gen_op_jmp_T0();
4665 2c0262af bellard
            gen_eob(s);
4666 2c0262af bellard
            break;
4667 2c0262af bellard
        case 5: /* ljmp Ev */
4668 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4669 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4670 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4671 2c0262af bellard
        do_ljmp:
4672 2c0262af bellard
            if (s->pe && !s->vm86) {
4673 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4674 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4675 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4676 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4677 a7812ae4 pbrook
                gen_helper_ljmp_protected(cpu_tmp2_i32, cpu_T[1],
4678 a7812ae4 pbrook
                                          tcg_const_i32(s->pc - pc_start));
4679 2c0262af bellard
            } else {
4680 3bd7da9e bellard
                gen_op_movl_seg_T0_vm(R_CS);
4681 2c0262af bellard
                gen_op_movl_T0_T1();
4682 2c0262af bellard
                gen_op_jmp_T0();
4683 2c0262af bellard
            }
4684 2c0262af bellard
            gen_eob(s);
4685 2c0262af bellard
            break;
4686 2c0262af bellard
        case 6: /* push Ev */
4687 2c0262af bellard
            gen_push_T0(s);
4688 2c0262af bellard
            break;
4689 2c0262af bellard
        default:
4690 2c0262af bellard
            goto illegal_op;
4691 2c0262af bellard
        }
4692 2c0262af bellard
        break;
4693 2c0262af bellard
4694 2c0262af bellard
    case 0x84: /* test Ev, Gv */
4695 5fafdf24 ths
    case 0x85:
4696 2c0262af bellard
        if ((b & 1) == 0)
4697 2c0262af bellard
            ot = OT_BYTE;
4698 2c0262af bellard
        else
4699 14ce26e7 bellard
            ot = dflag + OT_WORD;
4700 2c0262af bellard
4701 61382a50 bellard
        modrm = ldub_code(s->pc++);
4702 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4703 3b46e624 ths
4704 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4705 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
4706 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4707 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4708 2c0262af bellard
        break;
4709 3b46e624 ths
4710 2c0262af bellard
    case 0xa8: /* test eAX, Iv */
4711 2c0262af bellard
    case 0xa9:
4712 2c0262af bellard
        if ((b & 1) == 0)
4713 2c0262af bellard
            ot = OT_BYTE;
4714 2c0262af bellard
        else
4715 14ce26e7 bellard
            ot = dflag + OT_WORD;
4716 2c0262af bellard
        val = insn_get(s, ot);
4717 2c0262af bellard
4718 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, OR_EAX);
4719 2c0262af bellard
        gen_op_movl_T1_im(val);
4720 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4721 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4722 2c0262af bellard
        break;
4723 3b46e624 ths
4724 2c0262af bellard
    case 0x98: /* CWDE/CBW */
4725 14ce26e7 bellard
#ifdef TARGET_X86_64
4726 14ce26e7 bellard
        if (dflag == 2) {
4727 e108dd01 bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4728 e108dd01 bellard
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4729 e108dd01 bellard
            gen_op_mov_reg_T0(OT_QUAD, R_EAX);
4730 14ce26e7 bellard
        } else
4731 14ce26e7 bellard
#endif
4732 e108dd01 bellard
        if (dflag == 1) {
4733 e108dd01 bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4734 e108dd01 bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4735 e108dd01 bellard
            gen_op_mov_reg_T0(OT_LONG, R_EAX);
4736 e108dd01 bellard
        } else {
4737 e108dd01 bellard
            gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
4738 e108dd01 bellard
            tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4739 e108dd01 bellard
            gen_op_mov_reg_T0(OT_WORD, R_EAX);
4740 e108dd01 bellard
        }
4741 2c0262af bellard
        break;
4742 2c0262af bellard
    case 0x99: /* CDQ/CWD */
4743 14ce26e7 bellard
#ifdef TARGET_X86_64
4744 14ce26e7 bellard
        if (dflag == 2) {
4745 e108dd01 bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
4746 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
4747 e108dd01 bellard
            gen_op_mov_reg_T0(OT_QUAD, R_EDX);
4748 14ce26e7 bellard
        } else
4749 14ce26e7 bellard
#endif
4750 e108dd01 bellard
        if (dflag == 1) {
4751 e108dd01 bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4752 e108dd01 bellard
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4753 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
4754 e108dd01 bellard
            gen_op_mov_reg_T0(OT_LONG, R_EDX);
4755 e108dd01 bellard
        } else {
4756 e108dd01 bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4757 e108dd01 bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4758 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
4759 e108dd01 bellard
            gen_op_mov_reg_T0(OT_WORD, R_EDX);
4760 e108dd01 bellard
        }
4761 2c0262af bellard
        break;
4762 2c0262af bellard
    case 0x1af: /* imul Gv, Ev */
4763 2c0262af bellard
    case 0x69: /* imul Gv, Ev, I */
4764 2c0262af bellard
    case 0x6b:
4765 14ce26e7 bellard
        ot = dflag + OT_WORD;
4766 61382a50 bellard
        modrm = ldub_code(s->pc++);
4767 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4768 14ce26e7 bellard
        if (b == 0x69)
4769 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
4770 14ce26e7 bellard
        else if (b == 0x6b)
4771 14ce26e7 bellard
            s->rip_offset = 1;
4772 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4773 2c0262af bellard
        if (b == 0x69) {
4774 2c0262af bellard
            val = insn_get(s, ot);
4775 2c0262af bellard
            gen_op_movl_T1_im(val);
4776 2c0262af bellard
        } else if (b == 0x6b) {
4777 d64477af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4778 2c0262af bellard
            gen_op_movl_T1_im(val);
4779 2c0262af bellard
        } else {
4780 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, reg);
4781 2c0262af bellard
        }
4782 2c0262af bellard
4783 14ce26e7 bellard
#ifdef TARGET_X86_64
4784 14ce26e7 bellard
        if (ot == OT_QUAD) {
4785 a7812ae4 pbrook
            gen_helper_imulq_T0_T1(cpu_T[0], cpu_T[0], cpu_T[1]);
4786 14ce26e7 bellard
        } else
4787 14ce26e7 bellard
#endif
4788 2c0262af bellard
        if (ot == OT_LONG) {
4789 0211e5af bellard
#ifdef TARGET_X86_64
4790 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4791 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4792 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4793 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4794 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4795 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4796 0211e5af bellard
#else
4797 0211e5af bellard
                {
4798 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4799 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4800 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4801 0211e5af bellard
                    tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4802 0211e5af bellard
                    tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4803 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4804 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4805 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4806 0211e5af bellard
                    tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4807 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4808 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[1], t0);
4809 0211e5af bellard
                    tcg_gen_sub_tl(cpu_cc_src, cpu_T[1], cpu_tmp0);
4810 0211e5af bellard
                }
4811 0211e5af bellard
#endif
4812 2c0262af bellard
        } else {
4813 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4814 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4815 0211e5af bellard
            /* XXX: use 32 bit mul which could be faster */
4816 0211e5af bellard
            tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4817 0211e5af bellard
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4818 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4819 0211e5af bellard
            tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4820 2c0262af bellard
        }
4821 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
4822 d36cd60e bellard
        s->cc_op = CC_OP_MULB + ot;
4823 2c0262af bellard
        break;
4824 2c0262af bellard
    case 0x1c0:
4825 2c0262af bellard
    case 0x1c1: /* xadd Ev, Gv */
4826 2c0262af bellard
        if ((b & 1) == 0)
4827 2c0262af bellard
            ot = OT_BYTE;
4828 2c0262af bellard
        else
4829 14ce26e7 bellard
            ot = dflag + OT_WORD;
4830 61382a50 bellard
        modrm = ldub_code(s->pc++);
4831 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4832 2c0262af bellard
        mod = (modrm >> 6) & 3;
4833 2c0262af bellard
        if (mod == 3) {
4834 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4835 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4836 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
4837 2c0262af bellard
            gen_op_addl_T0_T1();
4838 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4839 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4840 2c0262af bellard
        } else {
4841 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4842 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4843 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4844 2c0262af bellard
            gen_op_addl_T0_T1();
4845 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4846 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4847 2c0262af bellard
        }
4848 2c0262af bellard
        gen_op_update2_cc();
4849 2c0262af bellard
        s->cc_op = CC_OP_ADDB + ot;
4850 2c0262af bellard
        break;
4851 2c0262af bellard
    case 0x1b0:
4852 2c0262af bellard
    case 0x1b1: /* cmpxchg Ev, Gv */
4853 cad3a37d bellard
        {
4854 1130328e bellard
            int label1, label2;
4855 1e4840bf bellard
            TCGv t0, t1, t2, a0;
4856 cad3a37d bellard
4857 cad3a37d bellard
            if ((b & 1) == 0)
4858 cad3a37d bellard
                ot = OT_BYTE;
4859 cad3a37d bellard
            else
4860 cad3a37d bellard
                ot = dflag + OT_WORD;
4861 cad3a37d bellard
            modrm = ldub_code(s->pc++);
4862 cad3a37d bellard
            reg = ((modrm >> 3) & 7) | rex_r;
4863 cad3a37d bellard
            mod = (modrm >> 6) & 3;
4864 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
4865 a7812ae4 pbrook
            t1 = tcg_temp_local_new();
4866 a7812ae4 pbrook
            t2 = tcg_temp_local_new();
4867 a7812ae4 pbrook
            a0 = tcg_temp_local_new();
4868 1e4840bf bellard
            gen_op_mov_v_reg(ot, t1, reg);
4869 cad3a37d bellard
            if (mod == 3) {
4870 cad3a37d bellard
                rm = (modrm & 7) | REX_B(s);
4871 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
4872 cad3a37d bellard
            } else {
4873 cad3a37d bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4874 1e4840bf bellard
                tcg_gen_mov_tl(a0, cpu_A0);
4875 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, a0);
4876 cad3a37d bellard
                rm = 0; /* avoid warning */
4877 cad3a37d bellard
            }
4878 cad3a37d bellard
            label1 = gen_new_label();
4879 cc739bb0 Laurent Desnogues
            tcg_gen_sub_tl(t2, cpu_regs[R_EAX], t0);
4880 1e4840bf bellard
            gen_extu(ot, t2);
4881 1e4840bf bellard
            tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
4882 cad3a37d bellard
            if (mod == 3) {
4883 1130328e bellard
                label2 = gen_new_label();
4884 1e4840bf bellard
                gen_op_mov_reg_v(ot, R_EAX, t0);
4885 1130328e bellard
                tcg_gen_br(label2);
4886 1130328e bellard
                gen_set_label(label1);
4887 1e4840bf bellard
                gen_op_mov_reg_v(ot, rm, t1);
4888 1130328e bellard
                gen_set_label(label2);
4889 cad3a37d bellard
            } else {
4890 1e4840bf bellard
                tcg_gen_mov_tl(t1, t0);
4891 1e4840bf bellard
                gen_op_mov_reg_v(ot, R_EAX, t0);
4892 1130328e bellard
                gen_set_label(label1);
4893 1130328e bellard
                /* always store */
4894 1e4840bf bellard
                gen_op_st_v(ot + s->mem_index, t1, a0);
4895 cad3a37d bellard
            }
4896 1e4840bf bellard
            tcg_gen_mov_tl(cpu_cc_src, t0);
4897 1e4840bf bellard
            tcg_gen_mov_tl(cpu_cc_dst, t2);
4898 cad3a37d bellard
            s->cc_op = CC_OP_SUBB + ot;
4899 1e4840bf bellard
            tcg_temp_free(t0);
4900 1e4840bf bellard
            tcg_temp_free(t1);
4901 1e4840bf bellard
            tcg_temp_free(t2);
4902 1e4840bf bellard
            tcg_temp_free(a0);
4903 2c0262af bellard
        }
4904 2c0262af bellard
        break;
4905 2c0262af bellard
    case 0x1c7: /* cmpxchg8b */
4906 61382a50 bellard
        modrm = ldub_code(s->pc++);
4907 2c0262af bellard
        mod = (modrm >> 6) & 3;
4908 71c3558e balrog
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
4909 2c0262af bellard
            goto illegal_op;
4910 1b9d9ebb bellard
#ifdef TARGET_X86_64
4911 1b9d9ebb bellard
        if (dflag == 2) {
4912 1b9d9ebb bellard
            if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
4913 1b9d9ebb bellard
                goto illegal_op;
4914 1b9d9ebb bellard
            gen_jmp_im(pc_start - s->cs_base);
4915 1b9d9ebb bellard
            if (s->cc_op != CC_OP_DYNAMIC)
4916 1b9d9ebb bellard
                gen_op_set_cc_op(s->cc_op);
4917 1b9d9ebb bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4918 a7812ae4 pbrook
            gen_helper_cmpxchg16b(cpu_A0);
4919 1b9d9ebb bellard
        } else
4920 1b9d9ebb bellard
#endif        
4921 1b9d9ebb bellard
        {
4922 1b9d9ebb bellard
            if (!(s->cpuid_features & CPUID_CX8))
4923 1b9d9ebb bellard
                goto illegal_op;
4924 1b9d9ebb bellard
            gen_jmp_im(pc_start - s->cs_base);
4925 1b9d9ebb bellard
            if (s->cc_op != CC_OP_DYNAMIC)
4926 1b9d9ebb bellard
                gen_op_set_cc_op(s->cc_op);
4927 1b9d9ebb bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4928 a7812ae4 pbrook
            gen_helper_cmpxchg8b(cpu_A0);
4929 1b9d9ebb bellard
        }
4930 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
4931 2c0262af bellard
        break;
4932 3b46e624 ths
4933 2c0262af bellard
        /**************************/
4934 2c0262af bellard
        /* push/pop */
4935 2c0262af bellard
    case 0x50 ... 0x57: /* push */
4936 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
4937 2c0262af bellard
        gen_push_T0(s);
4938 2c0262af bellard
        break;
4939 2c0262af bellard
    case 0x58 ... 0x5f: /* pop */
4940 14ce26e7 bellard
        if (CODE64(s)) {
4941 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4942 14ce26e7 bellard
        } else {
4943 14ce26e7 bellard
            ot = dflag + OT_WORD;
4944 14ce26e7 bellard
        }
4945 2c0262af bellard
        gen_pop_T0(s);
4946 77729c24 bellard
        /* NOTE: order is important for pop %sp */
4947 2c0262af bellard
        gen_pop_update(s);
4948 57fec1fe bellard
        gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
4949 2c0262af bellard
        break;
4950 2c0262af bellard
    case 0x60: /* pusha */
4951 14ce26e7 bellard
        if (CODE64(s))
4952 14ce26e7 bellard
            goto illegal_op;
4953 2c0262af bellard
        gen_pusha(s);
4954 2c0262af bellard
        break;
4955 2c0262af bellard
    case 0x61: /* popa */
4956 14ce26e7 bellard
        if (CODE64(s))
4957 14ce26e7 bellard
            goto illegal_op;
4958 2c0262af bellard
        gen_popa(s);
4959 2c0262af bellard
        break;
4960 2c0262af bellard
    case 0x68: /* push Iv */
4961 2c0262af bellard
    case 0x6a:
4962 14ce26e7 bellard
        if (CODE64(s)) {
4963 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4964 14ce26e7 bellard
        } else {
4965 14ce26e7 bellard
            ot = dflag + OT_WORD;
4966 14ce26e7 bellard
        }
4967 2c0262af bellard
        if (b == 0x68)
4968 2c0262af bellard
            val = insn_get(s, ot);
4969 2c0262af bellard
        else
4970 2c0262af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4971 2c0262af bellard
        gen_op_movl_T0_im(val);
4972 2c0262af bellard
        gen_push_T0(s);
4973 2c0262af bellard
        break;
4974 2c0262af bellard
    case 0x8f: /* pop Ev */
4975 14ce26e7 bellard
        if (CODE64(s)) {
4976 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4977 14ce26e7 bellard
        } else {
4978 14ce26e7 bellard
            ot = dflag + OT_WORD;
4979 14ce26e7 bellard
        }
4980 61382a50 bellard
        modrm = ldub_code(s->pc++);
4981 77729c24 bellard
        mod = (modrm >> 6) & 3;
4982 2c0262af bellard
        gen_pop_T0(s);
4983 77729c24 bellard
        if (mod == 3) {
4984 77729c24 bellard
            /* NOTE: order is important for pop %sp */
4985 77729c24 bellard
            gen_pop_update(s);
4986 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4987 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4988 77729c24 bellard
        } else {
4989 77729c24 bellard
            /* NOTE: order is important too for MMU exceptions */
4990 14ce26e7 bellard
            s->popl_esp_hack = 1 << ot;
4991 77729c24 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4992 77729c24 bellard
            s->popl_esp_hack = 0;
4993 77729c24 bellard
            gen_pop_update(s);
4994 77729c24 bellard
        }
4995 2c0262af bellard
        break;
4996 2c0262af bellard
    case 0xc8: /* enter */
4997 2c0262af bellard
        {
4998 2c0262af bellard
            int level;
4999 61382a50 bellard
            val = lduw_code(s->pc);
5000 2c0262af bellard
            s->pc += 2;
5001 61382a50 bellard
            level = ldub_code(s->pc++);
5002 2c0262af bellard
            gen_enter(s, val, level);
5003 2c0262af bellard
        }
5004 2c0262af bellard
        break;
5005 2c0262af bellard
    case 0xc9: /* leave */
5006 2c0262af bellard
        /* XXX: exception not precise (ESP is updated before potential exception) */
5007 14ce26e7 bellard
        if (CODE64(s)) {
5008 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
5009 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, R_ESP);
5010 14ce26e7 bellard
        } else if (s->ss32) {
5011 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
5012 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, R_ESP);
5013 2c0262af bellard
        } else {
5014 57fec1fe bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
5015 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD, R_ESP);
5016 2c0262af bellard
        }
5017 2c0262af bellard
        gen_pop_T0(s);
5018 14ce26e7 bellard
        if (CODE64(s)) {
5019 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
5020 14ce26e7 bellard
        } else {
5021 14ce26e7 bellard
            ot = dflag + OT_WORD;
5022 14ce26e7 bellard
        }
5023 57fec1fe bellard
        gen_op_mov_reg_T0(ot, R_EBP);
5024 2c0262af bellard
        gen_pop_update(s);
5025 2c0262af bellard
        break;
5026 2c0262af bellard
    case 0x06: /* push es */
5027 2c0262af bellard
    case 0x0e: /* push cs */
5028 2c0262af bellard
    case 0x16: /* push ss */
5029 2c0262af bellard
    case 0x1e: /* push ds */
5030 14ce26e7 bellard
        if (CODE64(s))
5031 14ce26e7 bellard
            goto illegal_op;
5032 2c0262af bellard
        gen_op_movl_T0_seg(b >> 3);
5033 2c0262af bellard
        gen_push_T0(s);
5034 2c0262af bellard
        break;
5035 2c0262af bellard
    case 0x1a0: /* push fs */
5036 2c0262af bellard
    case 0x1a8: /* push gs */
5037 2c0262af bellard
        gen_op_movl_T0_seg((b >> 3) & 7);
5038 2c0262af bellard
        gen_push_T0(s);
5039 2c0262af bellard
        break;
5040 2c0262af bellard
    case 0x07: /* pop es */
5041 2c0262af bellard
    case 0x17: /* pop ss */
5042 2c0262af bellard
    case 0x1f: /* pop ds */
5043 14ce26e7 bellard
        if (CODE64(s))
5044 14ce26e7 bellard
            goto illegal_op;
5045 2c0262af bellard
        reg = b >> 3;
5046 2c0262af bellard
        gen_pop_T0(s);
5047 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5048 2c0262af bellard
        gen_pop_update(s);
5049 2c0262af bellard
        if (reg == R_SS) {
5050 a2cc3b24 bellard
            /* if reg == SS, inhibit interrupts/trace. */
5051 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
5052 a2cc3b24 bellard
               _first_ does it */
5053 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5054 a7812ae4 pbrook
                gen_helper_set_inhibit_irq();
5055 2c0262af bellard
            s->tf = 0;
5056 2c0262af bellard
        }
5057 2c0262af bellard
        if (s->is_jmp) {
5058 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5059 2c0262af bellard
            gen_eob(s);
5060 2c0262af bellard
        }
5061 2c0262af bellard
        break;
5062 2c0262af bellard
    case 0x1a1: /* pop fs */
5063 2c0262af bellard
    case 0x1a9: /* pop gs */
5064 2c0262af bellard
        gen_pop_T0(s);
5065 2c0262af bellard
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
5066 2c0262af bellard
        gen_pop_update(s);
5067 2c0262af bellard
        if (s->is_jmp) {
5068 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5069 2c0262af bellard
            gen_eob(s);
5070 2c0262af bellard
        }
5071 2c0262af bellard
        break;
5072 2c0262af bellard
5073 2c0262af bellard
        /**************************/
5074 2c0262af bellard
        /* mov */
5075 2c0262af bellard
    case 0x88:
5076 2c0262af bellard
    case 0x89: /* mov Gv, Ev */
5077 2c0262af bellard
        if ((b & 1) == 0)
5078 2c0262af bellard
            ot = OT_BYTE;
5079 2c0262af bellard
        else
5080 14ce26e7 bellard
            ot = dflag + OT_WORD;
5081 61382a50 bellard
        modrm = ldub_code(s->pc++);
5082 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5083 3b46e624 ths
5084 2c0262af bellard
        /* generate a generic store */
5085 14ce26e7 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
5086 2c0262af bellard
        break;
5087 2c0262af bellard
    case 0xc6:
5088 2c0262af bellard
    case 0xc7: /* mov Ev, Iv */
5089 2c0262af bellard
        if ((b & 1) == 0)
5090 2c0262af bellard
            ot = OT_BYTE;
5091 2c0262af bellard
        else
5092 14ce26e7 bellard
            ot = dflag + OT_WORD;
5093 61382a50 bellard
        modrm = ldub_code(s->pc++);
5094 2c0262af bellard
        mod = (modrm >> 6) & 3;
5095 14ce26e7 bellard
        if (mod != 3) {
5096 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
5097 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5098 14ce26e7 bellard
        }
5099 2c0262af bellard
        val = insn_get(s, ot);
5100 2c0262af bellard
        gen_op_movl_T0_im(val);
5101 2c0262af bellard
        if (mod != 3)
5102 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
5103 2c0262af bellard
        else
5104 57fec1fe bellard
            gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
5105 2c0262af bellard
        break;
5106 2c0262af bellard
    case 0x8a:
5107 2c0262af bellard
    case 0x8b: /* mov Ev, Gv */
5108 2c0262af bellard
        if ((b & 1) == 0)
5109 2c0262af bellard
            ot = OT_BYTE;
5110 2c0262af bellard
        else
5111 14ce26e7 bellard
            ot = OT_WORD + dflag;
5112 61382a50 bellard
        modrm = ldub_code(s->pc++);
5113 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5114 3b46e624 ths
5115 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
5116 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
5117 2c0262af bellard
        break;
5118 2c0262af bellard
    case 0x8e: /* mov seg, Gv */
5119 61382a50 bellard
        modrm = ldub_code(s->pc++);
5120 2c0262af bellard
        reg = (modrm >> 3) & 7;
5121 2c0262af bellard
        if (reg >= 6 || reg == R_CS)
5122 2c0262af bellard
            goto illegal_op;
5123 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
5124 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5125 2c0262af bellard
        if (reg == R_SS) {
5126 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
5127 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
5128 a2cc3b24 bellard
               _first_ does it */
5129 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5130 a7812ae4 pbrook
                gen_helper_set_inhibit_irq();
5131 2c0262af bellard
            s->tf = 0;
5132 2c0262af bellard
        }
5133 2c0262af bellard
        if (s->is_jmp) {
5134 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5135 2c0262af bellard
            gen_eob(s);
5136 2c0262af bellard
        }
5137 2c0262af bellard
        break;
5138 2c0262af bellard
    case 0x8c: /* mov Gv, seg */
5139 61382a50 bellard
        modrm = ldub_code(s->pc++);
5140 2c0262af bellard
        reg = (modrm >> 3) & 7;
5141 2c0262af bellard
        mod = (modrm >> 6) & 3;
5142 2c0262af bellard
        if (reg >= 6)
5143 2c0262af bellard
            goto illegal_op;
5144 2c0262af bellard
        gen_op_movl_T0_seg(reg);
5145 14ce26e7 bellard
        if (mod == 3)
5146 14ce26e7 bellard
            ot = OT_WORD + dflag;
5147 14ce26e7 bellard
        else
5148 14ce26e7 bellard
            ot = OT_WORD;
5149 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
5150 2c0262af bellard
        break;
5151 2c0262af bellard
5152 2c0262af bellard
    case 0x1b6: /* movzbS Gv, Eb */
5153 2c0262af bellard
    case 0x1b7: /* movzwS Gv, Eb */
5154 2c0262af bellard
    case 0x1be: /* movsbS Gv, Eb */
5155 2c0262af bellard
    case 0x1bf: /* movswS Gv, Eb */
5156 2c0262af bellard
        {
5157 2c0262af bellard
            int d_ot;
5158 2c0262af bellard
            /* d_ot is the size of destination */
5159 2c0262af bellard
            d_ot = dflag + OT_WORD;
5160 2c0262af bellard
            /* ot is the size of source */
5161 2c0262af bellard
            ot = (b & 1) + OT_BYTE;
5162 61382a50 bellard
            modrm = ldub_code(s->pc++);
5163 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
5164 2c0262af bellard
            mod = (modrm >> 6) & 3;
5165 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5166 3b46e624 ths
5167 2c0262af bellard
            if (mod == 3) {
5168 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
5169 2c0262af bellard
                switch(ot | (b & 8)) {
5170 2c0262af bellard
                case OT_BYTE:
5171 e108dd01 bellard
                    tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
5172 2c0262af bellard
                    break;
5173 2c0262af bellard
                case OT_BYTE | 8:
5174 e108dd01 bellard
                    tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
5175 2c0262af bellard
                    break;
5176 2c0262af bellard
                case OT_WORD:
5177 e108dd01 bellard
                    tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
5178 2c0262af bellard
                    break;
5179 2c0262af bellard
                default:
5180 2c0262af bellard
                case OT_WORD | 8:
5181 e108dd01 bellard
                    tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
5182 2c0262af bellard
                    break;
5183 2c0262af bellard
                }
5184 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
5185 2c0262af bellard
            } else {
5186 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5187 2c0262af bellard
                if (b & 8) {
5188 57fec1fe bellard
                    gen_op_lds_T0_A0(ot + s->mem_index);
5189 2c0262af bellard
                } else {
5190 57fec1fe bellard
                    gen_op_ldu_T0_A0(ot + s->mem_index);
5191 2c0262af bellard
                }
5192 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
5193 2c0262af bellard
            }
5194 2c0262af bellard
        }
5195 2c0262af bellard
        break;
5196 2c0262af bellard
5197 2c0262af bellard
    case 0x8d: /* lea */
5198 14ce26e7 bellard
        ot = dflag + OT_WORD;
5199 61382a50 bellard
        modrm = ldub_code(s->pc++);
5200 3a1d9b8b bellard
        mod = (modrm >> 6) & 3;
5201 3a1d9b8b bellard
        if (mod == 3)
5202 3a1d9b8b bellard
            goto illegal_op;
5203 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5204 2c0262af bellard
        /* we must ensure that no segment is added */
5205 2c0262af bellard
        s->override = -1;
5206 2c0262af bellard
        val = s->addseg;
5207 2c0262af bellard
        s->addseg = 0;
5208 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5209 2c0262af bellard
        s->addseg = val;
5210 57fec1fe bellard
        gen_op_mov_reg_A0(ot - OT_WORD, reg);
5211 2c0262af bellard
        break;
5212 3b46e624 ths
5213 2c0262af bellard
    case 0xa0: /* mov EAX, Ov */
5214 2c0262af bellard
    case 0xa1:
5215 2c0262af bellard
    case 0xa2: /* mov Ov, EAX */
5216 2c0262af bellard
    case 0xa3:
5217 2c0262af bellard
        {
5218 14ce26e7 bellard
            target_ulong offset_addr;
5219 14ce26e7 bellard
5220 14ce26e7 bellard
            if ((b & 1) == 0)
5221 14ce26e7 bellard
                ot = OT_BYTE;
5222 14ce26e7 bellard
            else
5223 14ce26e7 bellard
                ot = dflag + OT_WORD;
5224 14ce26e7 bellard
#ifdef TARGET_X86_64
5225 8f091a59 bellard
            if (s->aflag == 2) {
5226 14ce26e7 bellard
                offset_addr = ldq_code(s->pc);
5227 14ce26e7 bellard
                s->pc += 8;
5228 57fec1fe bellard
                gen_op_movq_A0_im(offset_addr);
5229 5fafdf24 ths
            } else
5230 14ce26e7 bellard
#endif
5231 14ce26e7 bellard
            {
5232 14ce26e7 bellard
                if (s->aflag) {
5233 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_LONG);
5234 14ce26e7 bellard
                } else {
5235 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_WORD);
5236 14ce26e7 bellard
                }
5237 14ce26e7 bellard
                gen_op_movl_A0_im(offset_addr);
5238 14ce26e7 bellard
            }
5239 664e0f19 bellard
            gen_add_A0_ds_seg(s);
5240 14ce26e7 bellard
            if ((b & 2) == 0) {
5241 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
5242 57fec1fe bellard
                gen_op_mov_reg_T0(ot, R_EAX);
5243 14ce26e7 bellard
            } else {
5244 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, R_EAX);
5245 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
5246 2c0262af bellard
            }
5247 2c0262af bellard
        }
5248 2c0262af bellard
        break;
5249 2c0262af bellard
    case 0xd7: /* xlat */
5250 14ce26e7 bellard
#ifdef TARGET_X86_64
5251 8f091a59 bellard
        if (s->aflag == 2) {
5252 57fec1fe bellard
            gen_op_movq_A0_reg(R_EBX);
5253 bbf662ee bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
5254 bbf662ee bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5255 bbf662ee bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5256 5fafdf24 ths
        } else
5257 14ce26e7 bellard
#endif
5258 14ce26e7 bellard
        {
5259 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
5260 bbf662ee bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
5261 bbf662ee bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5262 bbf662ee bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5263 14ce26e7 bellard
            if (s->aflag == 0)
5264 14ce26e7 bellard
                gen_op_andl_A0_ffff();
5265 bbf662ee bellard
            else
5266 bbf662ee bellard
                tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
5267 14ce26e7 bellard
        }
5268 664e0f19 bellard
        gen_add_A0_ds_seg(s);
5269 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
5270 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
5271 2c0262af bellard
        break;
5272 2c0262af bellard
    case 0xb0 ... 0xb7: /* mov R, Ib */
5273 2c0262af bellard
        val = insn_get(s, OT_BYTE);
5274 2c0262af bellard
        gen_op_movl_T0_im(val);
5275 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
5276 2c0262af bellard
        break;
5277 2c0262af bellard
    case 0xb8 ... 0xbf: /* mov R, Iv */
5278 14ce26e7 bellard
#ifdef TARGET_X86_64
5279 14ce26e7 bellard
        if (dflag == 2) {
5280 14ce26e7 bellard
            uint64_t tmp;
5281 14ce26e7 bellard
            /* 64 bit case */
5282 14ce26e7 bellard
            tmp = ldq_code(s->pc);
5283 14ce26e7 bellard
            s->pc += 8;
5284 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
5285 14ce26e7 bellard
            gen_movtl_T0_im(tmp);
5286 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
5287 5fafdf24 ths
        } else
5288 14ce26e7 bellard
#endif
5289 14ce26e7 bellard
        {
5290 14ce26e7 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5291 14ce26e7 bellard
            val = insn_get(s, ot);
5292 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
5293 14ce26e7 bellard
            gen_op_movl_T0_im(val);
5294 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
5295 14ce26e7 bellard
        }
5296 2c0262af bellard
        break;
5297 2c0262af bellard
5298 2c0262af bellard
    case 0x91 ... 0x97: /* xchg R, EAX */
5299 7418027e Richard Henderson
    do_xchg_reg_eax:
5300 14ce26e7 bellard
        ot = dflag + OT_WORD;
5301 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
5302 2c0262af bellard
        rm = R_EAX;
5303 2c0262af bellard
        goto do_xchg_reg;
5304 2c0262af bellard
    case 0x86:
5305 2c0262af bellard
    case 0x87: /* xchg Ev, Gv */
5306 2c0262af bellard
        if ((b & 1) == 0)
5307 2c0262af bellard
            ot = OT_BYTE;
5308 2c0262af bellard
        else
5309 14ce26e7 bellard
            ot = dflag + OT_WORD;
5310 61382a50 bellard
        modrm = ldub_code(s->pc++);
5311 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5312 2c0262af bellard
        mod = (modrm >> 6) & 3;
5313 2c0262af bellard
        if (mod == 3) {
5314 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5315 2c0262af bellard
        do_xchg_reg:
5316 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
5317 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
5318 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
5319 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
5320 2c0262af bellard
        } else {
5321 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5322 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
5323 2c0262af bellard
            /* for xchg, lock is implicit */
5324 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
5325 a7812ae4 pbrook
                gen_helper_lock();
5326 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
5327 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
5328 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
5329 a7812ae4 pbrook
                gen_helper_unlock();
5330 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
5331 2c0262af bellard
        }
5332 2c0262af bellard
        break;
5333 2c0262af bellard
    case 0xc4: /* les Gv */
5334 14ce26e7 bellard
        if (CODE64(s))
5335 14ce26e7 bellard
            goto illegal_op;
5336 2c0262af bellard
        op = R_ES;
5337 2c0262af bellard
        goto do_lxx;
5338 2c0262af bellard
    case 0xc5: /* lds Gv */
5339 14ce26e7 bellard
        if (CODE64(s))
5340 14ce26e7 bellard
            goto illegal_op;
5341 2c0262af bellard
        op = R_DS;
5342 2c0262af bellard
        goto do_lxx;
5343 2c0262af bellard
    case 0x1b2: /* lss Gv */
5344 2c0262af bellard
        op = R_SS;
5345 2c0262af bellard
        goto do_lxx;
5346 2c0262af bellard
    case 0x1b4: /* lfs Gv */
5347 2c0262af bellard
        op = R_FS;
5348 2c0262af bellard
        goto do_lxx;
5349 2c0262af bellard
    case 0x1b5: /* lgs Gv */
5350 2c0262af bellard
        op = R_GS;
5351 2c0262af bellard
    do_lxx:
5352 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
5353 61382a50 bellard
        modrm = ldub_code(s->pc++);
5354 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5355 2c0262af bellard
        mod = (modrm >> 6) & 3;
5356 2c0262af bellard
        if (mod == 3)
5357 2c0262af bellard
            goto illegal_op;
5358 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5359 57fec1fe bellard
        gen_op_ld_T1_A0(ot + s->mem_index);
5360 aba9d61e bellard
        gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
5361 2c0262af bellard
        /* load the segment first to handle exceptions properly */
5362 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
5363 2c0262af bellard
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
5364 2c0262af bellard
        /* then put the data */
5365 57fec1fe bellard
        gen_op_mov_reg_T1(ot, reg);
5366 2c0262af bellard
        if (s->is_jmp) {
5367 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5368 2c0262af bellard
            gen_eob(s);
5369 2c0262af bellard
        }
5370 2c0262af bellard
        break;
5371 3b46e624 ths
5372 2c0262af bellard
        /************************/
5373 2c0262af bellard
        /* shifts */
5374 2c0262af bellard
    case 0xc0:
5375 2c0262af bellard
    case 0xc1:
5376 2c0262af bellard
        /* shift Ev,Ib */
5377 2c0262af bellard
        shift = 2;
5378 2c0262af bellard
    grp2:
5379 2c0262af bellard
        {
5380 2c0262af bellard
            if ((b & 1) == 0)
5381 2c0262af bellard
                ot = OT_BYTE;
5382 2c0262af bellard
            else
5383 14ce26e7 bellard
                ot = dflag + OT_WORD;
5384 3b46e624 ths
5385 61382a50 bellard
            modrm = ldub_code(s->pc++);
5386 2c0262af bellard
            mod = (modrm >> 6) & 3;
5387 2c0262af bellard
            op = (modrm >> 3) & 7;
5388 3b46e624 ths
5389 2c0262af bellard
            if (mod != 3) {
5390 14ce26e7 bellard
                if (shift == 2) {
5391 14ce26e7 bellard
                    s->rip_offset = 1;
5392 14ce26e7 bellard
                }
5393 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5394 2c0262af bellard
                opreg = OR_TMP0;
5395 2c0262af bellard
            } else {
5396 14ce26e7 bellard
                opreg = (modrm & 7) | REX_B(s);
5397 2c0262af bellard
            }
5398 2c0262af bellard
5399 2c0262af bellard
            /* simpler op */
5400 2c0262af bellard
            if (shift == 0) {
5401 2c0262af bellard
                gen_shift(s, op, ot, opreg, OR_ECX);
5402 2c0262af bellard
            } else {
5403 2c0262af bellard
                if (shift == 2) {
5404 61382a50 bellard
                    shift = ldub_code(s->pc++);
5405 2c0262af bellard
                }
5406 2c0262af bellard
                gen_shifti(s, op, ot, opreg, shift);
5407 2c0262af bellard
            }
5408 2c0262af bellard
        }
5409 2c0262af bellard
        break;
5410 2c0262af bellard
    case 0xd0:
5411 2c0262af bellard
    case 0xd1:
5412 2c0262af bellard
        /* shift Ev,1 */
5413 2c0262af bellard
        shift = 1;
5414 2c0262af bellard
        goto grp2;
5415 2c0262af bellard
    case 0xd2:
5416 2c0262af bellard
    case 0xd3:
5417 2c0262af bellard
        /* shift Ev,cl */
5418 2c0262af bellard
        shift = 0;
5419 2c0262af bellard
        goto grp2;
5420 2c0262af bellard
5421 2c0262af bellard
    case 0x1a4: /* shld imm */
5422 2c0262af bellard
        op = 0;
5423 2c0262af bellard
        shift = 1;
5424 2c0262af bellard
        goto do_shiftd;
5425 2c0262af bellard
    case 0x1a5: /* shld cl */
5426 2c0262af bellard
        op = 0;
5427 2c0262af bellard
        shift = 0;
5428 2c0262af bellard
        goto do_shiftd;
5429 2c0262af bellard
    case 0x1ac: /* shrd imm */
5430 2c0262af bellard
        op = 1;
5431 2c0262af bellard
        shift = 1;
5432 2c0262af bellard
        goto do_shiftd;
5433 2c0262af bellard
    case 0x1ad: /* shrd cl */
5434 2c0262af bellard
        op = 1;
5435 2c0262af bellard
        shift = 0;
5436 2c0262af bellard
    do_shiftd:
5437 14ce26e7 bellard
        ot = dflag + OT_WORD;
5438 61382a50 bellard
        modrm = ldub_code(s->pc++);
5439 2c0262af bellard
        mod = (modrm >> 6) & 3;
5440 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
5441 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5442 2c0262af bellard
        if (mod != 3) {
5443 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5444 b6abf97d bellard
            opreg = OR_TMP0;
5445 2c0262af bellard
        } else {
5446 b6abf97d bellard
            opreg = rm;
5447 2c0262af bellard
        }
5448 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
5449 3b46e624 ths
5450 2c0262af bellard
        if (shift) {
5451 61382a50 bellard
            val = ldub_code(s->pc++);
5452 b6abf97d bellard
            tcg_gen_movi_tl(cpu_T3, val);
5453 2c0262af bellard
        } else {
5454 cc739bb0 Laurent Desnogues
            tcg_gen_mov_tl(cpu_T3, cpu_regs[R_ECX]);
5455 2c0262af bellard
        }
5456 b6abf97d bellard
        gen_shiftd_rm_T1_T3(s, ot, opreg, op);
5457 2c0262af bellard
        break;
5458 2c0262af bellard
5459 2c0262af bellard
        /************************/
5460 2c0262af bellard
        /* floats */
5461 5fafdf24 ths
    case 0xd8 ... 0xdf:
5462 7eee2a50 bellard
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
5463 7eee2a50 bellard
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
5464 7eee2a50 bellard
            /* XXX: what to do if illegal op ? */
5465 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
5466 7eee2a50 bellard
            break;
5467 7eee2a50 bellard
        }
5468 61382a50 bellard
        modrm = ldub_code(s->pc++);
5469 2c0262af bellard
        mod = (modrm >> 6) & 3;
5470 2c0262af bellard
        rm = modrm & 7;
5471 2c0262af bellard
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
5472 2c0262af bellard
        if (mod != 3) {
5473 2c0262af bellard
            /* memory op */
5474 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5475 2c0262af bellard
            switch(op) {
5476 2c0262af bellard
            case 0x00 ... 0x07: /* fxxxs */
5477 2c0262af bellard
            case 0x10 ... 0x17: /* fixxxl */
5478 2c0262af bellard
            case 0x20 ... 0x27: /* fxxxl */
5479 2c0262af bellard
            case 0x30 ... 0x37: /* fixxx */
5480 2c0262af bellard
                {
5481 2c0262af bellard
                    int op1;
5482 2c0262af bellard
                    op1 = op & 7;
5483 2c0262af bellard
5484 2c0262af bellard
                    switch(op >> 4) {
5485 2c0262af bellard
                    case 0:
5486 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5487 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5488 a7812ae4 pbrook
                        gen_helper_flds_FT0(cpu_tmp2_i32);
5489 2c0262af bellard
                        break;
5490 2c0262af bellard
                    case 1:
5491 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5492 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5493 a7812ae4 pbrook
                        gen_helper_fildl_FT0(cpu_tmp2_i32);
5494 2c0262af bellard
                        break;
5495 2c0262af bellard
                    case 2:
5496 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5497 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5498 a7812ae4 pbrook
                        gen_helper_fldl_FT0(cpu_tmp1_i64);
5499 2c0262af bellard
                        break;
5500 2c0262af bellard
                    case 3:
5501 2c0262af bellard
                    default:
5502 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5503 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5504 a7812ae4 pbrook
                        gen_helper_fildl_FT0(cpu_tmp2_i32);
5505 2c0262af bellard
                        break;
5506 2c0262af bellard
                    }
5507 3b46e624 ths
5508 a7812ae4 pbrook
                    gen_helper_fp_arith_ST0_FT0(op1);
5509 2c0262af bellard
                    if (op1 == 3) {
5510 2c0262af bellard
                        /* fcomp needs pop */
5511 a7812ae4 pbrook
                        gen_helper_fpop();
5512 2c0262af bellard
                    }
5513 2c0262af bellard
                }
5514 2c0262af bellard
                break;
5515 2c0262af bellard
            case 0x08: /* flds */
5516 2c0262af bellard
            case 0x0a: /* fsts */
5517 2c0262af bellard
            case 0x0b: /* fstps */
5518 465e9838 bellard
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
5519 465e9838 bellard
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
5520 465e9838 bellard
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
5521 2c0262af bellard
                switch(op & 7) {
5522 2c0262af bellard
                case 0:
5523 2c0262af bellard
                    switch(op >> 4) {
5524 2c0262af bellard
                    case 0:
5525 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5526 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5527 a7812ae4 pbrook
                        gen_helper_flds_ST0(cpu_tmp2_i32);
5528 2c0262af bellard
                        break;
5529 2c0262af bellard
                    case 1:
5530 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5531 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5532 a7812ae4 pbrook
                        gen_helper_fildl_ST0(cpu_tmp2_i32);
5533 2c0262af bellard
                        break;
5534 2c0262af bellard
                    case 2:
5535 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5536 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5537 a7812ae4 pbrook
                        gen_helper_fldl_ST0(cpu_tmp1_i64);
5538 2c0262af bellard
                        break;
5539 2c0262af bellard
                    case 3:
5540 2c0262af bellard
                    default:
5541 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5542 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5543 a7812ae4 pbrook
                        gen_helper_fildl_ST0(cpu_tmp2_i32);
5544 2c0262af bellard
                        break;
5545 2c0262af bellard
                    }
5546 2c0262af bellard
                    break;
5547 465e9838 bellard
                case 1:
5548 19e6c4b8 bellard
                    /* XXX: the corresponding CPUID bit must be tested ! */
5549 465e9838 bellard
                    switch(op >> 4) {
5550 465e9838 bellard
                    case 1:
5551 a7812ae4 pbrook
                        gen_helper_fisttl_ST0(cpu_tmp2_i32);
5552 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5553 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5554 465e9838 bellard
                        break;
5555 465e9838 bellard
                    case 2:
5556 a7812ae4 pbrook
                        gen_helper_fisttll_ST0(cpu_tmp1_i64);
5557 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5558 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5559 465e9838 bellard
                        break;
5560 465e9838 bellard
                    case 3:
5561 465e9838 bellard
                    default:
5562 a7812ae4 pbrook
                        gen_helper_fistt_ST0(cpu_tmp2_i32);
5563 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5564 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
5565 19e6c4b8 bellard
                        break;
5566 465e9838 bellard
                    }
5567 a7812ae4 pbrook
                    gen_helper_fpop();
5568 465e9838 bellard
                    break;
5569 2c0262af bellard
                default:
5570 2c0262af bellard
                    switch(op >> 4) {
5571 2c0262af bellard
                    case 0:
5572 a7812ae4 pbrook
                        gen_helper_fsts_ST0(cpu_tmp2_i32);
5573 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5574 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5575 2c0262af bellard
                        break;
5576 2c0262af bellard
                    case 1:
5577 a7812ae4 pbrook
                        gen_helper_fistl_ST0(cpu_tmp2_i32);
5578 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5579 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5580 2c0262af bellard
                        break;
5581 2c0262af bellard
                    case 2:
5582 a7812ae4 pbrook
                        gen_helper_fstl_ST0(cpu_tmp1_i64);
5583 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5584 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5585 2c0262af bellard
                        break;
5586 2c0262af bellard
                    case 3:
5587 2c0262af bellard
                    default:
5588 a7812ae4 pbrook
                        gen_helper_fist_ST0(cpu_tmp2_i32);
5589 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5590 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
5591 2c0262af bellard
                        break;
5592 2c0262af bellard
                    }
5593 2c0262af bellard
                    if ((op & 7) == 3)
5594 a7812ae4 pbrook
                        gen_helper_fpop();
5595 2c0262af bellard
                    break;
5596 2c0262af bellard
                }
5597 2c0262af bellard
                break;
5598 2c0262af bellard
            case 0x0c: /* fldenv mem */
5599 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5600 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5601 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5602 a7812ae4 pbrook
                gen_helper_fldenv(
5603 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
5604 2c0262af bellard
                break;
5605 2c0262af bellard
            case 0x0d: /* fldcw mem */
5606 19e6c4b8 bellard
                gen_op_ld_T0_A0(OT_WORD + s->mem_index);
5607 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5608 a7812ae4 pbrook
                gen_helper_fldcw(cpu_tmp2_i32);
5609 2c0262af bellard
                break;
5610 2c0262af bellard
            case 0x0e: /* fnstenv mem */
5611 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5612 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5613 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5614 a7812ae4 pbrook
                gen_helper_fstenv(cpu_A0, tcg_const_i32(s->dflag));
5615 2c0262af bellard
                break;
5616 2c0262af bellard
            case 0x0f: /* fnstcw mem */
5617 a7812ae4 pbrook
                gen_helper_fnstcw(cpu_tmp2_i32);
5618 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5619 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
5620 2c0262af bellard
                break;
5621 2c0262af bellard
            case 0x1d: /* fldt mem */
5622 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5623 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5624 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5625 a7812ae4 pbrook
                gen_helper_fldt_ST0(cpu_A0);
5626 2c0262af bellard
                break;
5627 2c0262af bellard
            case 0x1f: /* fstpt mem */
5628 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5629 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5630 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5631 a7812ae4 pbrook
                gen_helper_fstt_ST0(cpu_A0);
5632 a7812ae4 pbrook
                gen_helper_fpop();
5633 2c0262af bellard
                break;
5634 2c0262af bellard
            case 0x2c: /* frstor mem */
5635 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5636 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5637 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5638 a7812ae4 pbrook
                gen_helper_frstor(cpu_A0, tcg_const_i32(s->dflag));
5639 2c0262af bellard
                break;
5640 2c0262af bellard
            case 0x2e: /* fnsave mem */
5641 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5642 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5643 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5644 a7812ae4 pbrook
                gen_helper_fsave(cpu_A0, tcg_const_i32(s->dflag));
5645 2c0262af bellard
                break;
5646 2c0262af bellard
            case 0x2f: /* fnstsw mem */
5647 a7812ae4 pbrook
                gen_helper_fnstsw(cpu_tmp2_i32);
5648 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5649 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
5650 2c0262af bellard
                break;
5651 2c0262af bellard
            case 0x3c: /* fbld */
5652 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5653 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5654 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5655 a7812ae4 pbrook
                gen_helper_fbld_ST0(cpu_A0);
5656 2c0262af bellard
                break;
5657 2c0262af bellard
            case 0x3e: /* fbstp */
5658 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5659 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5660 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5661 a7812ae4 pbrook
                gen_helper_fbst_ST0(cpu_A0);
5662 a7812ae4 pbrook
                gen_helper_fpop();
5663 2c0262af bellard
                break;
5664 2c0262af bellard
            case 0x3d: /* fildll */
5665 b6abf97d bellard
                tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5666 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
5667 a7812ae4 pbrook
                gen_helper_fildll_ST0(cpu_tmp1_i64);
5668 2c0262af bellard
                break;
5669 2c0262af bellard
            case 0x3f: /* fistpll */
5670 a7812ae4 pbrook
                gen_helper_fistll_ST0(cpu_tmp1_i64);
5671 b6abf97d bellard
                tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5672 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
5673 a7812ae4 pbrook
                gen_helper_fpop();
5674 2c0262af bellard
                break;
5675 2c0262af bellard
            default:
5676 2c0262af bellard
                goto illegal_op;
5677 2c0262af bellard
            }
5678 2c0262af bellard
        } else {
5679 2c0262af bellard
            /* register float ops */
5680 2c0262af bellard
            opreg = rm;
5681 2c0262af bellard
5682 2c0262af bellard
            switch(op) {
5683 2c0262af bellard
            case 0x08: /* fld sti */
5684 a7812ae4 pbrook
                gen_helper_fpush();
5685 a7812ae4 pbrook
                gen_helper_fmov_ST0_STN(tcg_const_i32((opreg + 1) & 7));
5686 2c0262af bellard
                break;
5687 2c0262af bellard
            case 0x09: /* fxchg sti */
5688 c169c906 bellard
            case 0x29: /* fxchg4 sti, undocumented op */
5689 c169c906 bellard
            case 0x39: /* fxchg7 sti, undocumented op */
5690 a7812ae4 pbrook
                gen_helper_fxchg_ST0_STN(tcg_const_i32(opreg));
5691 2c0262af bellard
                break;
5692 2c0262af bellard
            case 0x0a: /* grp d9/2 */
5693 2c0262af bellard
                switch(rm) {
5694 2c0262af bellard
                case 0: /* fnop */
5695 023fe10d bellard
                    /* check exceptions (FreeBSD FPU probe) */
5696 023fe10d bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
5697 023fe10d bellard
                        gen_op_set_cc_op(s->cc_op);
5698 14ce26e7 bellard
                    gen_jmp_im(pc_start - s->cs_base);
5699 a7812ae4 pbrook
                    gen_helper_fwait();
5700 2c0262af bellard
                    break;
5701 2c0262af bellard
                default:
5702 2c0262af bellard
                    goto illegal_op;
5703 2c0262af bellard
                }
5704 2c0262af bellard
                break;
5705 2c0262af bellard
            case 0x0c: /* grp d9/4 */
5706 2c0262af bellard
                switch(rm) {
5707 2c0262af bellard
                case 0: /* fchs */
5708 a7812ae4 pbrook
                    gen_helper_fchs_ST0();
5709 2c0262af bellard
                    break;
5710 2c0262af bellard
                case 1: /* fabs */
5711 a7812ae4 pbrook
                    gen_helper_fabs_ST0();
5712 2c0262af bellard
                    break;
5713 2c0262af bellard
                case 4: /* ftst */
5714 a7812ae4 pbrook
                    gen_helper_fldz_FT0();
5715 a7812ae4 pbrook
                    gen_helper_fcom_ST0_FT0();
5716 2c0262af bellard
                    break;
5717 2c0262af bellard
                case 5: /* fxam */
5718 a7812ae4 pbrook
                    gen_helper_fxam_ST0();
5719 2c0262af bellard
                    break;
5720 2c0262af bellard
                default:
5721 2c0262af bellard
                    goto illegal_op;
5722 2c0262af bellard
                }
5723 2c0262af bellard
                break;
5724 2c0262af bellard
            case 0x0d: /* grp d9/5 */
5725 2c0262af bellard
                {
5726 2c0262af bellard
                    switch(rm) {
5727 2c0262af bellard
                    case 0:
5728 a7812ae4 pbrook
                        gen_helper_fpush();
5729 a7812ae4 pbrook
                        gen_helper_fld1_ST0();
5730 2c0262af bellard
                        break;
5731 2c0262af bellard
                    case 1:
5732 a7812ae4 pbrook
                        gen_helper_fpush();
5733 a7812ae4 pbrook
                        gen_helper_fldl2t_ST0();
5734 2c0262af bellard
                        break;
5735 2c0262af bellard
                    case 2:
5736 a7812ae4 pbrook
                        gen_helper_fpush();
5737 a7812ae4 pbrook
                        gen_helper_fldl2e_ST0();
5738 2c0262af bellard
                        break;
5739 2c0262af bellard
                    case 3:
5740 a7812ae4 pbrook
                        gen_helper_fpush();
5741 a7812ae4 pbrook
                        gen_helper_fldpi_ST0();
5742 2c0262af bellard
                        break;
5743 2c0262af bellard
                    case 4:
5744 a7812ae4 pbrook
                        gen_helper_fpush();
5745 a7812ae4 pbrook
                        gen_helper_fldlg2_ST0();
5746 2c0262af bellard
                        break;
5747 2c0262af bellard
                    case 5:
5748 a7812ae4 pbrook
                        gen_helper_fpush();
5749 a7812ae4 pbrook
                        gen_helper_fldln2_ST0();
5750 2c0262af bellard
                        break;
5751 2c0262af bellard
                    case 6:
5752 a7812ae4 pbrook
                        gen_helper_fpush();
5753 a7812ae4 pbrook
                        gen_helper_fldz_ST0();
5754 2c0262af bellard
                        break;
5755 2c0262af bellard
                    default:
5756 2c0262af bellard
                        goto illegal_op;
5757 2c0262af bellard
                    }
5758 2c0262af bellard
                }
5759 2c0262af bellard
                break;
5760 2c0262af bellard
            case 0x0e: /* grp d9/6 */
5761 2c0262af bellard
                switch(rm) {
5762 2c0262af bellard
                case 0: /* f2xm1 */
5763 a7812ae4 pbrook
                    gen_helper_f2xm1();
5764 2c0262af bellard
                    break;
5765 2c0262af bellard
                case 1: /* fyl2x */
5766 a7812ae4 pbrook
                    gen_helper_fyl2x();
5767 2c0262af bellard
                    break;
5768 2c0262af bellard
                case 2: /* fptan */
5769 a7812ae4 pbrook
                    gen_helper_fptan();
5770 2c0262af bellard
                    break;
5771 2c0262af bellard
                case 3: /* fpatan */
5772 a7812ae4 pbrook
                    gen_helper_fpatan();
5773 2c0262af bellard
                    break;
5774 2c0262af bellard
                case 4: /* fxtract */
5775 a7812ae4 pbrook
                    gen_helper_fxtract();
5776 2c0262af bellard
                    break;
5777 2c0262af bellard
                case 5: /* fprem1 */
5778 a7812ae4 pbrook
                    gen_helper_fprem1();
5779 2c0262af bellard
                    break;
5780 2c0262af bellard
                case 6: /* fdecstp */
5781 a7812ae4 pbrook
                    gen_helper_fdecstp();
5782 2c0262af bellard
                    break;
5783 2c0262af bellard
                default:
5784 2c0262af bellard
                case 7: /* fincstp */
5785 a7812ae4 pbrook
                    gen_helper_fincstp();
5786 2c0262af bellard
                    break;
5787 2c0262af bellard
                }
5788 2c0262af bellard
                break;
5789 2c0262af bellard
            case 0x0f: /* grp d9/7 */
5790 2c0262af bellard
                switch(rm) {
5791 2c0262af bellard
                case 0: /* fprem */
5792 a7812ae4 pbrook
                    gen_helper_fprem();
5793 2c0262af bellard
                    break;
5794 2c0262af bellard
                case 1: /* fyl2xp1 */
5795 a7812ae4 pbrook
                    gen_helper_fyl2xp1();
5796 2c0262af bellard
                    break;
5797 2c0262af bellard
                case 2: /* fsqrt */
5798 a7812ae4 pbrook
                    gen_helper_fsqrt();
5799 2c0262af bellard
                    break;
5800 2c0262af bellard
                case 3: /* fsincos */
5801 a7812ae4 pbrook
                    gen_helper_fsincos();
5802 2c0262af bellard
                    break;
5803 2c0262af bellard
                case 5: /* fscale */
5804 a7812ae4 pbrook
                    gen_helper_fscale();
5805 2c0262af bellard
                    break;
5806 2c0262af bellard
                case 4: /* frndint */
5807 a7812ae4 pbrook
                    gen_helper_frndint();
5808 2c0262af bellard
                    break;
5809 2c0262af bellard
                case 6: /* fsin */
5810 a7812ae4 pbrook
                    gen_helper_fsin();
5811 2c0262af bellard
                    break;
5812 2c0262af bellard
                default:
5813 2c0262af bellard
                case 7: /* fcos */
5814 a7812ae4 pbrook
                    gen_helper_fcos();
5815 2c0262af bellard
                    break;
5816 2c0262af bellard
                }
5817 2c0262af bellard
                break;
5818 2c0262af bellard
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
5819 2c0262af bellard
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
5820 2c0262af bellard
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
5821 2c0262af bellard
                {
5822 2c0262af bellard
                    int op1;
5823 3b46e624 ths
5824 2c0262af bellard
                    op1 = op & 7;
5825 2c0262af bellard
                    if (op >= 0x20) {
5826 a7812ae4 pbrook
                        gen_helper_fp_arith_STN_ST0(op1, opreg);
5827 2c0262af bellard
                        if (op >= 0x30)
5828 a7812ae4 pbrook
                            gen_helper_fpop();
5829 2c0262af bellard
                    } else {
5830 a7812ae4 pbrook
                        gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5831 a7812ae4 pbrook
                        gen_helper_fp_arith_ST0_FT0(op1);
5832 2c0262af bellard
                    }
5833 2c0262af bellard
                }
5834 2c0262af bellard
                break;
5835 2c0262af bellard
            case 0x02: /* fcom */
5836 c169c906 bellard
            case 0x22: /* fcom2, undocumented op */
5837 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5838 a7812ae4 pbrook
                gen_helper_fcom_ST0_FT0();
5839 2c0262af bellard
                break;
5840 2c0262af bellard
            case 0x03: /* fcomp */
5841 c169c906 bellard
            case 0x23: /* fcomp3, undocumented op */
5842 c169c906 bellard
            case 0x32: /* fcomp5, undocumented op */
5843 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5844 a7812ae4 pbrook
                gen_helper_fcom_ST0_FT0();
5845 a7812ae4 pbrook
                gen_helper_fpop();
5846 2c0262af bellard
                break;
5847 2c0262af bellard
            case 0x15: /* da/5 */
5848 2c0262af bellard
                switch(rm) {
5849 2c0262af bellard
                case 1: /* fucompp */
5850 a7812ae4 pbrook
                    gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5851 a7812ae4 pbrook
                    gen_helper_fucom_ST0_FT0();
5852 a7812ae4 pbrook
                    gen_helper_fpop();
5853 a7812ae4 pbrook
                    gen_helper_fpop();
5854 2c0262af bellard
                    break;
5855 2c0262af bellard
                default:
5856 2c0262af bellard
                    goto illegal_op;
5857 2c0262af bellard
                }
5858 2c0262af bellard
                break;
5859 2c0262af bellard
            case 0x1c:
5860 2c0262af bellard
                switch(rm) {
5861 2c0262af bellard
                case 0: /* feni (287 only, just do nop here) */
5862 2c0262af bellard
                    break;
5863 2c0262af bellard
                case 1: /* fdisi (287 only, just do nop here) */
5864 2c0262af bellard
                    break;
5865 2c0262af bellard
                case 2: /* fclex */
5866 a7812ae4 pbrook
                    gen_helper_fclex();
5867 2c0262af bellard
                    break;
5868 2c0262af bellard
                case 3: /* fninit */
5869 a7812ae4 pbrook
                    gen_helper_fninit();
5870 2c0262af bellard
                    break;
5871 2c0262af bellard
                case 4: /* fsetpm (287 only, just do nop here) */
5872 2c0262af bellard
                    break;
5873 2c0262af bellard
                default:
5874 2c0262af bellard
                    goto illegal_op;
5875 2c0262af bellard
                }
5876 2c0262af bellard
                break;
5877 2c0262af bellard
            case 0x1d: /* fucomi */
5878 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5879 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5880 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5881 a7812ae4 pbrook
                gen_helper_fucomi_ST0_FT0();
5882 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5883 2c0262af bellard
                break;
5884 2c0262af bellard
            case 0x1e: /* fcomi */
5885 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5886 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5887 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5888 a7812ae4 pbrook
                gen_helper_fcomi_ST0_FT0();
5889 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5890 2c0262af bellard
                break;
5891 658c8bda bellard
            case 0x28: /* ffree sti */
5892 a7812ae4 pbrook
                gen_helper_ffree_STN(tcg_const_i32(opreg));
5893 5fafdf24 ths
                break;
5894 2c0262af bellard
            case 0x2a: /* fst sti */
5895 a7812ae4 pbrook
                gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5896 2c0262af bellard
                break;
5897 2c0262af bellard
            case 0x2b: /* fstp sti */
5898 c169c906 bellard
            case 0x0b: /* fstp1 sti, undocumented op */
5899 c169c906 bellard
            case 0x3a: /* fstp8 sti, undocumented op */
5900 c169c906 bellard
            case 0x3b: /* fstp9 sti, undocumented op */
5901 a7812ae4 pbrook
                gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5902 a7812ae4 pbrook
                gen_helper_fpop();
5903 2c0262af bellard
                break;
5904 2c0262af bellard
            case 0x2c: /* fucom st(i) */
5905 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5906 a7812ae4 pbrook
                gen_helper_fucom_ST0_FT0();
5907 2c0262af bellard
                break;
5908 2c0262af bellard
            case 0x2d: /* fucomp st(i) */
5909 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5910 a7812ae4 pbrook
                gen_helper_fucom_ST0_FT0();
5911 a7812ae4 pbrook
                gen_helper_fpop();
5912 2c0262af bellard
                break;
5913 2c0262af bellard
            case 0x33: /* de/3 */
5914 2c0262af bellard
                switch(rm) {
5915 2c0262af bellard
                case 1: /* fcompp */
5916 a7812ae4 pbrook
                    gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5917 a7812ae4 pbrook
                    gen_helper_fcom_ST0_FT0();
5918 a7812ae4 pbrook
                    gen_helper_fpop();
5919 a7812ae4 pbrook
                    gen_helper_fpop();
5920 2c0262af bellard
                    break;
5921 2c0262af bellard
                default:
5922 2c0262af bellard
                    goto illegal_op;
5923 2c0262af bellard
                }
5924 2c0262af bellard
                break;
5925 c169c906 bellard
            case 0x38: /* ffreep sti, undocumented op */
5926 a7812ae4 pbrook
                gen_helper_ffree_STN(tcg_const_i32(opreg));
5927 a7812ae4 pbrook
                gen_helper_fpop();
5928 c169c906 bellard
                break;
5929 2c0262af bellard
            case 0x3c: /* df/4 */
5930 2c0262af bellard
                switch(rm) {
5931 2c0262af bellard
                case 0:
5932 a7812ae4 pbrook
                    gen_helper_fnstsw(cpu_tmp2_i32);
5933 b6abf97d bellard
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5934 19e6c4b8 bellard
                    gen_op_mov_reg_T0(OT_WORD, R_EAX);
5935 2c0262af bellard
                    break;
5936 2c0262af bellard
                default:
5937 2c0262af bellard
                    goto illegal_op;
5938 2c0262af bellard
                }
5939 2c0262af bellard
                break;
5940 2c0262af bellard
            case 0x3d: /* fucomip */
5941 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5942 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5943 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5944 a7812ae4 pbrook
                gen_helper_fucomi_ST0_FT0();
5945 a7812ae4 pbrook
                gen_helper_fpop();
5946 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5947 2c0262af bellard
                break;
5948 2c0262af bellard
            case 0x3e: /* fcomip */
5949 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5950 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5951 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5952 a7812ae4 pbrook
                gen_helper_fcomi_ST0_FT0();
5953 a7812ae4 pbrook
                gen_helper_fpop();
5954 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5955 2c0262af bellard
                break;
5956 a2cc3b24 bellard
            case 0x10 ... 0x13: /* fcmovxx */
5957 a2cc3b24 bellard
            case 0x18 ... 0x1b:
5958 a2cc3b24 bellard
                {
5959 19e6c4b8 bellard
                    int op1, l1;
5960 d70040bc pbrook
                    static const uint8_t fcmov_cc[8] = {
5961 a2cc3b24 bellard
                        (JCC_B << 1),
5962 a2cc3b24 bellard
                        (JCC_Z << 1),
5963 a2cc3b24 bellard
                        (JCC_BE << 1),
5964 a2cc3b24 bellard
                        (JCC_P << 1),
5965 a2cc3b24 bellard
                    };
5966 1e4840bf bellard
                    op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
5967 19e6c4b8 bellard
                    l1 = gen_new_label();
5968 1e4840bf bellard
                    gen_jcc1(s, s->cc_op, op1, l1);
5969 a7812ae4 pbrook
                    gen_helper_fmov_ST0_STN(tcg_const_i32(opreg));
5970 19e6c4b8 bellard
                    gen_set_label(l1);
5971 a2cc3b24 bellard
                }
5972 a2cc3b24 bellard
                break;
5973 2c0262af bellard
            default:
5974 2c0262af bellard
                goto illegal_op;
5975 2c0262af bellard
            }
5976 2c0262af bellard
        }
5977 2c0262af bellard
        break;
5978 2c0262af bellard
        /************************/
5979 2c0262af bellard
        /* string ops */
5980 2c0262af bellard
5981 2c0262af bellard
    case 0xa4: /* movsS */
5982 2c0262af bellard
    case 0xa5:
5983 2c0262af bellard
        if ((b & 1) == 0)
5984 2c0262af bellard
            ot = OT_BYTE;
5985 2c0262af bellard
        else
5986 14ce26e7 bellard
            ot = dflag + OT_WORD;
5987 2c0262af bellard
5988 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5989 2c0262af bellard
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5990 2c0262af bellard
        } else {
5991 2c0262af bellard
            gen_movs(s, ot);
5992 2c0262af bellard
        }
5993 2c0262af bellard
        break;
5994 3b46e624 ths
5995 2c0262af bellard
    case 0xaa: /* stosS */
5996 2c0262af bellard
    case 0xab:
5997 2c0262af bellard
        if ((b & 1) == 0)
5998 2c0262af bellard
            ot = OT_BYTE;
5999 2c0262af bellard
        else
6000 14ce26e7 bellard
            ot = dflag + OT_WORD;
6001 2c0262af bellard
6002 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6003 2c0262af bellard
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6004 2c0262af bellard
        } else {
6005 2c0262af bellard
            gen_stos(s, ot);
6006 2c0262af bellard
        }
6007 2c0262af bellard
        break;
6008 2c0262af bellard
    case 0xac: /* lodsS */
6009 2c0262af bellard
    case 0xad:
6010 2c0262af bellard
        if ((b & 1) == 0)
6011 2c0262af bellard
            ot = OT_BYTE;
6012 2c0262af bellard
        else
6013 14ce26e7 bellard
            ot = dflag + OT_WORD;
6014 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6015 2c0262af bellard
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6016 2c0262af bellard
        } else {
6017 2c0262af bellard
            gen_lods(s, ot);
6018 2c0262af bellard
        }
6019 2c0262af bellard
        break;
6020 2c0262af bellard
    case 0xae: /* scasS */
6021 2c0262af bellard
    case 0xaf:
6022 2c0262af bellard
        if ((b & 1) == 0)
6023 2c0262af bellard
            ot = OT_BYTE;
6024 2c0262af bellard
        else
6025 14ce26e7 bellard
            ot = dflag + OT_WORD;
6026 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
6027 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
6028 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
6029 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
6030 2c0262af bellard
        } else {
6031 2c0262af bellard
            gen_scas(s, ot);
6032 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
6033 2c0262af bellard
        }
6034 2c0262af bellard
        break;
6035 2c0262af bellard
6036 2c0262af bellard
    case 0xa6: /* cmpsS */
6037 2c0262af bellard
    case 0xa7:
6038 2c0262af bellard
        if ((b & 1) == 0)
6039 2c0262af bellard
            ot = OT_BYTE;
6040 2c0262af bellard
        else
6041 14ce26e7 bellard
            ot = dflag + OT_WORD;
6042 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
6043 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
6044 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
6045 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
6046 2c0262af bellard
        } else {
6047 2c0262af bellard
            gen_cmps(s, ot);
6048 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
6049 2c0262af bellard
        }
6050 2c0262af bellard
        break;
6051 2c0262af bellard
    case 0x6c: /* insS */
6052 2c0262af bellard
    case 0x6d:
6053 f115e911 bellard
        if ((b & 1) == 0)
6054 f115e911 bellard
            ot = OT_BYTE;
6055 f115e911 bellard
        else
6056 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6057 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6058 0573fbfc ths
        gen_op_andl_T0_ffff();
6059 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base, 
6060 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
6061 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6062 f115e911 bellard
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6063 2c0262af bellard
        } else {
6064 f115e911 bellard
            gen_ins(s, ot);
6065 2e70f6ef pbrook
            if (use_icount) {
6066 2e70f6ef pbrook
                gen_jmp(s, s->pc - s->cs_base);
6067 2e70f6ef pbrook
            }
6068 2c0262af bellard
        }
6069 2c0262af bellard
        break;
6070 2c0262af bellard
    case 0x6e: /* outsS */
6071 2c0262af bellard
    case 0x6f:
6072 f115e911 bellard
        if ((b & 1) == 0)
6073 f115e911 bellard
            ot = OT_BYTE;
6074 f115e911 bellard
        else
6075 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6076 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6077 0573fbfc ths
        gen_op_andl_T0_ffff();
6078 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6079 b8b6a50b bellard
                     svm_is_rep(prefixes) | 4);
6080 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6081 f115e911 bellard
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6082 2c0262af bellard
        } else {
6083 f115e911 bellard
            gen_outs(s, ot);
6084 2e70f6ef pbrook
            if (use_icount) {
6085 2e70f6ef pbrook
                gen_jmp(s, s->pc - s->cs_base);
6086 2e70f6ef pbrook
            }
6087 2c0262af bellard
        }
6088 2c0262af bellard
        break;
6089 2c0262af bellard
6090 2c0262af bellard
        /************************/
6091 2c0262af bellard
        /* port I/O */
6092 0573fbfc ths
6093 2c0262af bellard
    case 0xe4:
6094 2c0262af bellard
    case 0xe5:
6095 f115e911 bellard
        if ((b & 1) == 0)
6096 f115e911 bellard
            ot = OT_BYTE;
6097 f115e911 bellard
        else
6098 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6099 f115e911 bellard
        val = ldub_code(s->pc++);
6100 f115e911 bellard
        gen_op_movl_T0_im(val);
6101 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6102 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6103 2e70f6ef pbrook
        if (use_icount)
6104 2e70f6ef pbrook
            gen_io_start();
6105 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6106 a7812ae4 pbrook
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6107 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
6108 2e70f6ef pbrook
        if (use_icount) {
6109 2e70f6ef pbrook
            gen_io_end();
6110 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6111 2e70f6ef pbrook
        }
6112 2c0262af bellard
        break;
6113 2c0262af bellard
    case 0xe6:
6114 2c0262af bellard
    case 0xe7:
6115 f115e911 bellard
        if ((b & 1) == 0)
6116 f115e911 bellard
            ot = OT_BYTE;
6117 f115e911 bellard
        else
6118 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6119 f115e911 bellard
        val = ldub_code(s->pc++);
6120 f115e911 bellard
        gen_op_movl_T0_im(val);
6121 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6122 b8b6a50b bellard
                     svm_is_rep(prefixes));
6123 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6124 b8b6a50b bellard
6125 2e70f6ef pbrook
        if (use_icount)
6126 2e70f6ef pbrook
            gen_io_start();
6127 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6128 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6129 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6130 a7812ae4 pbrook
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6131 2e70f6ef pbrook
        if (use_icount) {
6132 2e70f6ef pbrook
            gen_io_end();
6133 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6134 2e70f6ef pbrook
        }
6135 2c0262af bellard
        break;
6136 2c0262af bellard
    case 0xec:
6137 2c0262af bellard
    case 0xed:
6138 f115e911 bellard
        if ((b & 1) == 0)
6139 f115e911 bellard
            ot = OT_BYTE;
6140 f115e911 bellard
        else
6141 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6142 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6143 4f31916f bellard
        gen_op_andl_T0_ffff();
6144 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6145 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6146 2e70f6ef pbrook
        if (use_icount)
6147 2e70f6ef pbrook
            gen_io_start();
6148 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6149 a7812ae4 pbrook
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6150 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
6151 2e70f6ef pbrook
        if (use_icount) {
6152 2e70f6ef pbrook
            gen_io_end();
6153 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6154 2e70f6ef pbrook
        }
6155 2c0262af bellard
        break;
6156 2c0262af bellard
    case 0xee:
6157 2c0262af bellard
    case 0xef:
6158 f115e911 bellard
        if ((b & 1) == 0)
6159 f115e911 bellard
            ot = OT_BYTE;
6160 f115e911 bellard
        else
6161 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6162 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6163 4f31916f bellard
        gen_op_andl_T0_ffff();
6164 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6165 b8b6a50b bellard
                     svm_is_rep(prefixes));
6166 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6167 b8b6a50b bellard
6168 2e70f6ef pbrook
        if (use_icount)
6169 2e70f6ef pbrook
            gen_io_start();
6170 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6171 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6172 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6173 a7812ae4 pbrook
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6174 2e70f6ef pbrook
        if (use_icount) {
6175 2e70f6ef pbrook
            gen_io_end();
6176 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6177 2e70f6ef pbrook
        }
6178 2c0262af bellard
        break;
6179 2c0262af bellard
6180 2c0262af bellard
        /************************/
6181 2c0262af bellard
        /* control */
6182 2c0262af bellard
    case 0xc2: /* ret im */
6183 61382a50 bellard
        val = ldsw_code(s->pc);
6184 2c0262af bellard
        s->pc += 2;
6185 2c0262af bellard
        gen_pop_T0(s);
6186 8f091a59 bellard
        if (CODE64(s) && s->dflag)
6187 8f091a59 bellard
            s->dflag = 2;
6188 2c0262af bellard
        gen_stack_update(s, val + (2 << s->dflag));
6189 2c0262af bellard
        if (s->dflag == 0)
6190 2c0262af bellard
            gen_op_andl_T0_ffff();
6191 2c0262af bellard
        gen_op_jmp_T0();
6192 2c0262af bellard
        gen_eob(s);
6193 2c0262af bellard
        break;
6194 2c0262af bellard
    case 0xc3: /* ret */
6195 2c0262af bellard
        gen_pop_T0(s);
6196 2c0262af bellard
        gen_pop_update(s);
6197 2c0262af bellard
        if (s->dflag == 0)
6198 2c0262af bellard
            gen_op_andl_T0_ffff();
6199 2c0262af bellard
        gen_op_jmp_T0();
6200 2c0262af bellard
        gen_eob(s);
6201 2c0262af bellard
        break;
6202 2c0262af bellard
    case 0xca: /* lret im */
6203 61382a50 bellard
        val = ldsw_code(s->pc);
6204 2c0262af bellard
        s->pc += 2;
6205 2c0262af bellard
    do_lret:
6206 2c0262af bellard
        if (s->pe && !s->vm86) {
6207 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6208 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6209 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6210 a7812ae4 pbrook
            gen_helper_lret_protected(tcg_const_i32(s->dflag),
6211 a7812ae4 pbrook
                                      tcg_const_i32(val));
6212 2c0262af bellard
        } else {
6213 2c0262af bellard
            gen_stack_A0(s);
6214 2c0262af bellard
            /* pop offset */
6215 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6216 2c0262af bellard
            if (s->dflag == 0)
6217 2c0262af bellard
                gen_op_andl_T0_ffff();
6218 2c0262af bellard
            /* NOTE: keeping EIP updated is not a problem in case of
6219 2c0262af bellard
               exception */
6220 2c0262af bellard
            gen_op_jmp_T0();
6221 2c0262af bellard
            /* pop selector */
6222 2c0262af bellard
            gen_op_addl_A0_im(2 << s->dflag);
6223 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6224 3bd7da9e bellard
            gen_op_movl_seg_T0_vm(R_CS);
6225 2c0262af bellard
            /* add stack offset */
6226 2c0262af bellard
            gen_stack_update(s, val + (4 << s->dflag));
6227 2c0262af bellard
        }
6228 2c0262af bellard
        gen_eob(s);
6229 2c0262af bellard
        break;
6230 2c0262af bellard
    case 0xcb: /* lret */
6231 2c0262af bellard
        val = 0;
6232 2c0262af bellard
        goto do_lret;
6233 2c0262af bellard
    case 0xcf: /* iret */
6234 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
6235 2c0262af bellard
        if (!s->pe) {
6236 2c0262af bellard
            /* real mode */
6237 a7812ae4 pbrook
            gen_helper_iret_real(tcg_const_i32(s->dflag));
6238 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6239 f115e911 bellard
        } else if (s->vm86) {
6240 f115e911 bellard
            if (s->iopl != 3) {
6241 f115e911 bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6242 f115e911 bellard
            } else {
6243 a7812ae4 pbrook
                gen_helper_iret_real(tcg_const_i32(s->dflag));
6244 f115e911 bellard
                s->cc_op = CC_OP_EFLAGS;
6245 f115e911 bellard
            }
6246 2c0262af bellard
        } else {
6247 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6248 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6249 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6250 a7812ae4 pbrook
            gen_helper_iret_protected(tcg_const_i32(s->dflag), 
6251 a7812ae4 pbrook
                                      tcg_const_i32(s->pc - s->cs_base));
6252 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6253 2c0262af bellard
        }
6254 2c0262af bellard
        gen_eob(s);
6255 2c0262af bellard
        break;
6256 2c0262af bellard
    case 0xe8: /* call im */
6257 2c0262af bellard
        {
6258 14ce26e7 bellard
            if (dflag)
6259 14ce26e7 bellard
                tval = (int32_t)insn_get(s, OT_LONG);
6260 14ce26e7 bellard
            else
6261 14ce26e7 bellard
                tval = (int16_t)insn_get(s, OT_WORD);
6262 2c0262af bellard
            next_eip = s->pc - s->cs_base;
6263 14ce26e7 bellard
            tval += next_eip;
6264 2c0262af bellard
            if (s->dflag == 0)
6265 14ce26e7 bellard
                tval &= 0xffff;
6266 99596385 Aurelien Jarno
            else if(!CODE64(s))
6267 99596385 Aurelien Jarno
                tval &= 0xffffffff;
6268 14ce26e7 bellard
            gen_movtl_T0_im(next_eip);
6269 2c0262af bellard
            gen_push_T0(s);
6270 14ce26e7 bellard
            gen_jmp(s, tval);
6271 2c0262af bellard
        }
6272 2c0262af bellard
        break;
6273 2c0262af bellard
    case 0x9a: /* lcall im */
6274 2c0262af bellard
        {
6275 2c0262af bellard
            unsigned int selector, offset;
6276 3b46e624 ths
6277 14ce26e7 bellard
            if (CODE64(s))
6278 14ce26e7 bellard
                goto illegal_op;
6279 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
6280 2c0262af bellard
            offset = insn_get(s, ot);
6281 2c0262af bellard
            selector = insn_get(s, OT_WORD);
6282 3b46e624 ths
6283 2c0262af bellard
            gen_op_movl_T0_im(selector);
6284 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
6285 2c0262af bellard
        }
6286 2c0262af bellard
        goto do_lcall;
6287 ecada8a2 bellard
    case 0xe9: /* jmp im */
6288 14ce26e7 bellard
        if (dflag)
6289 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
6290 14ce26e7 bellard
        else
6291 14ce26e7 bellard
            tval = (int16_t)insn_get(s, OT_WORD);
6292 14ce26e7 bellard
        tval += s->pc - s->cs_base;
6293 2c0262af bellard
        if (s->dflag == 0)
6294 14ce26e7 bellard
            tval &= 0xffff;
6295 32938e12 aurel32
        else if(!CODE64(s))
6296 32938e12 aurel32
            tval &= 0xffffffff;
6297 14ce26e7 bellard
        gen_jmp(s, tval);
6298 2c0262af bellard
        break;
6299 2c0262af bellard
    case 0xea: /* ljmp im */
6300 2c0262af bellard
        {
6301 2c0262af bellard
            unsigned int selector, offset;
6302 2c0262af bellard
6303 14ce26e7 bellard
            if (CODE64(s))
6304 14ce26e7 bellard
                goto illegal_op;
6305 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
6306 2c0262af bellard
            offset = insn_get(s, ot);
6307 2c0262af bellard
            selector = insn_get(s, OT_WORD);
6308 3b46e624 ths
6309 2c0262af bellard
            gen_op_movl_T0_im(selector);
6310 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
6311 2c0262af bellard
        }
6312 2c0262af bellard
        goto do_ljmp;
6313 2c0262af bellard
    case 0xeb: /* jmp Jb */
6314 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
6315 14ce26e7 bellard
        tval += s->pc - s->cs_base;
6316 2c0262af bellard
        if (s->dflag == 0)
6317 14ce26e7 bellard
            tval &= 0xffff;
6318 14ce26e7 bellard
        gen_jmp(s, tval);
6319 2c0262af bellard
        break;
6320 2c0262af bellard
    case 0x70 ... 0x7f: /* jcc Jb */
6321 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
6322 2c0262af bellard
        goto do_jcc;
6323 2c0262af bellard
    case 0x180 ... 0x18f: /* jcc Jv */
6324 2c0262af bellard
        if (dflag) {
6325 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
6326 2c0262af bellard
        } else {
6327 5fafdf24 ths
            tval = (int16_t)insn_get(s, OT_WORD);
6328 2c0262af bellard
        }
6329 2c0262af bellard
    do_jcc:
6330 2c0262af bellard
        next_eip = s->pc - s->cs_base;
6331 14ce26e7 bellard
        tval += next_eip;
6332 2c0262af bellard
        if (s->dflag == 0)
6333 14ce26e7 bellard
            tval &= 0xffff;
6334 14ce26e7 bellard
        gen_jcc(s, b, tval, next_eip);
6335 2c0262af bellard
        break;
6336 2c0262af bellard
6337 2c0262af bellard
    case 0x190 ... 0x19f: /* setcc Gv */
6338 61382a50 bellard
        modrm = ldub_code(s->pc++);
6339 2c0262af bellard
        gen_setcc(s, b);
6340 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
6341 2c0262af bellard
        break;
6342 2c0262af bellard
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
6343 8e1c85e3 bellard
        {
6344 8e1c85e3 bellard
            int l1;
6345 1e4840bf bellard
            TCGv t0;
6346 1e4840bf bellard
6347 8e1c85e3 bellard
            ot = dflag + OT_WORD;
6348 8e1c85e3 bellard
            modrm = ldub_code(s->pc++);
6349 8e1c85e3 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6350 8e1c85e3 bellard
            mod = (modrm >> 6) & 3;
6351 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
6352 8e1c85e3 bellard
            if (mod != 3) {
6353 8e1c85e3 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6354 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
6355 8e1c85e3 bellard
            } else {
6356 8e1c85e3 bellard
                rm = (modrm & 7) | REX_B(s);
6357 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
6358 8e1c85e3 bellard
            }
6359 8e1c85e3 bellard
#ifdef TARGET_X86_64
6360 8e1c85e3 bellard
            if (ot == OT_LONG) {
6361 8e1c85e3 bellard
                /* XXX: specific Intel behaviour ? */
6362 8e1c85e3 bellard
                l1 = gen_new_label();
6363 8e1c85e3 bellard
                gen_jcc1(s, s->cc_op, b ^ 1, l1);
6364 cc739bb0 Laurent Desnogues
                tcg_gen_mov_tl(cpu_regs[reg], t0);
6365 8e1c85e3 bellard
                gen_set_label(l1);
6366 cc739bb0 Laurent Desnogues
                tcg_gen_ext32u_tl(cpu_regs[reg], cpu_regs[reg]);
6367 8e1c85e3 bellard
            } else
6368 8e1c85e3 bellard
#endif
6369 8e1c85e3 bellard
            {
6370 8e1c85e3 bellard
                l1 = gen_new_label();
6371 8e1c85e3 bellard
                gen_jcc1(s, s->cc_op, b ^ 1, l1);
6372 1e4840bf bellard
                gen_op_mov_reg_v(ot, reg, t0);
6373 8e1c85e3 bellard
                gen_set_label(l1);
6374 8e1c85e3 bellard
            }
6375 1e4840bf bellard
            tcg_temp_free(t0);
6376 2c0262af bellard
        }
6377 2c0262af bellard
        break;
6378 3b46e624 ths
6379 2c0262af bellard
        /************************/
6380 2c0262af bellard
        /* flags */
6381 2c0262af bellard
    case 0x9c: /* pushf */
6382 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
6383 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
6384 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6385 2c0262af bellard
        } else {
6386 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6387 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6388 a7812ae4 pbrook
            gen_helper_read_eflags(cpu_T[0]);
6389 2c0262af bellard
            gen_push_T0(s);
6390 2c0262af bellard
        }
6391 2c0262af bellard
        break;
6392 2c0262af bellard
    case 0x9d: /* popf */
6393 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
6394 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
6395 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6396 2c0262af bellard
        } else {
6397 2c0262af bellard
            gen_pop_T0(s);
6398 2c0262af bellard
            if (s->cpl == 0) {
6399 2c0262af bellard
                if (s->dflag) {
6400 a7812ae4 pbrook
                    gen_helper_write_eflags(cpu_T[0],
6401 bd7a7b33 bellard
                                       tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK)));
6402 2c0262af bellard
                } else {
6403 a7812ae4 pbrook
                    gen_helper_write_eflags(cpu_T[0],
6404 bd7a7b33 bellard
                                       tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff));
6405 2c0262af bellard
                }
6406 2c0262af bellard
            } else {
6407 4136f33c bellard
                if (s->cpl <= s->iopl) {
6408 4136f33c bellard
                    if (s->dflag) {
6409 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6410 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK)));
6411 4136f33c bellard
                    } else {
6412 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6413 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff));
6414 4136f33c bellard
                    }
6415 2c0262af bellard
                } else {
6416 4136f33c bellard
                    if (s->dflag) {
6417 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6418 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK)));
6419 4136f33c bellard
                    } else {
6420 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6421 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff));
6422 4136f33c bellard
                    }
6423 2c0262af bellard
                }
6424 2c0262af bellard
            }
6425 2c0262af bellard
            gen_pop_update(s);
6426 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6427 2c0262af bellard
            /* abort translation because TF flag may change */
6428 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
6429 2c0262af bellard
            gen_eob(s);
6430 2c0262af bellard
        }
6431 2c0262af bellard
        break;
6432 2c0262af bellard
    case 0x9e: /* sahf */
6433 12e26b75 bellard
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6434 14ce26e7 bellard
            goto illegal_op;
6435 57fec1fe bellard
        gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
6436 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6437 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6438 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6439 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
6440 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
6441 bd7a7b33 bellard
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
6442 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6443 2c0262af bellard
        break;
6444 2c0262af bellard
    case 0x9f: /* lahf */
6445 12e26b75 bellard
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6446 14ce26e7 bellard
            goto illegal_op;
6447 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6448 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6449 bd7a7b33 bellard
        gen_compute_eflags(cpu_T[0]);
6450 bd7a7b33 bellard
        /* Note: gen_compute_eflags() only gives the condition codes */
6451 bd7a7b33 bellard
        tcg_gen_ori_tl(cpu_T[0], cpu_T[0], 0x02);
6452 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_AH);
6453 2c0262af bellard
        break;
6454 2c0262af bellard
    case 0xf5: /* cmc */
6455 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6456 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6457 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6458 bd7a7b33 bellard
        tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6459 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6460 2c0262af bellard
        break;
6461 2c0262af bellard
    case 0xf8: /* clc */
6462 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6463 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6464 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6465 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
6466 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6467 2c0262af bellard
        break;
6468 2c0262af bellard
    case 0xf9: /* stc */
6469 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6470 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6471 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6472 bd7a7b33 bellard
        tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6473 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6474 2c0262af bellard
        break;
6475 2c0262af bellard
    case 0xfc: /* cld */
6476 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6477 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6478 2c0262af bellard
        break;
6479 2c0262af bellard
    case 0xfd: /* std */
6480 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
6481 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6482 2c0262af bellard
        break;
6483 2c0262af bellard
6484 2c0262af bellard
        /************************/
6485 2c0262af bellard
        /* bit operations */
6486 2c0262af bellard
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
6487 14ce26e7 bellard
        ot = dflag + OT_WORD;
6488 61382a50 bellard
        modrm = ldub_code(s->pc++);
6489 33698e5f bellard
        op = (modrm >> 3) & 7;
6490 2c0262af bellard
        mod = (modrm >> 6) & 3;
6491 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
6492 2c0262af bellard
        if (mod != 3) {
6493 14ce26e7 bellard
            s->rip_offset = 1;
6494 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6495 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
6496 2c0262af bellard
        } else {
6497 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
6498 2c0262af bellard
        }
6499 2c0262af bellard
        /* load shift */
6500 61382a50 bellard
        val = ldub_code(s->pc++);
6501 2c0262af bellard
        gen_op_movl_T1_im(val);
6502 2c0262af bellard
        if (op < 4)
6503 2c0262af bellard
            goto illegal_op;
6504 2c0262af bellard
        op -= 4;
6505 f484d386 bellard
        goto bt_op;
6506 2c0262af bellard
    case 0x1a3: /* bt Gv, Ev */
6507 2c0262af bellard
        op = 0;
6508 2c0262af bellard
        goto do_btx;
6509 2c0262af bellard
    case 0x1ab: /* bts */
6510 2c0262af bellard
        op = 1;
6511 2c0262af bellard
        goto do_btx;
6512 2c0262af bellard
    case 0x1b3: /* btr */
6513 2c0262af bellard
        op = 2;
6514 2c0262af bellard
        goto do_btx;
6515 2c0262af bellard
    case 0x1bb: /* btc */
6516 2c0262af bellard
        op = 3;
6517 2c0262af bellard
    do_btx:
6518 14ce26e7 bellard
        ot = dflag + OT_WORD;
6519 61382a50 bellard
        modrm = ldub_code(s->pc++);
6520 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
6521 2c0262af bellard
        mod = (modrm >> 6) & 3;
6522 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
6523 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 1, reg);
6524 2c0262af bellard
        if (mod != 3) {
6525 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6526 2c0262af bellard
            /* specific case: we need to add a displacement */
6527 f484d386 bellard
            gen_exts(ot, cpu_T[1]);
6528 f484d386 bellard
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
6529 f484d386 bellard
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
6530 f484d386 bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
6531 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
6532 2c0262af bellard
        } else {
6533 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
6534 2c0262af bellard
        }
6535 f484d386 bellard
    bt_op:
6536 f484d386 bellard
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
6537 f484d386 bellard
        switch(op) {
6538 f484d386 bellard
        case 0:
6539 f484d386 bellard
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
6540 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6541 f484d386 bellard
            break;
6542 f484d386 bellard
        case 1:
6543 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6544 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6545 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6546 f484d386 bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6547 f484d386 bellard
            break;
6548 f484d386 bellard
        case 2:
6549 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6550 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6551 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6552 f484d386 bellard
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
6553 f484d386 bellard
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6554 f484d386 bellard
            break;
6555 f484d386 bellard
        default:
6556 f484d386 bellard
        case 3:
6557 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6558 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6559 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6560 f484d386 bellard
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6561 f484d386 bellard
            break;
6562 f484d386 bellard
        }
6563 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
6564 2c0262af bellard
        if (op != 0) {
6565 2c0262af bellard
            if (mod != 3)
6566 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
6567 2c0262af bellard
            else
6568 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
6569 f484d386 bellard
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
6570 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6571 2c0262af bellard
        }
6572 2c0262af bellard
        break;
6573 2c0262af bellard
    case 0x1bc: /* bsf */
6574 2c0262af bellard
    case 0x1bd: /* bsr */
6575 6191b059 bellard
        {
6576 6191b059 bellard
            int label1;
6577 1e4840bf bellard
            TCGv t0;
6578 1e4840bf bellard
6579 6191b059 bellard
            ot = dflag + OT_WORD;
6580 6191b059 bellard
            modrm = ldub_code(s->pc++);
6581 6191b059 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6582 31501a71 Andre Przywara
            gen_ldst_modrm(s,modrm, ot, OR_TMP0, 0);
6583 6191b059 bellard
            gen_extu(ot, cpu_T[0]);
6584 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
6585 1e4840bf bellard
            tcg_gen_mov_tl(t0, cpu_T[0]);
6586 31501a71 Andre Przywara
            if ((b & 1) && (prefixes & PREFIX_REPZ) &&
6587 31501a71 Andre Przywara
                (s->cpuid_ext3_features & CPUID_EXT3_ABM)) {
6588 31501a71 Andre Przywara
                switch(ot) {
6589 31501a71 Andre Przywara
                case OT_WORD: gen_helper_lzcnt(cpu_T[0], t0,
6590 31501a71 Andre Przywara
                    tcg_const_i32(16)); break;
6591 31501a71 Andre Przywara
                case OT_LONG: gen_helper_lzcnt(cpu_T[0], t0,
6592 31501a71 Andre Przywara
                    tcg_const_i32(32)); break;
6593 31501a71 Andre Przywara
                case OT_QUAD: gen_helper_lzcnt(cpu_T[0], t0,
6594 31501a71 Andre Przywara
                    tcg_const_i32(64)); break;
6595 31501a71 Andre Przywara
                }
6596 31501a71 Andre Przywara
                gen_op_mov_reg_T0(ot, reg);
6597 6191b059 bellard
            } else {
6598 31501a71 Andre Przywara
                label1 = gen_new_label();
6599 31501a71 Andre Przywara
                tcg_gen_movi_tl(cpu_cc_dst, 0);
6600 31501a71 Andre Przywara
                tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, label1);
6601 31501a71 Andre Przywara
                if (b & 1) {
6602 31501a71 Andre Przywara
                    gen_helper_bsr(cpu_T[0], t0);
6603 31501a71 Andre Przywara
                } else {
6604 31501a71 Andre Przywara
                    gen_helper_bsf(cpu_T[0], t0);
6605 31501a71 Andre Przywara
                }
6606 31501a71 Andre Przywara
                gen_op_mov_reg_T0(ot, reg);
6607 31501a71 Andre Przywara
                tcg_gen_movi_tl(cpu_cc_dst, 1);
6608 31501a71 Andre Przywara
                gen_set_label(label1);
6609 31501a71 Andre Przywara
                tcg_gen_discard_tl(cpu_cc_src);
6610 31501a71 Andre Przywara
                s->cc_op = CC_OP_LOGICB + ot;
6611 6191b059 bellard
            }
6612 1e4840bf bellard
            tcg_temp_free(t0);
6613 6191b059 bellard
        }
6614 2c0262af bellard
        break;
6615 2c0262af bellard
        /************************/
6616 2c0262af bellard
        /* bcd */
6617 2c0262af bellard
    case 0x27: /* daa */
6618 14ce26e7 bellard
        if (CODE64(s))
6619 14ce26e7 bellard
            goto illegal_op;
6620 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6621 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6622 a7812ae4 pbrook
        gen_helper_daa();
6623 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6624 2c0262af bellard
        break;
6625 2c0262af bellard
    case 0x2f: /* das */
6626 14ce26e7 bellard
        if (CODE64(s))
6627 14ce26e7 bellard
            goto illegal_op;
6628 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6629 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6630 a7812ae4 pbrook
        gen_helper_das();
6631 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6632 2c0262af bellard
        break;
6633 2c0262af bellard
    case 0x37: /* aaa */
6634 14ce26e7 bellard
        if (CODE64(s))
6635 14ce26e7 bellard
            goto illegal_op;
6636 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6637 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6638 a7812ae4 pbrook
        gen_helper_aaa();
6639 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6640 2c0262af bellard
        break;
6641 2c0262af bellard
    case 0x3f: /* aas */
6642 14ce26e7 bellard
        if (CODE64(s))
6643 14ce26e7 bellard
            goto illegal_op;
6644 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6645 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6646 a7812ae4 pbrook
        gen_helper_aas();
6647 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6648 2c0262af bellard
        break;
6649 2c0262af bellard
    case 0xd4: /* aam */
6650 14ce26e7 bellard
        if (CODE64(s))
6651 14ce26e7 bellard
            goto illegal_op;
6652 61382a50 bellard
        val = ldub_code(s->pc++);
6653 b6d7c3db ths
        if (val == 0) {
6654 b6d7c3db ths
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
6655 b6d7c3db ths
        } else {
6656 a7812ae4 pbrook
            gen_helper_aam(tcg_const_i32(val));
6657 b6d7c3db ths
            s->cc_op = CC_OP_LOGICB;
6658 b6d7c3db ths
        }
6659 2c0262af bellard
        break;
6660 2c0262af bellard
    case 0xd5: /* aad */
6661 14ce26e7 bellard
        if (CODE64(s))
6662 14ce26e7 bellard
            goto illegal_op;
6663 61382a50 bellard
        val = ldub_code(s->pc++);
6664 a7812ae4 pbrook
        gen_helper_aad(tcg_const_i32(val));
6665 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
6666 2c0262af bellard
        break;
6667 2c0262af bellard
        /************************/
6668 2c0262af bellard
        /* misc */
6669 2c0262af bellard
    case 0x90: /* nop */
6670 ab1f142b bellard
        /* XXX: correct lock test for all insn */
6671 7418027e Richard Henderson
        if (prefixes & PREFIX_LOCK) {
6672 ab1f142b bellard
            goto illegal_op;
6673 7418027e Richard Henderson
        }
6674 7418027e Richard Henderson
        /* If REX_B is set, then this is xchg eax, r8d, not a nop.  */
6675 7418027e Richard Henderson
        if (REX_B(s)) {
6676 7418027e Richard Henderson
            goto do_xchg_reg_eax;
6677 7418027e Richard Henderson
        }
6678 0573fbfc ths
        if (prefixes & PREFIX_REPZ) {
6679 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
6680 0573fbfc ths
        }
6681 2c0262af bellard
        break;
6682 2c0262af bellard
    case 0x9b: /* fwait */
6683 5fafdf24 ths
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
6684 7eee2a50 bellard
            (HF_MP_MASK | HF_TS_MASK)) {
6685 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6686 2ee73ac3 bellard
        } else {
6687 2ee73ac3 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6688 2ee73ac3 bellard
                gen_op_set_cc_op(s->cc_op);
6689 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6690 a7812ae4 pbrook
            gen_helper_fwait();
6691 7eee2a50 bellard
        }
6692 2c0262af bellard
        break;
6693 2c0262af bellard
    case 0xcc: /* int3 */
6694 2c0262af bellard
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
6695 2c0262af bellard
        break;
6696 2c0262af bellard
    case 0xcd: /* int N */
6697 61382a50 bellard
        val = ldub_code(s->pc++);
6698 f115e911 bellard
        if (s->vm86 && s->iopl != 3) {
6699 5fafdf24 ths
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6700 f115e911 bellard
        } else {
6701 f115e911 bellard
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
6702 f115e911 bellard
        }
6703 2c0262af bellard
        break;
6704 2c0262af bellard
    case 0xce: /* into */
6705 14ce26e7 bellard
        if (CODE64(s))
6706 14ce26e7 bellard
            goto illegal_op;
6707 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6708 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6709 a8ede8ba bellard
        gen_jmp_im(pc_start - s->cs_base);
6710 a7812ae4 pbrook
        gen_helper_into(tcg_const_i32(s->pc - pc_start));
6711 2c0262af bellard
        break;
6712 0b97134b aurel32
#ifdef WANT_ICEBP
6713 2c0262af bellard
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
6714 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
6715 aba9d61e bellard
#if 1
6716 2c0262af bellard
        gen_debug(s, pc_start - s->cs_base);
6717 aba9d61e bellard
#else
6718 aba9d61e bellard
        /* start debug */
6719 aba9d61e bellard
        tb_flush(cpu_single_env);
6720 aba9d61e bellard
        cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
6721 aba9d61e bellard
#endif
6722 2c0262af bellard
        break;
6723 0b97134b aurel32
#endif
6724 2c0262af bellard
    case 0xfa: /* cli */
6725 2c0262af bellard
        if (!s->vm86) {
6726 2c0262af bellard
            if (s->cpl <= s->iopl) {
6727 a7812ae4 pbrook
                gen_helper_cli();
6728 2c0262af bellard
            } else {
6729 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6730 2c0262af bellard
            }
6731 2c0262af bellard
        } else {
6732 2c0262af bellard
            if (s->iopl == 3) {
6733 a7812ae4 pbrook
                gen_helper_cli();
6734 2c0262af bellard
            } else {
6735 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6736 2c0262af bellard
            }
6737 2c0262af bellard
        }
6738 2c0262af bellard
        break;
6739 2c0262af bellard
    case 0xfb: /* sti */
6740 2c0262af bellard
        if (!s->vm86) {
6741 2c0262af bellard
            if (s->cpl <= s->iopl) {
6742 2c0262af bellard
            gen_sti:
6743 a7812ae4 pbrook
                gen_helper_sti();
6744 2c0262af bellard
                /* interruptions are enabled only the first insn after sti */
6745 a2cc3b24 bellard
                /* If several instructions disable interrupts, only the
6746 a2cc3b24 bellard
                   _first_ does it */
6747 a2cc3b24 bellard
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
6748 a7812ae4 pbrook
                    gen_helper_set_inhibit_irq();
6749 2c0262af bellard
                /* give a chance to handle pending irqs */
6750 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
6751 2c0262af bellard
                gen_eob(s);
6752 2c0262af bellard
            } else {
6753 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6754 2c0262af bellard
            }
6755 2c0262af bellard
        } else {
6756 2c0262af bellard
            if (s->iopl == 3) {
6757 2c0262af bellard
                goto gen_sti;
6758 2c0262af bellard
            } else {
6759 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6760 2c0262af bellard
            }
6761 2c0262af bellard
        }
6762 2c0262af bellard
        break;
6763 2c0262af bellard
    case 0x62: /* bound */
6764 14ce26e7 bellard
        if (CODE64(s))
6765 14ce26e7 bellard
            goto illegal_op;
6766 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
6767 61382a50 bellard
        modrm = ldub_code(s->pc++);
6768 2c0262af bellard
        reg = (modrm >> 3) & 7;
6769 2c0262af bellard
        mod = (modrm >> 6) & 3;
6770 2c0262af bellard
        if (mod == 3)
6771 2c0262af bellard
            goto illegal_op;
6772 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, reg);
6773 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6774 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6775 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6776 2c0262af bellard
        if (ot == OT_WORD)
6777 a7812ae4 pbrook
            gen_helper_boundw(cpu_A0, cpu_tmp2_i32);
6778 2c0262af bellard
        else
6779 a7812ae4 pbrook
            gen_helper_boundl(cpu_A0, cpu_tmp2_i32);
6780 2c0262af bellard
        break;
6781 2c0262af bellard
    case 0x1c8 ... 0x1cf: /* bswap reg */
6782 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
6783 14ce26e7 bellard
#ifdef TARGET_X86_64
6784 14ce26e7 bellard
        if (dflag == 2) {
6785 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, reg);
6786 66896cb8 aurel32
            tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
6787 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
6788 5fafdf24 ths
        } else
6789 8777643e aurel32
#endif
6790 57fec1fe bellard
        {
6791 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
6792 8777643e aurel32
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
6793 8777643e aurel32
            tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
6794 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
6795 14ce26e7 bellard
        }
6796 2c0262af bellard
        break;
6797 2c0262af bellard
    case 0xd6: /* salc */
6798 14ce26e7 bellard
        if (CODE64(s))
6799 14ce26e7 bellard
            goto illegal_op;
6800 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6801 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6802 bd7a7b33 bellard
        gen_compute_eflags_c(cpu_T[0]);
6803 bd7a7b33 bellard
        tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
6804 bd7a7b33 bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
6805 2c0262af bellard
        break;
6806 2c0262af bellard
    case 0xe0: /* loopnz */
6807 2c0262af bellard
    case 0xe1: /* loopz */
6808 2c0262af bellard
    case 0xe2: /* loop */
6809 2c0262af bellard
    case 0xe3: /* jecxz */
6810 14ce26e7 bellard
        {
6811 6e0d8677 bellard
            int l1, l2, l3;
6812 14ce26e7 bellard
6813 14ce26e7 bellard
            tval = (int8_t)insn_get(s, OT_BYTE);
6814 14ce26e7 bellard
            next_eip = s->pc - s->cs_base;
6815 14ce26e7 bellard
            tval += next_eip;
6816 14ce26e7 bellard
            if (s->dflag == 0)
6817 14ce26e7 bellard
                tval &= 0xffff;
6818 3b46e624 ths
6819 14ce26e7 bellard
            l1 = gen_new_label();
6820 14ce26e7 bellard
            l2 = gen_new_label();
6821 6e0d8677 bellard
            l3 = gen_new_label();
6822 14ce26e7 bellard
            b &= 3;
6823 6e0d8677 bellard
            switch(b) {
6824 6e0d8677 bellard
            case 0: /* loopnz */
6825 6e0d8677 bellard
            case 1: /* loopz */
6826 6e0d8677 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
6827 6e0d8677 bellard
                    gen_op_set_cc_op(s->cc_op);
6828 6e0d8677 bellard
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
6829 6e0d8677 bellard
                gen_op_jz_ecx(s->aflag, l3);
6830 6e0d8677 bellard
                gen_compute_eflags(cpu_tmp0);
6831 6e0d8677 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_Z);
6832 6e0d8677 bellard
                if (b == 0) {
6833 cb63669a pbrook
                    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1);
6834 6e0d8677 bellard
                } else {
6835 cb63669a pbrook
                    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, l1);
6836 6e0d8677 bellard
                }
6837 6e0d8677 bellard
                break;
6838 6e0d8677 bellard
            case 2: /* loop */
6839 6e0d8677 bellard
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
6840 6e0d8677 bellard
                gen_op_jnz_ecx(s->aflag, l1);
6841 6e0d8677 bellard
                break;
6842 6e0d8677 bellard
            default:
6843 6e0d8677 bellard
            case 3: /* jcxz */
6844 6e0d8677 bellard
                gen_op_jz_ecx(s->aflag, l1);
6845 6e0d8677 bellard
                break;
6846 14ce26e7 bellard
            }
6847 14ce26e7 bellard
6848 6e0d8677 bellard
            gen_set_label(l3);
6849 14ce26e7 bellard
            gen_jmp_im(next_eip);
6850 8e1c85e3 bellard
            tcg_gen_br(l2);
6851 6e0d8677 bellard
6852 14ce26e7 bellard
            gen_set_label(l1);
6853 14ce26e7 bellard
            gen_jmp_im(tval);
6854 14ce26e7 bellard
            gen_set_label(l2);
6855 14ce26e7 bellard
            gen_eob(s);
6856 14ce26e7 bellard
        }
6857 2c0262af bellard
        break;
6858 2c0262af bellard
    case 0x130: /* wrmsr */
6859 2c0262af bellard
    case 0x132: /* rdmsr */
6860 2c0262af bellard
        if (s->cpl != 0) {
6861 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6862 2c0262af bellard
        } else {
6863 872929aa bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6864 872929aa bellard
                gen_op_set_cc_op(s->cc_op);
6865 872929aa bellard
            gen_jmp_im(pc_start - s->cs_base);
6866 0573fbfc ths
            if (b & 2) {
6867 a7812ae4 pbrook
                gen_helper_rdmsr();
6868 0573fbfc ths
            } else {
6869 a7812ae4 pbrook
                gen_helper_wrmsr();
6870 0573fbfc ths
            }
6871 2c0262af bellard
        }
6872 2c0262af bellard
        break;
6873 2c0262af bellard
    case 0x131: /* rdtsc */
6874 872929aa bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6875 872929aa bellard
            gen_op_set_cc_op(s->cc_op);
6876 ecada8a2 bellard
        gen_jmp_im(pc_start - s->cs_base);
6877 efade670 pbrook
        if (use_icount)
6878 efade670 pbrook
            gen_io_start();
6879 a7812ae4 pbrook
        gen_helper_rdtsc();
6880 efade670 pbrook
        if (use_icount) {
6881 efade670 pbrook
            gen_io_end();
6882 efade670 pbrook
            gen_jmp(s, s->pc - s->cs_base);
6883 efade670 pbrook
        }
6884 2c0262af bellard
        break;
6885 df01e0fc balrog
    case 0x133: /* rdpmc */
6886 872929aa bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6887 872929aa bellard
            gen_op_set_cc_op(s->cc_op);
6888 df01e0fc balrog
        gen_jmp_im(pc_start - s->cs_base);
6889 a7812ae4 pbrook
        gen_helper_rdpmc();
6890 df01e0fc balrog
        break;
6891 023fe10d bellard
    case 0x134: /* sysenter */
6892 2436b61a balrog
        /* For Intel SYSENTER is valid on 64-bit */
6893 2436b61a balrog
        if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6894 14ce26e7 bellard
            goto illegal_op;
6895 023fe10d bellard
        if (!s->pe) {
6896 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6897 023fe10d bellard
        } else {
6898 728d803b Jun Koi
            gen_update_cc_op(s);
6899 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6900 a7812ae4 pbrook
            gen_helper_sysenter();
6901 023fe10d bellard
            gen_eob(s);
6902 023fe10d bellard
        }
6903 023fe10d bellard
        break;
6904 023fe10d bellard
    case 0x135: /* sysexit */
6905 2436b61a balrog
        /* For Intel SYSEXIT is valid on 64-bit */
6906 2436b61a balrog
        if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6907 14ce26e7 bellard
            goto illegal_op;
6908 023fe10d bellard
        if (!s->pe) {
6909 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6910 023fe10d bellard
        } else {
6911 728d803b Jun Koi
            gen_update_cc_op(s);
6912 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6913 a7812ae4 pbrook
            gen_helper_sysexit(tcg_const_i32(dflag));
6914 023fe10d bellard
            gen_eob(s);
6915 023fe10d bellard
        }
6916 023fe10d bellard
        break;
6917 14ce26e7 bellard
#ifdef TARGET_X86_64
6918 14ce26e7 bellard
    case 0x105: /* syscall */
6919 14ce26e7 bellard
        /* XXX: is it usable in real mode ? */
6920 728d803b Jun Koi
        gen_update_cc_op(s);
6921 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6922 a7812ae4 pbrook
        gen_helper_syscall(tcg_const_i32(s->pc - pc_start));
6923 14ce26e7 bellard
        gen_eob(s);
6924 14ce26e7 bellard
        break;
6925 14ce26e7 bellard
    case 0x107: /* sysret */
6926 14ce26e7 bellard
        if (!s->pe) {
6927 14ce26e7 bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6928 14ce26e7 bellard
        } else {
6929 728d803b Jun Koi
            gen_update_cc_op(s);
6930 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6931 a7812ae4 pbrook
            gen_helper_sysret(tcg_const_i32(s->dflag));
6932 aba9d61e bellard
            /* condition codes are modified only in long mode */
6933 aba9d61e bellard
            if (s->lma)
6934 aba9d61e bellard
                s->cc_op = CC_OP_EFLAGS;
6935 14ce26e7 bellard
            gen_eob(s);
6936 14ce26e7 bellard
        }
6937 14ce26e7 bellard
        break;
6938 14ce26e7 bellard
#endif
6939 2c0262af bellard
    case 0x1a2: /* cpuid */
6940 9575cb94 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6941 9575cb94 bellard
            gen_op_set_cc_op(s->cc_op);
6942 9575cb94 bellard
        gen_jmp_im(pc_start - s->cs_base);
6943 a7812ae4 pbrook
        gen_helper_cpuid();
6944 2c0262af bellard
        break;
6945 2c0262af bellard
    case 0xf4: /* hlt */
6946 2c0262af bellard
        if (s->cpl != 0) {
6947 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6948 2c0262af bellard
        } else {
6949 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6950 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6951 94451178 bellard
            gen_jmp_im(pc_start - s->cs_base);
6952 a7812ae4 pbrook
            gen_helper_hlt(tcg_const_i32(s->pc - pc_start));
6953 5779406a Jun Koi
            s->is_jmp = DISAS_TB_JUMP;
6954 2c0262af bellard
        }
6955 2c0262af bellard
        break;
6956 2c0262af bellard
    case 0x100:
6957 61382a50 bellard
        modrm = ldub_code(s->pc++);
6958 2c0262af bellard
        mod = (modrm >> 6) & 3;
6959 2c0262af bellard
        op = (modrm >> 3) & 7;
6960 2c0262af bellard
        switch(op) {
6961 2c0262af bellard
        case 0: /* sldt */
6962 f115e911 bellard
            if (!s->pe || s->vm86)
6963 f115e911 bellard
                goto illegal_op;
6964 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
6965 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
6966 2c0262af bellard
            ot = OT_WORD;
6967 2c0262af bellard
            if (mod == 3)
6968 2c0262af bellard
                ot += s->dflag;
6969 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6970 2c0262af bellard
            break;
6971 2c0262af bellard
        case 2: /* lldt */
6972 f115e911 bellard
            if (!s->pe || s->vm86)
6973 f115e911 bellard
                goto illegal_op;
6974 2c0262af bellard
            if (s->cpl != 0) {
6975 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6976 2c0262af bellard
            } else {
6977 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
6978 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6979 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
6980 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6981 a7812ae4 pbrook
                gen_helper_lldt(cpu_tmp2_i32);
6982 2c0262af bellard
            }
6983 2c0262af bellard
            break;
6984 2c0262af bellard
        case 1: /* str */
6985 f115e911 bellard
            if (!s->pe || s->vm86)
6986 f115e911 bellard
                goto illegal_op;
6987 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
6988 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
6989 2c0262af bellard
            ot = OT_WORD;
6990 2c0262af bellard
            if (mod == 3)
6991 2c0262af bellard
                ot += s->dflag;
6992 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6993 2c0262af bellard
            break;
6994 2c0262af bellard
        case 3: /* ltr */
6995 f115e911 bellard
            if (!s->pe || s->vm86)
6996 f115e911 bellard
                goto illegal_op;
6997 2c0262af bellard
            if (s->cpl != 0) {
6998 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6999 2c0262af bellard
            } else {
7000 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
7001 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7002 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
7003 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7004 a7812ae4 pbrook
                gen_helper_ltr(cpu_tmp2_i32);
7005 2c0262af bellard
            }
7006 2c0262af bellard
            break;
7007 2c0262af bellard
        case 4: /* verr */
7008 2c0262af bellard
        case 5: /* verw */
7009 f115e911 bellard
            if (!s->pe || s->vm86)
7010 f115e911 bellard
                goto illegal_op;
7011 f115e911 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7012 f115e911 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7013 f115e911 bellard
                gen_op_set_cc_op(s->cc_op);
7014 f115e911 bellard
            if (op == 4)
7015 a7812ae4 pbrook
                gen_helper_verr(cpu_T[0]);
7016 f115e911 bellard
            else
7017 a7812ae4 pbrook
                gen_helper_verw(cpu_T[0]);
7018 f115e911 bellard
            s->cc_op = CC_OP_EFLAGS;
7019 f115e911 bellard
            break;
7020 2c0262af bellard
        default:
7021 2c0262af bellard
            goto illegal_op;
7022 2c0262af bellard
        }
7023 2c0262af bellard
        break;
7024 2c0262af bellard
    case 0x101:
7025 61382a50 bellard
        modrm = ldub_code(s->pc++);
7026 2c0262af bellard
        mod = (modrm >> 6) & 3;
7027 2c0262af bellard
        op = (modrm >> 3) & 7;
7028 3d7374c5 bellard
        rm = modrm & 7;
7029 2c0262af bellard
        switch(op) {
7030 2c0262af bellard
        case 0: /* sgdt */
7031 2c0262af bellard
            if (mod == 3)
7032 2c0262af bellard
                goto illegal_op;
7033 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
7034 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7035 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
7036 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
7037 aba9d61e bellard
            gen_add_A0_im(s, 2);
7038 651ba608 bellard
            tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
7039 2c0262af bellard
            if (!s->dflag)
7040 2c0262af bellard
                gen_op_andl_T0_im(0xffffff);
7041 57fec1fe bellard
            gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7042 2c0262af bellard
            break;
7043 3d7374c5 bellard
        case 1:
7044 3d7374c5 bellard
            if (mod == 3) {
7045 3d7374c5 bellard
                switch (rm) {
7046 3d7374c5 bellard
                case 0: /* monitor */
7047 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
7048 3d7374c5 bellard
                        s->cpl != 0)
7049 3d7374c5 bellard
                        goto illegal_op;
7050 94451178 bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
7051 94451178 bellard
                        gen_op_set_cc_op(s->cc_op);
7052 3d7374c5 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7053 3d7374c5 bellard
#ifdef TARGET_X86_64
7054 3d7374c5 bellard
                    if (s->aflag == 2) {
7055 bbf662ee bellard
                        gen_op_movq_A0_reg(R_EAX);
7056 5fafdf24 ths
                    } else
7057 3d7374c5 bellard
#endif
7058 3d7374c5 bellard
                    {
7059 bbf662ee bellard
                        gen_op_movl_A0_reg(R_EAX);
7060 3d7374c5 bellard
                        if (s->aflag == 0)
7061 3d7374c5 bellard
                            gen_op_andl_A0_ffff();
7062 3d7374c5 bellard
                    }
7063 3d7374c5 bellard
                    gen_add_A0_ds_seg(s);
7064 a7812ae4 pbrook
                    gen_helper_monitor(cpu_A0);
7065 3d7374c5 bellard
                    break;
7066 3d7374c5 bellard
                case 1: /* mwait */
7067 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
7068 3d7374c5 bellard
                        s->cpl != 0)
7069 3d7374c5 bellard
                        goto illegal_op;
7070 728d803b Jun Koi
                    gen_update_cc_op(s);
7071 94451178 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7072 a7812ae4 pbrook
                    gen_helper_mwait(tcg_const_i32(s->pc - pc_start));
7073 3d7374c5 bellard
                    gen_eob(s);
7074 3d7374c5 bellard
                    break;
7075 3d7374c5 bellard
                default:
7076 3d7374c5 bellard
                    goto illegal_op;
7077 3d7374c5 bellard
                }
7078 3d7374c5 bellard
            } else { /* sidt */
7079 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
7080 3d7374c5 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7081 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
7082 57fec1fe bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
7083 3d7374c5 bellard
                gen_add_A0_im(s, 2);
7084 651ba608 bellard
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
7085 3d7374c5 bellard
                if (!s->dflag)
7086 3d7374c5 bellard
                    gen_op_andl_T0_im(0xffffff);
7087 57fec1fe bellard
                gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7088 3d7374c5 bellard
            }
7089 3d7374c5 bellard
            break;
7090 2c0262af bellard
        case 2: /* lgdt */
7091 2c0262af bellard
        case 3: /* lidt */
7092 0573fbfc ths
            if (mod == 3) {
7093 872929aa bellard
                if (s->cc_op != CC_OP_DYNAMIC)
7094 872929aa bellard
                    gen_op_set_cc_op(s->cc_op);
7095 872929aa bellard
                gen_jmp_im(pc_start - s->cs_base);
7096 0573fbfc ths
                switch(rm) {
7097 0573fbfc ths
                case 0: /* VMRUN */
7098 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7099 872929aa bellard
                        goto illegal_op;
7100 872929aa bellard
                    if (s->cpl != 0) {
7101 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7102 0573fbfc ths
                        break;
7103 872929aa bellard
                    } else {
7104 a7812ae4 pbrook
                        gen_helper_vmrun(tcg_const_i32(s->aflag),
7105 a7812ae4 pbrook
                                         tcg_const_i32(s->pc - pc_start));
7106 db620f46 bellard
                        tcg_gen_exit_tb(0);
7107 5779406a Jun Koi
                        s->is_jmp = DISAS_TB_JUMP;
7108 872929aa bellard
                    }
7109 0573fbfc ths
                    break;
7110 0573fbfc ths
                case 1: /* VMMCALL */
7111 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK))
7112 872929aa bellard
                        goto illegal_op;
7113 a7812ae4 pbrook
                    gen_helper_vmmcall();
7114 0573fbfc ths
                    break;
7115 0573fbfc ths
                case 2: /* VMLOAD */
7116 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7117 872929aa bellard
                        goto illegal_op;
7118 872929aa bellard
                    if (s->cpl != 0) {
7119 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7120 872929aa bellard
                        break;
7121 872929aa bellard
                    } else {
7122 a7812ae4 pbrook
                        gen_helper_vmload(tcg_const_i32(s->aflag));
7123 872929aa bellard
                    }
7124 0573fbfc ths
                    break;
7125 0573fbfc ths
                case 3: /* VMSAVE */
7126 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7127 872929aa bellard
                        goto illegal_op;
7128 872929aa bellard
                    if (s->cpl != 0) {
7129 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7130 872929aa bellard
                        break;
7131 872929aa bellard
                    } else {
7132 a7812ae4 pbrook
                        gen_helper_vmsave(tcg_const_i32(s->aflag));
7133 872929aa bellard
                    }
7134 0573fbfc ths
                    break;
7135 0573fbfc ths
                case 4: /* STGI */
7136 872929aa bellard
                    if ((!(s->flags & HF_SVME_MASK) &&
7137 872929aa bellard
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
7138 872929aa bellard
                        !s->pe)
7139 872929aa bellard
                        goto illegal_op;
7140 872929aa bellard
                    if (s->cpl != 0) {
7141 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7142 872929aa bellard
                        break;
7143 872929aa bellard
                    } else {
7144 a7812ae4 pbrook
                        gen_helper_stgi();
7145 872929aa bellard
                    }
7146 0573fbfc ths
                    break;
7147 0573fbfc ths
                case 5: /* CLGI */
7148 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7149 872929aa bellard
                        goto illegal_op;
7150 872929aa bellard
                    if (s->cpl != 0) {
7151 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7152 872929aa bellard
                        break;
7153 872929aa bellard
                    } else {
7154 a7812ae4 pbrook
                        gen_helper_clgi();
7155 872929aa bellard
                    }
7156 0573fbfc ths
                    break;
7157 0573fbfc ths
                case 6: /* SKINIT */
7158 872929aa bellard
                    if ((!(s->flags & HF_SVME_MASK) && 
7159 872929aa bellard
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
7160 872929aa bellard
                        !s->pe)
7161 872929aa bellard
                        goto illegal_op;
7162 a7812ae4 pbrook
                    gen_helper_skinit();
7163 0573fbfc ths
                    break;
7164 0573fbfc ths
                case 7: /* INVLPGA */
7165 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7166 872929aa bellard
                        goto illegal_op;
7167 872929aa bellard
                    if (s->cpl != 0) {
7168 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7169 872929aa bellard
                        break;
7170 872929aa bellard
                    } else {
7171 a7812ae4 pbrook
                        gen_helper_invlpga(tcg_const_i32(s->aflag));
7172 872929aa bellard
                    }
7173 0573fbfc ths
                    break;
7174 0573fbfc ths
                default:
7175 0573fbfc ths
                    goto illegal_op;
7176 0573fbfc ths
                }
7177 0573fbfc ths
            } else if (s->cpl != 0) {
7178 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7179 2c0262af bellard
            } else {
7180 872929aa bellard
                gen_svm_check_intercept(s, pc_start,
7181 872929aa bellard
                                        op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7182 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7183 57fec1fe bellard
                gen_op_ld_T1_A0(OT_WORD + s->mem_index);
7184 aba9d61e bellard
                gen_add_A0_im(s, 2);
7185 57fec1fe bellard
                gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7186 2c0262af bellard
                if (!s->dflag)
7187 2c0262af bellard
                    gen_op_andl_T0_im(0xffffff);
7188 2c0262af bellard
                if (op == 2) {
7189 651ba608 bellard
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
7190 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
7191 2c0262af bellard
                } else {
7192 651ba608 bellard
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
7193 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
7194 2c0262af bellard
                }
7195 2c0262af bellard
            }
7196 2c0262af bellard
            break;
7197 2c0262af bellard
        case 4: /* smsw */
7198 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7199 e2542fe2 Juan Quintela
#if defined TARGET_X86_64 && defined HOST_WORDS_BIGENDIAN
7200 f60d2728 malc
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
7201 f60d2728 malc
#else
7202 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7203 f60d2728 malc
#endif
7204 2c0262af bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
7205 2c0262af bellard
            break;
7206 2c0262af bellard
        case 6: /* lmsw */
7207 2c0262af bellard
            if (s->cpl != 0) {
7208 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7209 2c0262af bellard
            } else {
7210 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7211 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7212 a7812ae4 pbrook
                gen_helper_lmsw(cpu_T[0]);
7213 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
7214 d71b9a8b bellard
                gen_eob(s);
7215 2c0262af bellard
            }
7216 2c0262af bellard
            break;
7217 1b050077 Andre Przywara
        case 7:
7218 1b050077 Andre Przywara
            if (mod != 3) { /* invlpg */
7219 1b050077 Andre Przywara
                if (s->cpl != 0) {
7220 1b050077 Andre Przywara
                    gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7221 1b050077 Andre Przywara
                } else {
7222 1b050077 Andre Przywara
                    if (s->cc_op != CC_OP_DYNAMIC)
7223 1b050077 Andre Przywara
                        gen_op_set_cc_op(s->cc_op);
7224 1b050077 Andre Przywara
                    gen_jmp_im(pc_start - s->cs_base);
7225 1b050077 Andre Przywara
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7226 1b050077 Andre Przywara
                    gen_helper_invlpg(cpu_A0);
7227 1b050077 Andre Przywara
                    gen_jmp_im(s->pc - s->cs_base);
7228 1b050077 Andre Przywara
                    gen_eob(s);
7229 1b050077 Andre Przywara
                }
7230 2c0262af bellard
            } else {
7231 1b050077 Andre Przywara
                switch (rm) {
7232 1b050077 Andre Przywara
                case 0: /* swapgs */
7233 14ce26e7 bellard
#ifdef TARGET_X86_64
7234 1b050077 Andre Przywara
                    if (CODE64(s)) {
7235 1b050077 Andre Przywara
                        if (s->cpl != 0) {
7236 1b050077 Andre Przywara
                            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7237 1b050077 Andre Przywara
                        } else {
7238 1b050077 Andre Przywara
                            tcg_gen_ld_tl(cpu_T[0], cpu_env,
7239 1b050077 Andre Przywara
                                offsetof(CPUX86State,segs[R_GS].base));
7240 1b050077 Andre Przywara
                            tcg_gen_ld_tl(cpu_T[1], cpu_env,
7241 1b050077 Andre Przywara
                                offsetof(CPUX86State,kernelgsbase));
7242 1b050077 Andre Przywara
                            tcg_gen_st_tl(cpu_T[1], cpu_env,
7243 1b050077 Andre Przywara
                                offsetof(CPUX86State,segs[R_GS].base));
7244 1b050077 Andre Przywara
                            tcg_gen_st_tl(cpu_T[0], cpu_env,
7245 1b050077 Andre Przywara
                                offsetof(CPUX86State,kernelgsbase));
7246 1b050077 Andre Przywara
                        }
7247 5fafdf24 ths
                    } else
7248 14ce26e7 bellard
#endif
7249 14ce26e7 bellard
                    {
7250 14ce26e7 bellard
                        goto illegal_op;
7251 14ce26e7 bellard
                    }
7252 1b050077 Andre Przywara
                    break;
7253 1b050077 Andre Przywara
                case 1: /* rdtscp */
7254 1b050077 Andre Przywara
                    if (!(s->cpuid_ext2_features & CPUID_EXT2_RDTSCP))
7255 1b050077 Andre Przywara
                        goto illegal_op;
7256 9575cb94 bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
7257 9575cb94 bellard
                        gen_op_set_cc_op(s->cc_op);
7258 9575cb94 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7259 1b050077 Andre Przywara
                    if (use_icount)
7260 1b050077 Andre Przywara
                        gen_io_start();
7261 1b050077 Andre Przywara
                    gen_helper_rdtscp();
7262 1b050077 Andre Przywara
                    if (use_icount) {
7263 1b050077 Andre Przywara
                        gen_io_end();
7264 1b050077 Andre Przywara
                        gen_jmp(s, s->pc - s->cs_base);
7265 1b050077 Andre Przywara
                    }
7266 1b050077 Andre Przywara
                    break;
7267 1b050077 Andre Przywara
                default:
7268 1b050077 Andre Przywara
                    goto illegal_op;
7269 14ce26e7 bellard
                }
7270 2c0262af bellard
            }
7271 2c0262af bellard
            break;
7272 2c0262af bellard
        default:
7273 2c0262af bellard
            goto illegal_op;
7274 2c0262af bellard
        }
7275 2c0262af bellard
        break;
7276 3415a4dd bellard
    case 0x108: /* invd */
7277 3415a4dd bellard
    case 0x109: /* wbinvd */
7278 3415a4dd bellard
        if (s->cpl != 0) {
7279 3415a4dd bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7280 3415a4dd bellard
        } else {
7281 872929aa bellard
            gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7282 3415a4dd bellard
            /* nothing to do */
7283 3415a4dd bellard
        }
7284 3415a4dd bellard
        break;
7285 14ce26e7 bellard
    case 0x63: /* arpl or movslS (x86_64) */
7286 14ce26e7 bellard
#ifdef TARGET_X86_64
7287 14ce26e7 bellard
        if (CODE64(s)) {
7288 14ce26e7 bellard
            int d_ot;
7289 14ce26e7 bellard
            /* d_ot is the size of destination */
7290 14ce26e7 bellard
            d_ot = dflag + OT_WORD;
7291 14ce26e7 bellard
7292 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
7293 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7294 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
7295 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7296 3b46e624 ths
7297 14ce26e7 bellard
            if (mod == 3) {
7298 57fec1fe bellard
                gen_op_mov_TN_reg(OT_LONG, 0, rm);
7299 14ce26e7 bellard
                /* sign extend */
7300 14ce26e7 bellard
                if (d_ot == OT_QUAD)
7301 e108dd01 bellard
                    tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
7302 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
7303 14ce26e7 bellard
            } else {
7304 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7305 14ce26e7 bellard
                if (d_ot == OT_QUAD) {
7306 57fec1fe bellard
                    gen_op_lds_T0_A0(OT_LONG + s->mem_index);
7307 14ce26e7 bellard
                } else {
7308 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7309 14ce26e7 bellard
                }
7310 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
7311 14ce26e7 bellard
            }
7312 5fafdf24 ths
        } else
7313 14ce26e7 bellard
#endif
7314 14ce26e7 bellard
        {
7315 3bd7da9e bellard
            int label1;
7316 49d9fdcc Laurent Desnogues
            TCGv t0, t1, t2, a0;
7317 1e4840bf bellard
7318 14ce26e7 bellard
            if (!s->pe || s->vm86)
7319 14ce26e7 bellard
                goto illegal_op;
7320 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
7321 a7812ae4 pbrook
            t1 = tcg_temp_local_new();
7322 a7812ae4 pbrook
            t2 = tcg_temp_local_new();
7323 3bd7da9e bellard
            ot = OT_WORD;
7324 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
7325 14ce26e7 bellard
            reg = (modrm >> 3) & 7;
7326 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
7327 14ce26e7 bellard
            rm = modrm & 7;
7328 14ce26e7 bellard
            if (mod != 3) {
7329 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7330 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
7331 49d9fdcc Laurent Desnogues
                a0 = tcg_temp_local_new();
7332 49d9fdcc Laurent Desnogues
                tcg_gen_mov_tl(a0, cpu_A0);
7333 14ce26e7 bellard
            } else {
7334 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
7335 49d9fdcc Laurent Desnogues
                TCGV_UNUSED(a0);
7336 14ce26e7 bellard
            }
7337 1e4840bf bellard
            gen_op_mov_v_reg(ot, t1, reg);
7338 1e4840bf bellard
            tcg_gen_andi_tl(cpu_tmp0, t0, 3);
7339 1e4840bf bellard
            tcg_gen_andi_tl(t1, t1, 3);
7340 1e4840bf bellard
            tcg_gen_movi_tl(t2, 0);
7341 3bd7da9e bellard
            label1 = gen_new_label();
7342 1e4840bf bellard
            tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
7343 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, ~3);
7344 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
7345 1e4840bf bellard
            tcg_gen_movi_tl(t2, CC_Z);
7346 3bd7da9e bellard
            gen_set_label(label1);
7347 14ce26e7 bellard
            if (mod != 3) {
7348 49d9fdcc Laurent Desnogues
                gen_op_st_v(ot + s->mem_index, t0, a0);
7349 49d9fdcc Laurent Desnogues
                tcg_temp_free(a0);
7350 49d9fdcc Laurent Desnogues
           } else {
7351 1e4840bf bellard
                gen_op_mov_reg_v(ot, rm, t0);
7352 14ce26e7 bellard
            }
7353 3bd7da9e bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7354 3bd7da9e bellard
                gen_op_set_cc_op(s->cc_op);
7355 3bd7da9e bellard
            gen_compute_eflags(cpu_cc_src);
7356 3bd7da9e bellard
            tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7357 1e4840bf bellard
            tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
7358 3bd7da9e bellard
            s->cc_op = CC_OP_EFLAGS;
7359 1e4840bf bellard
            tcg_temp_free(t0);
7360 1e4840bf bellard
            tcg_temp_free(t1);
7361 1e4840bf bellard
            tcg_temp_free(t2);
7362 f115e911 bellard
        }
7363 f115e911 bellard
        break;
7364 2c0262af bellard
    case 0x102: /* lar */
7365 2c0262af bellard
    case 0x103: /* lsl */
7366 cec6843e bellard
        {
7367 cec6843e bellard
            int label1;
7368 1e4840bf bellard
            TCGv t0;
7369 cec6843e bellard
            if (!s->pe || s->vm86)
7370 cec6843e bellard
                goto illegal_op;
7371 cec6843e bellard
            ot = dflag ? OT_LONG : OT_WORD;
7372 cec6843e bellard
            modrm = ldub_code(s->pc++);
7373 cec6843e bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7374 cec6843e bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7375 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
7376 cec6843e bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7377 cec6843e bellard
                gen_op_set_cc_op(s->cc_op);
7378 cec6843e bellard
            if (b == 0x102)
7379 a7812ae4 pbrook
                gen_helper_lar(t0, cpu_T[0]);
7380 cec6843e bellard
            else
7381 a7812ae4 pbrook
                gen_helper_lsl(t0, cpu_T[0]);
7382 cec6843e bellard
            tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
7383 cec6843e bellard
            label1 = gen_new_label();
7384 cb63669a pbrook
            tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7385 1e4840bf bellard
            gen_op_mov_reg_v(ot, reg, t0);
7386 cec6843e bellard
            gen_set_label(label1);
7387 cec6843e bellard
            s->cc_op = CC_OP_EFLAGS;
7388 1e4840bf bellard
            tcg_temp_free(t0);
7389 cec6843e bellard
        }
7390 2c0262af bellard
        break;
7391 2c0262af bellard
    case 0x118:
7392 61382a50 bellard
        modrm = ldub_code(s->pc++);
7393 2c0262af bellard
        mod = (modrm >> 6) & 3;
7394 2c0262af bellard
        op = (modrm >> 3) & 7;
7395 2c0262af bellard
        switch(op) {
7396 2c0262af bellard
        case 0: /* prefetchnta */
7397 2c0262af bellard
        case 1: /* prefetchnt0 */
7398 2c0262af bellard
        case 2: /* prefetchnt0 */
7399 2c0262af bellard
        case 3: /* prefetchnt0 */
7400 2c0262af bellard
            if (mod == 3)
7401 2c0262af bellard
                goto illegal_op;
7402 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7403 2c0262af bellard
            /* nothing more to do */
7404 2c0262af bellard
            break;
7405 e17a36ce bellard
        default: /* nop (multi byte) */
7406 e17a36ce bellard
            gen_nop_modrm(s, modrm);
7407 e17a36ce bellard
            break;
7408 2c0262af bellard
        }
7409 2c0262af bellard
        break;
7410 e17a36ce bellard
    case 0x119 ... 0x11f: /* nop (multi byte) */
7411 e17a36ce bellard
        modrm = ldub_code(s->pc++);
7412 e17a36ce bellard
        gen_nop_modrm(s, modrm);
7413 e17a36ce bellard
        break;
7414 2c0262af bellard
    case 0x120: /* mov reg, crN */
7415 2c0262af bellard
    case 0x122: /* mov crN, reg */
7416 2c0262af bellard
        if (s->cpl != 0) {
7417 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7418 2c0262af bellard
        } else {
7419 61382a50 bellard
            modrm = ldub_code(s->pc++);
7420 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
7421 2c0262af bellard
                goto illegal_op;
7422 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7423 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7424 14ce26e7 bellard
            if (CODE64(s))
7425 14ce26e7 bellard
                ot = OT_QUAD;
7426 14ce26e7 bellard
            else
7427 14ce26e7 bellard
                ot = OT_LONG;
7428 ccd59d09 Andre Przywara
            if ((prefixes & PREFIX_LOCK) && (reg == 0) &&
7429 ccd59d09 Andre Przywara
                (s->cpuid_ext3_features & CPUID_EXT3_CR8LEG)) {
7430 ccd59d09 Andre Przywara
                reg = 8;
7431 ccd59d09 Andre Przywara
            }
7432 2c0262af bellard
            switch(reg) {
7433 2c0262af bellard
            case 0:
7434 2c0262af bellard
            case 2:
7435 2c0262af bellard
            case 3:
7436 2c0262af bellard
            case 4:
7437 9230e66e bellard
            case 8:
7438 872929aa bellard
                if (s->cc_op != CC_OP_DYNAMIC)
7439 872929aa bellard
                    gen_op_set_cc_op(s->cc_op);
7440 872929aa bellard
                gen_jmp_im(pc_start - s->cs_base);
7441 2c0262af bellard
                if (b & 2) {
7442 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 0, rm);
7443 a7812ae4 pbrook
                    gen_helper_write_crN(tcg_const_i32(reg), cpu_T[0]);
7444 14ce26e7 bellard
                    gen_jmp_im(s->pc - s->cs_base);
7445 2c0262af bellard
                    gen_eob(s);
7446 2c0262af bellard
                } else {
7447 a7812ae4 pbrook
                    gen_helper_read_crN(cpu_T[0], tcg_const_i32(reg));
7448 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, rm);
7449 2c0262af bellard
                }
7450 2c0262af bellard
                break;
7451 2c0262af bellard
            default:
7452 2c0262af bellard
                goto illegal_op;
7453 2c0262af bellard
            }
7454 2c0262af bellard
        }
7455 2c0262af bellard
        break;
7456 2c0262af bellard
    case 0x121: /* mov reg, drN */
7457 2c0262af bellard
    case 0x123: /* mov drN, reg */
7458 2c0262af bellard
        if (s->cpl != 0) {
7459 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7460 2c0262af bellard
        } else {
7461 61382a50 bellard
            modrm = ldub_code(s->pc++);
7462 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
7463 2c0262af bellard
                goto illegal_op;
7464 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7465 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7466 14ce26e7 bellard
            if (CODE64(s))
7467 14ce26e7 bellard
                ot = OT_QUAD;
7468 14ce26e7 bellard
            else
7469 14ce26e7 bellard
                ot = OT_LONG;
7470 2c0262af bellard
            /* XXX: do it dynamically with CR4.DE bit */
7471 14ce26e7 bellard
            if (reg == 4 || reg == 5 || reg >= 8)
7472 2c0262af bellard
                goto illegal_op;
7473 2c0262af bellard
            if (b & 2) {
7474 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
7475 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
7476 a7812ae4 pbrook
                gen_helper_movl_drN_T0(tcg_const_i32(reg), cpu_T[0]);
7477 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
7478 2c0262af bellard
                gen_eob(s);
7479 2c0262af bellard
            } else {
7480 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
7481 651ba608 bellard
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
7482 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
7483 2c0262af bellard
            }
7484 2c0262af bellard
        }
7485 2c0262af bellard
        break;
7486 2c0262af bellard
    case 0x106: /* clts */
7487 2c0262af bellard
        if (s->cpl != 0) {
7488 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7489 2c0262af bellard
        } else {
7490 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7491 a7812ae4 pbrook
            gen_helper_clts();
7492 7eee2a50 bellard
            /* abort block because static cpu state changed */
7493 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
7494 7eee2a50 bellard
            gen_eob(s);
7495 2c0262af bellard
        }
7496 2c0262af bellard
        break;
7497 222a3336 balrog
    /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
7498 664e0f19 bellard
    case 0x1c3: /* MOVNTI reg, mem */
7499 664e0f19 bellard
        if (!(s->cpuid_features & CPUID_SSE2))
7500 14ce26e7 bellard
            goto illegal_op;
7501 664e0f19 bellard
        ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
7502 664e0f19 bellard
        modrm = ldub_code(s->pc++);
7503 664e0f19 bellard
        mod = (modrm >> 6) & 3;
7504 664e0f19 bellard
        if (mod == 3)
7505 664e0f19 bellard
            goto illegal_op;
7506 664e0f19 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
7507 664e0f19 bellard
        /* generate a generic store */
7508 664e0f19 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
7509 14ce26e7 bellard
        break;
7510 664e0f19 bellard
    case 0x1ae:
7511 664e0f19 bellard
        modrm = ldub_code(s->pc++);
7512 664e0f19 bellard
        mod = (modrm >> 6) & 3;
7513 664e0f19 bellard
        op = (modrm >> 3) & 7;
7514 664e0f19 bellard
        switch(op) {
7515 664e0f19 bellard
        case 0: /* fxsave */
7516 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7517 09d85fb8 Kevin Wolf
                (s->prefix & PREFIX_LOCK))
7518 14ce26e7 bellard
                goto illegal_op;
7519 09d85fb8 Kevin Wolf
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
7520 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7521 0fd14b72 bellard
                break;
7522 0fd14b72 bellard
            }
7523 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7524 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7525 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
7526 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
7527 a7812ae4 pbrook
            gen_helper_fxsave(cpu_A0, tcg_const_i32((s->dflag == 2)));
7528 664e0f19 bellard
            break;
7529 664e0f19 bellard
        case 1: /* fxrstor */
7530 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7531 09d85fb8 Kevin Wolf
                (s->prefix & PREFIX_LOCK))
7532 14ce26e7 bellard
                goto illegal_op;
7533 09d85fb8 Kevin Wolf
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
7534 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7535 0fd14b72 bellard
                break;
7536 0fd14b72 bellard
            }
7537 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7538 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7539 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
7540 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
7541 a7812ae4 pbrook
            gen_helper_fxrstor(cpu_A0, tcg_const_i32((s->dflag == 2)));
7542 664e0f19 bellard
            break;
7543 664e0f19 bellard
        case 2: /* ldmxcsr */
7544 664e0f19 bellard
        case 3: /* stmxcsr */
7545 664e0f19 bellard
            if (s->flags & HF_TS_MASK) {
7546 664e0f19 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7547 664e0f19 bellard
                break;
7548 14ce26e7 bellard
            }
7549 664e0f19 bellard
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
7550 664e0f19 bellard
                mod == 3)
7551 14ce26e7 bellard
                goto illegal_op;
7552 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7553 664e0f19 bellard
            if (op == 2) {
7554 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7555 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7556 14ce26e7 bellard
            } else {
7557 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7558 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
7559 14ce26e7 bellard
            }
7560 664e0f19 bellard
            break;
7561 664e0f19 bellard
        case 5: /* lfence */
7562 664e0f19 bellard
        case 6: /* mfence */
7563 664e0f19 bellard
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE))
7564 664e0f19 bellard
                goto illegal_op;
7565 664e0f19 bellard
            break;
7566 8f091a59 bellard
        case 7: /* sfence / clflush */
7567 8f091a59 bellard
            if ((modrm & 0xc7) == 0xc0) {
7568 8f091a59 bellard
                /* sfence */
7569 a35f3ec7 aurel32
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
7570 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_SSE))
7571 8f091a59 bellard
                    goto illegal_op;
7572 8f091a59 bellard
            } else {
7573 8f091a59 bellard
                /* clflush */
7574 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_CLFLUSH))
7575 8f091a59 bellard
                    goto illegal_op;
7576 8f091a59 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7577 8f091a59 bellard
            }
7578 8f091a59 bellard
            break;
7579 664e0f19 bellard
        default:
7580 14ce26e7 bellard
            goto illegal_op;
7581 14ce26e7 bellard
        }
7582 14ce26e7 bellard
        break;
7583 a35f3ec7 aurel32
    case 0x10d: /* 3DNow! prefetch(w) */
7584 8f091a59 bellard
        modrm = ldub_code(s->pc++);
7585 a35f3ec7 aurel32
        mod = (modrm >> 6) & 3;
7586 a35f3ec7 aurel32
        if (mod == 3)
7587 a35f3ec7 aurel32
            goto illegal_op;
7588 8f091a59 bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7589 8f091a59 bellard
        /* ignore for now */
7590 8f091a59 bellard
        break;
7591 3b21e03e bellard
    case 0x1aa: /* rsm */
7592 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
7593 3b21e03e bellard
        if (!(s->flags & HF_SMM_MASK))
7594 3b21e03e bellard
            goto illegal_op;
7595 728d803b Jun Koi
        gen_update_cc_op(s);
7596 3b21e03e bellard
        gen_jmp_im(s->pc - s->cs_base);
7597 a7812ae4 pbrook
        gen_helper_rsm();
7598 3b21e03e bellard
        gen_eob(s);
7599 3b21e03e bellard
        break;
7600 222a3336 balrog
    case 0x1b8: /* SSE4.2 popcnt */
7601 222a3336 balrog
        if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
7602 222a3336 balrog
             PREFIX_REPZ)
7603 222a3336 balrog
            goto illegal_op;
7604 222a3336 balrog
        if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
7605 222a3336 balrog
            goto illegal_op;
7606 222a3336 balrog
7607 222a3336 balrog
        modrm = ldub_code(s->pc++);
7608 222a3336 balrog
        reg = ((modrm >> 3) & 7);
7609 222a3336 balrog
7610 222a3336 balrog
        if (s->prefix & PREFIX_DATA)
7611 222a3336 balrog
            ot = OT_WORD;
7612 222a3336 balrog
        else if (s->dflag != 2)
7613 222a3336 balrog
            ot = OT_LONG;
7614 222a3336 balrog
        else
7615 222a3336 balrog
            ot = OT_QUAD;
7616 222a3336 balrog
7617 222a3336 balrog
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
7618 a7812ae4 pbrook
        gen_helper_popcnt(cpu_T[0], cpu_T[0], tcg_const_i32(ot));
7619 222a3336 balrog
        gen_op_mov_reg_T0(ot, reg);
7620 fdb0d09d balrog
7621 fdb0d09d balrog
        s->cc_op = CC_OP_EFLAGS;
7622 222a3336 balrog
        break;
7623 a35f3ec7 aurel32
    case 0x10e ... 0x10f:
7624 a35f3ec7 aurel32
        /* 3DNow! instructions, ignore prefixes */
7625 a35f3ec7 aurel32
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
7626 664e0f19 bellard
    case 0x110 ... 0x117:
7627 664e0f19 bellard
    case 0x128 ... 0x12f:
7628 4242b1bd balrog
    case 0x138 ... 0x13a:
7629 d9f4bb27 Andre Przywara
    case 0x150 ... 0x179:
7630 664e0f19 bellard
    case 0x17c ... 0x17f:
7631 664e0f19 bellard
    case 0x1c2:
7632 664e0f19 bellard
    case 0x1c4 ... 0x1c6:
7633 664e0f19 bellard
    case 0x1d0 ... 0x1fe:
7634 664e0f19 bellard
        gen_sse(s, b, pc_start, rex_r);
7635 664e0f19 bellard
        break;
7636 2c0262af bellard
    default:
7637 2c0262af bellard
        goto illegal_op;
7638 2c0262af bellard
    }
7639 2c0262af bellard
    /* lock generation */
7640 2c0262af bellard
    if (s->prefix & PREFIX_LOCK)
7641 a7812ae4 pbrook
        gen_helper_unlock();
7642 2c0262af bellard
    return s->pc;
7643 2c0262af bellard
 illegal_op:
7644 ab1f142b bellard
    if (s->prefix & PREFIX_LOCK)
7645 a7812ae4 pbrook
        gen_helper_unlock();
7646 2c0262af bellard
    /* XXX: ensure that no lock was generated */
7647 2c0262af bellard
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
7648 2c0262af bellard
    return s->pc;
7649 2c0262af bellard
}
7650 2c0262af bellard
7651 2c0262af bellard
void optimize_flags_init(void)
7652 2c0262af bellard
{
7653 b6abf97d bellard
#if TCG_TARGET_REG_BITS == 32
7654 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 3));
7655 b6abf97d bellard
#else
7656 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 4));
7657 b6abf97d bellard
#endif
7658 a7812ae4 pbrook
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7659 a7812ae4 pbrook
    cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
7660 a7812ae4 pbrook
                                       offsetof(CPUState, cc_op), "cc_op");
7661 a7812ae4 pbrook
    cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src),
7662 a7812ae4 pbrook
                                    "cc_src");
7663 a7812ae4 pbrook
    cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst),
7664 a7812ae4 pbrook
                                    "cc_dst");
7665 a7812ae4 pbrook
    cpu_cc_tmp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_tmp),
7666 a7812ae4 pbrook
                                    "cc_tmp");
7667 437a88a5 bellard
7668 cc739bb0 Laurent Desnogues
#ifdef TARGET_X86_64
7669 cc739bb0 Laurent Desnogues
    cpu_regs[R_EAX] = tcg_global_mem_new_i64(TCG_AREG0,
7670 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EAX]), "rax");
7671 cc739bb0 Laurent Desnogues
    cpu_regs[R_ECX] = tcg_global_mem_new_i64(TCG_AREG0,
7672 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ECX]), "rcx");
7673 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDX] = tcg_global_mem_new_i64(TCG_AREG0,
7674 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDX]), "rdx");
7675 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBX] = tcg_global_mem_new_i64(TCG_AREG0,
7676 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBX]), "rbx");
7677 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESP] = tcg_global_mem_new_i64(TCG_AREG0,
7678 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESP]), "rsp");
7679 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBP] = tcg_global_mem_new_i64(TCG_AREG0,
7680 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBP]), "rbp");
7681 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESI] = tcg_global_mem_new_i64(TCG_AREG0,
7682 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESI]), "rsi");
7683 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDI] = tcg_global_mem_new_i64(TCG_AREG0,
7684 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDI]), "rdi");
7685 cc739bb0 Laurent Desnogues
    cpu_regs[8] = tcg_global_mem_new_i64(TCG_AREG0,
7686 cc739bb0 Laurent Desnogues
                                         offsetof(CPUState, regs[8]), "r8");
7687 cc739bb0 Laurent Desnogues
    cpu_regs[9] = tcg_global_mem_new_i64(TCG_AREG0,
7688 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[9]), "r9");
7689 cc739bb0 Laurent Desnogues
    cpu_regs[10] = tcg_global_mem_new_i64(TCG_AREG0,
7690 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[10]), "r10");
7691 cc739bb0 Laurent Desnogues
    cpu_regs[11] = tcg_global_mem_new_i64(TCG_AREG0,
7692 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[11]), "r11");
7693 cc739bb0 Laurent Desnogues
    cpu_regs[12] = tcg_global_mem_new_i64(TCG_AREG0,
7694 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[12]), "r12");
7695 cc739bb0 Laurent Desnogues
    cpu_regs[13] = tcg_global_mem_new_i64(TCG_AREG0,
7696 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[13]), "r13");
7697 cc739bb0 Laurent Desnogues
    cpu_regs[14] = tcg_global_mem_new_i64(TCG_AREG0,
7698 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[14]), "r14");
7699 cc739bb0 Laurent Desnogues
    cpu_regs[15] = tcg_global_mem_new_i64(TCG_AREG0,
7700 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[15]), "r15");
7701 cc739bb0 Laurent Desnogues
#else
7702 cc739bb0 Laurent Desnogues
    cpu_regs[R_EAX] = tcg_global_mem_new_i32(TCG_AREG0,
7703 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EAX]), "eax");
7704 cc739bb0 Laurent Desnogues
    cpu_regs[R_ECX] = tcg_global_mem_new_i32(TCG_AREG0,
7705 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ECX]), "ecx");
7706 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDX] = tcg_global_mem_new_i32(TCG_AREG0,
7707 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDX]), "edx");
7708 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBX] = tcg_global_mem_new_i32(TCG_AREG0,
7709 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBX]), "ebx");
7710 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESP] = tcg_global_mem_new_i32(TCG_AREG0,
7711 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESP]), "esp");
7712 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBP] = tcg_global_mem_new_i32(TCG_AREG0,
7713 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBP]), "ebp");
7714 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESI] = tcg_global_mem_new_i32(TCG_AREG0,
7715 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESI]), "esi");
7716 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDI] = tcg_global_mem_new_i32(TCG_AREG0,
7717 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDI]), "edi");
7718 cc739bb0 Laurent Desnogues
#endif
7719 cc739bb0 Laurent Desnogues
7720 437a88a5 bellard
    /* register helpers */
7721 a7812ae4 pbrook
#define GEN_HELPER 2
7722 437a88a5 bellard
#include "helper.h"
7723 2c0262af bellard
}
7724 2c0262af bellard
7725 2c0262af bellard
/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
7726 2c0262af bellard
   basic block 'tb'. If search_pc is TRUE, also generate PC
7727 2c0262af bellard
   information for each intermediate instruction. */
7728 2cfc5f17 ths
static inline void gen_intermediate_code_internal(CPUState *env,
7729 2cfc5f17 ths
                                                  TranslationBlock *tb,
7730 2cfc5f17 ths
                                                  int search_pc)
7731 2c0262af bellard
{
7732 2c0262af bellard
    DisasContext dc1, *dc = &dc1;
7733 14ce26e7 bellard
    target_ulong pc_ptr;
7734 2c0262af bellard
    uint16_t *gen_opc_end;
7735 a1d1bb31 aliguori
    CPUBreakpoint *bp;
7736 7f5b7d3e Blue Swirl
    int j, lj;
7737 c068688b j_mayer
    uint64_t flags;
7738 14ce26e7 bellard
    target_ulong pc_start;
7739 14ce26e7 bellard
    target_ulong cs_base;
7740 2e70f6ef pbrook
    int num_insns;
7741 2e70f6ef pbrook
    int max_insns;
7742 3b46e624 ths
7743 2c0262af bellard
    /* generate intermediate code */
7744 14ce26e7 bellard
    pc_start = tb->pc;
7745 14ce26e7 bellard
    cs_base = tb->cs_base;
7746 2c0262af bellard
    flags = tb->flags;
7747 3a1d9b8b bellard
7748 4f31916f bellard
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
7749 2c0262af bellard
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
7750 2c0262af bellard
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
7751 2c0262af bellard
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
7752 2c0262af bellard
    dc->f_st = 0;
7753 2c0262af bellard
    dc->vm86 = (flags >> VM_SHIFT) & 1;
7754 2c0262af bellard
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
7755 2c0262af bellard
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
7756 2c0262af bellard
    dc->tf = (flags >> TF_SHIFT) & 1;
7757 34865134 bellard
    dc->singlestep_enabled = env->singlestep_enabled;
7758 2c0262af bellard
    dc->cc_op = CC_OP_DYNAMIC;
7759 2c0262af bellard
    dc->cs_base = cs_base;
7760 2c0262af bellard
    dc->tb = tb;
7761 2c0262af bellard
    dc->popl_esp_hack = 0;
7762 2c0262af bellard
    /* select memory access functions */
7763 2c0262af bellard
    dc->mem_index = 0;
7764 2c0262af bellard
    if (flags & HF_SOFTMMU_MASK) {
7765 2c0262af bellard
        if (dc->cpl == 3)
7766 14ce26e7 bellard
            dc->mem_index = 2 * 4;
7767 2c0262af bellard
        else
7768 14ce26e7 bellard
            dc->mem_index = 1 * 4;
7769 2c0262af bellard
    }
7770 14ce26e7 bellard
    dc->cpuid_features = env->cpuid_features;
7771 3d7374c5 bellard
    dc->cpuid_ext_features = env->cpuid_ext_features;
7772 e771edab aurel32
    dc->cpuid_ext2_features = env->cpuid_ext2_features;
7773 12e26b75 bellard
    dc->cpuid_ext3_features = env->cpuid_ext3_features;
7774 14ce26e7 bellard
#ifdef TARGET_X86_64
7775 14ce26e7 bellard
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
7776 14ce26e7 bellard
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
7777 14ce26e7 bellard
#endif
7778 7eee2a50 bellard
    dc->flags = flags;
7779 a2cc3b24 bellard
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
7780 a2cc3b24 bellard
                    (flags & HF_INHIBIT_IRQ_MASK)
7781 415fa2ea bellard
#ifndef CONFIG_SOFTMMU
7782 2c0262af bellard
                    || (flags & HF_SOFTMMU_MASK)
7783 2c0262af bellard
#endif
7784 2c0262af bellard
                    );
7785 4f31916f bellard
#if 0
7786 4f31916f bellard
    /* check addseg logic */
7787 dc196a57 bellard
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
7788 4f31916f bellard
        printf("ERROR addseg\n");
7789 4f31916f bellard
#endif
7790 4f31916f bellard
7791 a7812ae4 pbrook
    cpu_T[0] = tcg_temp_new();
7792 a7812ae4 pbrook
    cpu_T[1] = tcg_temp_new();
7793 a7812ae4 pbrook
    cpu_A0 = tcg_temp_new();
7794 a7812ae4 pbrook
    cpu_T3 = tcg_temp_new();
7795 a7812ae4 pbrook
7796 a7812ae4 pbrook
    cpu_tmp0 = tcg_temp_new();
7797 a7812ae4 pbrook
    cpu_tmp1_i64 = tcg_temp_new_i64();
7798 a7812ae4 pbrook
    cpu_tmp2_i32 = tcg_temp_new_i32();
7799 a7812ae4 pbrook
    cpu_tmp3_i32 = tcg_temp_new_i32();
7800 a7812ae4 pbrook
    cpu_tmp4 = tcg_temp_new();
7801 a7812ae4 pbrook
    cpu_tmp5 = tcg_temp_new();
7802 a7812ae4 pbrook
    cpu_ptr0 = tcg_temp_new_ptr();
7803 a7812ae4 pbrook
    cpu_ptr1 = tcg_temp_new_ptr();
7804 57fec1fe bellard
7805 2c0262af bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7806 2c0262af bellard
7807 2c0262af bellard
    dc->is_jmp = DISAS_NEXT;
7808 2c0262af bellard
    pc_ptr = pc_start;
7809 2c0262af bellard
    lj = -1;
7810 2e70f6ef pbrook
    num_insns = 0;
7811 2e70f6ef pbrook
    max_insns = tb->cflags & CF_COUNT_MASK;
7812 2e70f6ef pbrook
    if (max_insns == 0)
7813 2e70f6ef pbrook
        max_insns = CF_COUNT_MASK;
7814 2c0262af bellard
7815 2e70f6ef pbrook
    gen_icount_start();
7816 2c0262af bellard
    for(;;) {
7817 72cf2d4f Blue Swirl
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
7818 72cf2d4f Blue Swirl
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
7819 a2397807 Jan Kiszka
                if (bp->pc == pc_ptr &&
7820 a2397807 Jan Kiszka
                    !((bp->flags & BP_CPU) && (tb->flags & HF_RF_MASK))) {
7821 2c0262af bellard
                    gen_debug(dc, pc_ptr - dc->cs_base);
7822 2c0262af bellard
                    break;
7823 2c0262af bellard
                }
7824 2c0262af bellard
            }
7825 2c0262af bellard
        }
7826 2c0262af bellard
        if (search_pc) {
7827 2c0262af bellard
            j = gen_opc_ptr - gen_opc_buf;
7828 2c0262af bellard
            if (lj < j) {
7829 2c0262af bellard
                lj++;
7830 2c0262af bellard
                while (lj < j)
7831 2c0262af bellard
                    gen_opc_instr_start[lj++] = 0;
7832 2c0262af bellard
            }
7833 14ce26e7 bellard
            gen_opc_pc[lj] = pc_ptr;
7834 2c0262af bellard
            gen_opc_cc_op[lj] = dc->cc_op;
7835 2c0262af bellard
            gen_opc_instr_start[lj] = 1;
7836 2e70f6ef pbrook
            gen_opc_icount[lj] = num_insns;
7837 2c0262af bellard
        }
7838 2e70f6ef pbrook
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
7839 2e70f6ef pbrook
            gen_io_start();
7840 2e70f6ef pbrook
7841 2c0262af bellard
        pc_ptr = disas_insn(dc, pc_ptr);
7842 2e70f6ef pbrook
        num_insns++;
7843 2c0262af bellard
        /* stop translation if indicated */
7844 2c0262af bellard
        if (dc->is_jmp)
7845 2c0262af bellard
            break;
7846 2c0262af bellard
        /* if single step mode, we generate only one instruction and
7847 2c0262af bellard
           generate an exception */
7848 a2cc3b24 bellard
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
7849 a2cc3b24 bellard
           the flag and abort the translation to give the irqs a
7850 a2cc3b24 bellard
           change to be happen */
7851 5fafdf24 ths
        if (dc->tf || dc->singlestep_enabled ||
7852 2e70f6ef pbrook
            (flags & HF_INHIBIT_IRQ_MASK)) {
7853 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
7854 2c0262af bellard
            gen_eob(dc);
7855 2c0262af bellard
            break;
7856 2c0262af bellard
        }
7857 2c0262af bellard
        /* if too long translation, stop generation too */
7858 2c0262af bellard
        if (gen_opc_ptr >= gen_opc_end ||
7859 2e70f6ef pbrook
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
7860 2e70f6ef pbrook
            num_insns >= max_insns) {
7861 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
7862 2c0262af bellard
            gen_eob(dc);
7863 2c0262af bellard
            break;
7864 2c0262af bellard
        }
7865 1b530a6d aurel32
        if (singlestep) {
7866 1b530a6d aurel32
            gen_jmp_im(pc_ptr - dc->cs_base);
7867 1b530a6d aurel32
            gen_eob(dc);
7868 1b530a6d aurel32
            break;
7869 1b530a6d aurel32
        }
7870 2c0262af bellard
    }
7871 2e70f6ef pbrook
    if (tb->cflags & CF_LAST_IO)
7872 2e70f6ef pbrook
        gen_io_end();
7873 2e70f6ef pbrook
    gen_icount_end(tb, num_insns);
7874 2c0262af bellard
    *gen_opc_ptr = INDEX_op_end;
7875 2c0262af bellard
    /* we don't forget to fill the last values */
7876 2c0262af bellard
    if (search_pc) {
7877 2c0262af bellard
        j = gen_opc_ptr - gen_opc_buf;
7878 2c0262af bellard
        lj++;
7879 2c0262af bellard
        while (lj <= j)
7880 2c0262af bellard
            gen_opc_instr_start[lj++] = 0;
7881 2c0262af bellard
    }
7882 3b46e624 ths
7883 2c0262af bellard
#ifdef DEBUG_DISAS
7884 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
7885 14ce26e7 bellard
        int disas_flags;
7886 93fcfe39 aliguori
        qemu_log("----------------\n");
7887 93fcfe39 aliguori
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
7888 14ce26e7 bellard
#ifdef TARGET_X86_64
7889 14ce26e7 bellard
        if (dc->code64)
7890 14ce26e7 bellard
            disas_flags = 2;
7891 14ce26e7 bellard
        else
7892 14ce26e7 bellard
#endif
7893 14ce26e7 bellard
            disas_flags = !dc->code32;
7894 93fcfe39 aliguori
        log_target_disas(pc_start, pc_ptr - pc_start, disas_flags);
7895 93fcfe39 aliguori
        qemu_log("\n");
7896 2c0262af bellard
    }
7897 2c0262af bellard
#endif
7898 2c0262af bellard
7899 2e70f6ef pbrook
    if (!search_pc) {
7900 2c0262af bellard
        tb->size = pc_ptr - pc_start;
7901 2e70f6ef pbrook
        tb->icount = num_insns;
7902 2e70f6ef pbrook
    }
7903 2c0262af bellard
}
7904 2c0262af bellard
7905 2cfc5f17 ths
void gen_intermediate_code(CPUState *env, TranslationBlock *tb)
7906 2c0262af bellard
{
7907 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 0);
7908 2c0262af bellard
}
7909 2c0262af bellard
7910 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
7911 2c0262af bellard
{
7912 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 1);
7913 2c0262af bellard
}
7914 2c0262af bellard
7915 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
7916 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
7917 d2856f1a aurel32
{
7918 d2856f1a aurel32
    int cc_op;
7919 d2856f1a aurel32
#ifdef DEBUG_DISAS
7920 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
7921 d2856f1a aurel32
        int i;
7922 93fcfe39 aliguori
        qemu_log("RESTORE:\n");
7923 d2856f1a aurel32
        for(i = 0;i <= pc_pos; i++) {
7924 d2856f1a aurel32
            if (gen_opc_instr_start[i]) {
7925 93fcfe39 aliguori
                qemu_log("0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]);
7926 d2856f1a aurel32
            }
7927 d2856f1a aurel32
        }
7928 93fcfe39 aliguori
        qemu_log("spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
7929 d2856f1a aurel32
                searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base,
7930 d2856f1a aurel32
                (uint32_t)tb->cs_base);
7931 d2856f1a aurel32
    }
7932 d2856f1a aurel32
#endif
7933 d2856f1a aurel32
    env->eip = gen_opc_pc[pc_pos] - tb->cs_base;
7934 d2856f1a aurel32
    cc_op = gen_opc_cc_op[pc_pos];
7935 d2856f1a aurel32
    if (cc_op != CC_OP_DYNAMIC)
7936 d2856f1a aurel32
        env->cc_op = cc_op;
7937 d2856f1a aurel32
}