Statistics
| Branch: | Revision:

root / target-ppc / helper.c @ eacc3249

History | View | Annotate | Download (94.1 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation helpers for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 fdabc366 bellard
#include <stdarg.h>
21 fdabc366 bellard
#include <stdlib.h>
22 fdabc366 bellard
#include <stdio.h>
23 fdabc366 bellard
#include <string.h>
24 fdabc366 bellard
#include <inttypes.h>
25 fdabc366 bellard
#include <signal.h>
26 fdabc366 bellard
#include <assert.h>
27 fdabc366 bellard
28 fdabc366 bellard
#include "cpu.h"
29 fdabc366 bellard
#include "exec-all.h"
30 9a64fbe4 bellard
31 9a64fbe4 bellard
//#define DEBUG_MMU
32 9a64fbe4 bellard
//#define DEBUG_BATS
33 76a66253 j_mayer
//#define DEBUG_SOFTWARE_TLB
34 9a64fbe4 bellard
//#define DEBUG_EXCEPTIONS
35 fdabc366 bellard
//#define FLUSH_ALL_TLBS
36 9a64fbe4 bellard
37 9a64fbe4 bellard
/*****************************************************************************/
38 3fc6c082 bellard
/* PowerPC MMU emulation */
39 a541f297 bellard
40 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
41 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
42 6ebbf390 j_mayer
                              int mmu_idx, int is_softmmu)
43 24741ef3 bellard
{
44 24741ef3 bellard
    int exception, error_code;
45 d9bce9d9 j_mayer
46 24741ef3 bellard
    if (rw == 2) {
47 e1833e1f j_mayer
        exception = POWERPC_EXCP_ISI;
48 8f793433 j_mayer
        error_code = 0x40000000;
49 24741ef3 bellard
    } else {
50 e1833e1f j_mayer
        exception = POWERPC_EXCP_DSI;
51 8f793433 j_mayer
        error_code = 0x40000000;
52 24741ef3 bellard
        if (rw)
53 24741ef3 bellard
            error_code |= 0x02000000;
54 24741ef3 bellard
        env->spr[SPR_DAR] = address;
55 24741ef3 bellard
        env->spr[SPR_DSISR] = error_code;
56 24741ef3 bellard
    }
57 24741ef3 bellard
    env->exception_index = exception;
58 24741ef3 bellard
    env->error_code = error_code;
59 76a66253 j_mayer
60 24741ef3 bellard
    return 1;
61 24741ef3 bellard
}
62 76a66253 j_mayer
63 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
64 24741ef3 bellard
{
65 24741ef3 bellard
    return addr;
66 24741ef3 bellard
}
67 36081602 j_mayer
68 24741ef3 bellard
#else
69 76a66253 j_mayer
/* Common routines used by software and hardware TLBs emulation */
70 b068d6a7 j_mayer
static always_inline int pte_is_valid (target_ulong pte0)
71 76a66253 j_mayer
{
72 76a66253 j_mayer
    return pte0 & 0x80000000 ? 1 : 0;
73 76a66253 j_mayer
}
74 76a66253 j_mayer
75 b068d6a7 j_mayer
static always_inline void pte_invalidate (target_ulong *pte0)
76 76a66253 j_mayer
{
77 76a66253 j_mayer
    *pte0 &= ~0x80000000;
78 76a66253 j_mayer
}
79 76a66253 j_mayer
80 caa4039c j_mayer
#if defined(TARGET_PPC64)
81 b068d6a7 j_mayer
static always_inline int pte64_is_valid (target_ulong pte0)
82 caa4039c j_mayer
{
83 caa4039c j_mayer
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
84 caa4039c j_mayer
}
85 caa4039c j_mayer
86 b068d6a7 j_mayer
static always_inline void pte64_invalidate (target_ulong *pte0)
87 caa4039c j_mayer
{
88 caa4039c j_mayer
    *pte0 &= ~0x0000000000000001ULL;
89 caa4039c j_mayer
}
90 caa4039c j_mayer
#endif
91 caa4039c j_mayer
92 76a66253 j_mayer
#define PTE_PTEM_MASK 0x7FFFFFBF
93 76a66253 j_mayer
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
94 caa4039c j_mayer
#if defined(TARGET_PPC64)
95 caa4039c j_mayer
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
96 caa4039c j_mayer
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
97 caa4039c j_mayer
#endif
98 76a66253 j_mayer
99 b068d6a7 j_mayer
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
100 b068d6a7 j_mayer
                                     target_ulong pte0, target_ulong pte1,
101 b068d6a7 j_mayer
                                     int h, int rw)
102 76a66253 j_mayer
{
103 caa4039c j_mayer
    target_ulong ptem, mmask;
104 caa4039c j_mayer
    int access, ret, pteh, ptev;
105 76a66253 j_mayer
106 76a66253 j_mayer
    access = 0;
107 76a66253 j_mayer
    ret = -1;
108 76a66253 j_mayer
    /* Check validity and table match */
109 caa4039c j_mayer
#if defined(TARGET_PPC64)
110 caa4039c j_mayer
    if (is_64b) {
111 caa4039c j_mayer
        ptev = pte64_is_valid(pte0);
112 caa4039c j_mayer
        pteh = (pte0 >> 1) & 1;
113 caa4039c j_mayer
    } else
114 caa4039c j_mayer
#endif
115 caa4039c j_mayer
    {
116 caa4039c j_mayer
        ptev = pte_is_valid(pte0);
117 caa4039c j_mayer
        pteh = (pte0 >> 6) & 1;
118 caa4039c j_mayer
    }
119 caa4039c j_mayer
    if (ptev && h == pteh) {
120 76a66253 j_mayer
        /* Check vsid & api */
121 caa4039c j_mayer
#if defined(TARGET_PPC64)
122 caa4039c j_mayer
        if (is_64b) {
123 caa4039c j_mayer
            ptem = pte0 & PTE64_PTEM_MASK;
124 caa4039c j_mayer
            mmask = PTE64_CHECK_MASK;
125 caa4039c j_mayer
        } else
126 caa4039c j_mayer
#endif
127 caa4039c j_mayer
        {
128 caa4039c j_mayer
            ptem = pte0 & PTE_PTEM_MASK;
129 caa4039c j_mayer
            mmask = PTE_CHECK_MASK;
130 caa4039c j_mayer
        }
131 caa4039c j_mayer
        if (ptem == ctx->ptem) {
132 76a66253 j_mayer
            if (ctx->raddr != (target_ulong)-1) {
133 76a66253 j_mayer
                /* all matches should have equal RPN, WIMG & PP */
134 caa4039c j_mayer
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
135 caa4039c j_mayer
                    if (loglevel != 0)
136 76a66253 j_mayer
                        fprintf(logfile, "Bad RPN/WIMG/PP\n");
137 76a66253 j_mayer
                    return -3;
138 76a66253 j_mayer
                }
139 76a66253 j_mayer
            }
140 76a66253 j_mayer
            /* Compute access rights */
141 76a66253 j_mayer
            if (ctx->key == 0) {
142 76a66253 j_mayer
                access = PAGE_READ;
143 76a66253 j_mayer
                if ((pte1 & 0x00000003) != 0x3)
144 76a66253 j_mayer
                    access |= PAGE_WRITE;
145 76a66253 j_mayer
            } else {
146 76a66253 j_mayer
                switch (pte1 & 0x00000003) {
147 76a66253 j_mayer
                case 0x0:
148 76a66253 j_mayer
                    access = 0;
149 76a66253 j_mayer
                    break;
150 76a66253 j_mayer
                case 0x1:
151 76a66253 j_mayer
                case 0x3:
152 76a66253 j_mayer
                    access = PAGE_READ;
153 76a66253 j_mayer
                    break;
154 76a66253 j_mayer
                case 0x2:
155 76a66253 j_mayer
                    access = PAGE_READ | PAGE_WRITE;
156 76a66253 j_mayer
                    break;
157 76a66253 j_mayer
                }
158 76a66253 j_mayer
            }
159 76a66253 j_mayer
            /* Keep the matching PTE informations */
160 76a66253 j_mayer
            ctx->raddr = pte1;
161 76a66253 j_mayer
            ctx->prot = access;
162 76a66253 j_mayer
            if ((rw == 0 && (access & PAGE_READ)) ||
163 76a66253 j_mayer
                (rw == 1 && (access & PAGE_WRITE))) {
164 76a66253 j_mayer
                /* Access granted */
165 76a66253 j_mayer
#if defined (DEBUG_MMU)
166 4a057712 j_mayer
                if (loglevel != 0)
167 76a66253 j_mayer
                    fprintf(logfile, "PTE access granted !\n");
168 76a66253 j_mayer
#endif
169 76a66253 j_mayer
                ret = 0;
170 76a66253 j_mayer
            } else {
171 76a66253 j_mayer
                /* Access right violation */
172 76a66253 j_mayer
#if defined (DEBUG_MMU)
173 4a057712 j_mayer
                if (loglevel != 0)
174 76a66253 j_mayer
                    fprintf(logfile, "PTE access rejected\n");
175 76a66253 j_mayer
#endif
176 76a66253 j_mayer
                ret = -2;
177 76a66253 j_mayer
            }
178 76a66253 j_mayer
        }
179 76a66253 j_mayer
    }
180 76a66253 j_mayer
181 76a66253 j_mayer
    return ret;
182 76a66253 j_mayer
}
183 76a66253 j_mayer
184 caa4039c j_mayer
static int pte32_check (mmu_ctx_t *ctx,
185 caa4039c j_mayer
                        target_ulong pte0, target_ulong pte1, int h, int rw)
186 caa4039c j_mayer
{
187 caa4039c j_mayer
    return _pte_check(ctx, 0, pte0, pte1, h, rw);
188 caa4039c j_mayer
}
189 caa4039c j_mayer
190 caa4039c j_mayer
#if defined(TARGET_PPC64)
191 caa4039c j_mayer
static int pte64_check (mmu_ctx_t *ctx,
192 caa4039c j_mayer
                        target_ulong pte0, target_ulong pte1, int h, int rw)
193 caa4039c j_mayer
{
194 caa4039c j_mayer
    return _pte_check(ctx, 1, pte0, pte1, h, rw);
195 caa4039c j_mayer
}
196 caa4039c j_mayer
#endif
197 caa4039c j_mayer
198 76a66253 j_mayer
static int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
199 76a66253 j_mayer
                             int ret, int rw)
200 76a66253 j_mayer
{
201 76a66253 j_mayer
    int store = 0;
202 76a66253 j_mayer
203 76a66253 j_mayer
    /* Update page flags */
204 76a66253 j_mayer
    if (!(*pte1p & 0x00000100)) {
205 76a66253 j_mayer
        /* Update accessed flag */
206 76a66253 j_mayer
        *pte1p |= 0x00000100;
207 76a66253 j_mayer
        store = 1;
208 76a66253 j_mayer
    }
209 76a66253 j_mayer
    if (!(*pte1p & 0x00000080)) {
210 76a66253 j_mayer
        if (rw == 1 && ret == 0) {
211 76a66253 j_mayer
            /* Update changed flag */
212 76a66253 j_mayer
            *pte1p |= 0x00000080;
213 76a66253 j_mayer
            store = 1;
214 76a66253 j_mayer
        } else {
215 76a66253 j_mayer
            /* Force page fault for first write access */
216 76a66253 j_mayer
            ctx->prot &= ~PAGE_WRITE;
217 76a66253 j_mayer
        }
218 76a66253 j_mayer
    }
219 76a66253 j_mayer
220 76a66253 j_mayer
    return store;
221 76a66253 j_mayer
}
222 76a66253 j_mayer
223 76a66253 j_mayer
/* Software driven TLB helpers */
224 76a66253 j_mayer
static int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
225 76a66253 j_mayer
                              int way, int is_code)
226 76a66253 j_mayer
{
227 76a66253 j_mayer
    int nr;
228 76a66253 j_mayer
229 76a66253 j_mayer
    /* Select TLB num in a way from address */
230 76a66253 j_mayer
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
231 76a66253 j_mayer
    /* Select TLB way */
232 76a66253 j_mayer
    nr += env->tlb_per_way * way;
233 76a66253 j_mayer
    /* 6xx have separate TLBs for instructions and data */
234 76a66253 j_mayer
    if (is_code && env->id_tlbs == 1)
235 76a66253 j_mayer
        nr += env->nb_tlb;
236 76a66253 j_mayer
237 76a66253 j_mayer
    return nr;
238 76a66253 j_mayer
}
239 76a66253 j_mayer
240 daf4f96e j_mayer
static void ppc6xx_tlb_invalidate_all (CPUState *env)
241 76a66253 j_mayer
{
242 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
243 76a66253 j_mayer
    int nr, max;
244 76a66253 j_mayer
245 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB) && 0
246 76a66253 j_mayer
    if (loglevel != 0) {
247 76a66253 j_mayer
        fprintf(logfile, "Invalidate all TLBs\n");
248 76a66253 j_mayer
    }
249 76a66253 j_mayer
#endif
250 76a66253 j_mayer
    /* Invalidate all defined software TLB */
251 76a66253 j_mayer
    max = env->nb_tlb;
252 76a66253 j_mayer
    if (env->id_tlbs == 1)
253 76a66253 j_mayer
        max *= 2;
254 76a66253 j_mayer
    for (nr = 0; nr < max; nr++) {
255 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
256 76a66253 j_mayer
        pte_invalidate(&tlb->pte0);
257 76a66253 j_mayer
    }
258 76a66253 j_mayer
    tlb_flush(env, 1);
259 76a66253 j_mayer
}
260 76a66253 j_mayer
261 b068d6a7 j_mayer
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
262 b068d6a7 j_mayer
                                                        target_ulong eaddr,
263 b068d6a7 j_mayer
                                                        int is_code,
264 b068d6a7 j_mayer
                                                        int match_epn)
265 76a66253 j_mayer
{
266 4a057712 j_mayer
#if !defined(FLUSH_ALL_TLBS)
267 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
268 76a66253 j_mayer
    int way, nr;
269 76a66253 j_mayer
270 76a66253 j_mayer
    /* Invalidate ITLB + DTLB, all ways */
271 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
272 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
273 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
274 76a66253 j_mayer
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
275 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
276 76a66253 j_mayer
            if (loglevel != 0) {
277 1b9eb036 j_mayer
                fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n",
278 76a66253 j_mayer
                        nr, env->nb_tlb, eaddr);
279 76a66253 j_mayer
            }
280 76a66253 j_mayer
#endif
281 76a66253 j_mayer
            pte_invalidate(&tlb->pte0);
282 76a66253 j_mayer
            tlb_flush_page(env, tlb->EPN);
283 76a66253 j_mayer
        }
284 76a66253 j_mayer
    }
285 76a66253 j_mayer
#else
286 76a66253 j_mayer
    /* XXX: PowerPC specification say this is valid as well */
287 76a66253 j_mayer
    ppc6xx_tlb_invalidate_all(env);
288 76a66253 j_mayer
#endif
289 76a66253 j_mayer
}
290 76a66253 j_mayer
291 daf4f96e j_mayer
static void ppc6xx_tlb_invalidate_virt (CPUState *env, target_ulong eaddr,
292 daf4f96e j_mayer
                                        int is_code)
293 76a66253 j_mayer
{
294 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
295 76a66253 j_mayer
}
296 76a66253 j_mayer
297 76a66253 j_mayer
void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
298 76a66253 j_mayer
                       target_ulong pte0, target_ulong pte1)
299 76a66253 j_mayer
{
300 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
301 76a66253 j_mayer
    int nr;
302 76a66253 j_mayer
303 76a66253 j_mayer
    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
304 1d0a48fb j_mayer
    tlb = &env->tlb[nr].tlb6;
305 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
306 76a66253 j_mayer
    if (loglevel != 0) {
307 5fafdf24 ths
        fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
308 1b9eb036 j_mayer
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
309 76a66253 j_mayer
    }
310 76a66253 j_mayer
#endif
311 76a66253 j_mayer
    /* Invalidate any pending reference in Qemu for this virtual address */
312 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
313 76a66253 j_mayer
    tlb->pte0 = pte0;
314 76a66253 j_mayer
    tlb->pte1 = pte1;
315 76a66253 j_mayer
    tlb->EPN = EPN;
316 76a66253 j_mayer
    /* Store last way for LRU mechanism */
317 76a66253 j_mayer
    env->last_way = way;
318 76a66253 j_mayer
}
319 76a66253 j_mayer
320 76a66253 j_mayer
static int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
321 76a66253 j_mayer
                             target_ulong eaddr, int rw, int access_type)
322 76a66253 j_mayer
{
323 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
324 76a66253 j_mayer
    int nr, best, way;
325 76a66253 j_mayer
    int ret;
326 d9bce9d9 j_mayer
327 76a66253 j_mayer
    best = -1;
328 76a66253 j_mayer
    ret = -1; /* No TLB found */
329 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
330 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
331 76a66253 j_mayer
                               access_type == ACCESS_CODE ? 1 : 0);
332 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
333 76a66253 j_mayer
        /* This test "emulates" the PTE index match for hardware TLBs */
334 76a66253 j_mayer
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
335 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
336 76a66253 j_mayer
            if (loglevel != 0) {
337 1b9eb036 j_mayer
                fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX
338 1b9eb036 j_mayer
                        "] <> " ADDRX "\n",
339 76a66253 j_mayer
                        nr, env->nb_tlb,
340 76a66253 j_mayer
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
341 76a66253 j_mayer
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
342 76a66253 j_mayer
            }
343 76a66253 j_mayer
#endif
344 76a66253 j_mayer
            continue;
345 76a66253 j_mayer
        }
346 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
347 76a66253 j_mayer
        if (loglevel != 0) {
348 1b9eb036 j_mayer
            fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
349 1b9eb036 j_mayer
                    " %c %c\n",
350 76a66253 j_mayer
                    nr, env->nb_tlb,
351 76a66253 j_mayer
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
352 76a66253 j_mayer
                    tlb->EPN, eaddr, tlb->pte1,
353 76a66253 j_mayer
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
354 76a66253 j_mayer
        }
355 76a66253 j_mayer
#endif
356 caa4039c j_mayer
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw)) {
357 76a66253 j_mayer
        case -3:
358 76a66253 j_mayer
            /* TLB inconsistency */
359 76a66253 j_mayer
            return -1;
360 76a66253 j_mayer
        case -2:
361 76a66253 j_mayer
            /* Access violation */
362 76a66253 j_mayer
            ret = -2;
363 76a66253 j_mayer
            best = nr;
364 76a66253 j_mayer
            break;
365 76a66253 j_mayer
        case -1:
366 76a66253 j_mayer
        default:
367 76a66253 j_mayer
            /* No match */
368 76a66253 j_mayer
            break;
369 76a66253 j_mayer
        case 0:
370 76a66253 j_mayer
            /* access granted */
371 76a66253 j_mayer
            /* XXX: we should go on looping to check all TLBs consistency
372 76a66253 j_mayer
             *      but we can speed-up the whole thing as the
373 76a66253 j_mayer
             *      result would be undefined if TLBs are not consistent.
374 76a66253 j_mayer
             */
375 76a66253 j_mayer
            ret = 0;
376 76a66253 j_mayer
            best = nr;
377 76a66253 j_mayer
            goto done;
378 76a66253 j_mayer
        }
379 76a66253 j_mayer
    }
380 76a66253 j_mayer
    if (best != -1) {
381 76a66253 j_mayer
    done:
382 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
383 4a057712 j_mayer
        if (loglevel != 0) {
384 76a66253 j_mayer
            fprintf(logfile, "found TLB at addr 0x%08lx prot=0x%01x ret=%d\n",
385 76a66253 j_mayer
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
386 76a66253 j_mayer
        }
387 76a66253 j_mayer
#endif
388 76a66253 j_mayer
        /* Update page flags */
389 1d0a48fb j_mayer
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
390 76a66253 j_mayer
    }
391 76a66253 j_mayer
392 76a66253 j_mayer
    return ret;
393 76a66253 j_mayer
}
394 76a66253 j_mayer
395 9a64fbe4 bellard
/* Perform BAT hit & translation */
396 76a66253 j_mayer
static int get_bat (CPUState *env, mmu_ctx_t *ctx,
397 76a66253 j_mayer
                    target_ulong virtual, int rw, int type)
398 9a64fbe4 bellard
{
399 76a66253 j_mayer
    target_ulong *BATlt, *BATut, *BATu, *BATl;
400 76a66253 j_mayer
    target_ulong base, BEPIl, BEPIu, bl;
401 9a64fbe4 bellard
    int i;
402 9a64fbe4 bellard
    int ret = -1;
403 9a64fbe4 bellard
404 9a64fbe4 bellard
#if defined (DEBUG_BATS)
405 4a057712 j_mayer
    if (loglevel != 0) {
406 1b9eb036 j_mayer
        fprintf(logfile, "%s: %cBAT v 0x" ADDRX "\n", __func__,
407 76a66253 j_mayer
                type == ACCESS_CODE ? 'I' : 'D', virtual);
408 9a64fbe4 bellard
    }
409 9a64fbe4 bellard
#endif
410 9a64fbe4 bellard
    switch (type) {
411 9a64fbe4 bellard
    case ACCESS_CODE:
412 9a64fbe4 bellard
        BATlt = env->IBAT[1];
413 9a64fbe4 bellard
        BATut = env->IBAT[0];
414 9a64fbe4 bellard
        break;
415 9a64fbe4 bellard
    default:
416 9a64fbe4 bellard
        BATlt = env->DBAT[1];
417 9a64fbe4 bellard
        BATut = env->DBAT[0];
418 9a64fbe4 bellard
        break;
419 9a64fbe4 bellard
    }
420 9a64fbe4 bellard
#if defined (DEBUG_BATS)
421 4a057712 j_mayer
    if (loglevel != 0) {
422 1b9eb036 j_mayer
        fprintf(logfile, "%s...: %cBAT v 0x" ADDRX "\n", __func__,
423 76a66253 j_mayer
                type == ACCESS_CODE ? 'I' : 'D', virtual);
424 9a64fbe4 bellard
    }
425 9a64fbe4 bellard
#endif
426 9a64fbe4 bellard
    base = virtual & 0xFFFC0000;
427 9a64fbe4 bellard
    for (i = 0; i < 4; i++) {
428 9a64fbe4 bellard
        BATu = &BATut[i];
429 9a64fbe4 bellard
        BATl = &BATlt[i];
430 9a64fbe4 bellard
        BEPIu = *BATu & 0xF0000000;
431 9a64fbe4 bellard
        BEPIl = *BATu & 0x0FFE0000;
432 9a64fbe4 bellard
        bl = (*BATu & 0x00001FFC) << 15;
433 9a64fbe4 bellard
#if defined (DEBUG_BATS)
434 4a057712 j_mayer
        if (loglevel != 0) {
435 5fafdf24 ths
            fprintf(logfile, "%s: %cBAT%d v 0x" ADDRX " BATu 0x" ADDRX
436 1b9eb036 j_mayer
                    " BATl 0x" ADDRX "\n",
437 9a64fbe4 bellard
                    __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
438 9a64fbe4 bellard
                    *BATu, *BATl);
439 9a64fbe4 bellard
        }
440 9a64fbe4 bellard
#endif
441 9a64fbe4 bellard
        if ((virtual & 0xF0000000) == BEPIu &&
442 9a64fbe4 bellard
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
443 9a64fbe4 bellard
            /* BAT matches */
444 9a64fbe4 bellard
            if ((msr_pr == 0 && (*BATu & 0x00000002)) ||
445 9a64fbe4 bellard
                (msr_pr == 1 && (*BATu & 0x00000001))) {
446 9a64fbe4 bellard
                /* Get physical address */
447 76a66253 j_mayer
                ctx->raddr = (*BATl & 0xF0000000) |
448 9a64fbe4 bellard
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
449 a541f297 bellard
                    (virtual & 0x0001F000);
450 9a64fbe4 bellard
                if (*BATl & 0x00000001)
451 76a66253 j_mayer
                    ctx->prot = PAGE_READ;
452 9a64fbe4 bellard
                if (*BATl & 0x00000002)
453 76a66253 j_mayer
                    ctx->prot = PAGE_WRITE | PAGE_READ;
454 9a64fbe4 bellard
#if defined (DEBUG_BATS)
455 4a057712 j_mayer
                if (loglevel != 0) {
456 4a057712 j_mayer
                    fprintf(logfile, "BAT %d match: r 0x" PADDRX
457 1b9eb036 j_mayer
                            " prot=%c%c\n",
458 76a66253 j_mayer
                            i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
459 76a66253 j_mayer
                            ctx->prot & PAGE_WRITE ? 'W' : '-');
460 9a64fbe4 bellard
                }
461 9a64fbe4 bellard
#endif
462 9a64fbe4 bellard
                ret = 0;
463 9a64fbe4 bellard
                break;
464 9a64fbe4 bellard
            }
465 9a64fbe4 bellard
        }
466 9a64fbe4 bellard
    }
467 9a64fbe4 bellard
    if (ret < 0) {
468 9a64fbe4 bellard
#if defined (DEBUG_BATS)
469 4a057712 j_mayer
        if (loglevel != 0) {
470 4a057712 j_mayer
            fprintf(logfile, "no BAT match for 0x" ADDRX ":\n", virtual);
471 4a057712 j_mayer
            for (i = 0; i < 4; i++) {
472 4a057712 j_mayer
                BATu = &BATut[i];
473 4a057712 j_mayer
                BATl = &BATlt[i];
474 4a057712 j_mayer
                BEPIu = *BATu & 0xF0000000;
475 4a057712 j_mayer
                BEPIl = *BATu & 0x0FFE0000;
476 4a057712 j_mayer
                bl = (*BATu & 0x00001FFC) << 15;
477 4a057712 j_mayer
                fprintf(logfile, "%s: %cBAT%d v 0x" ADDRX " BATu 0x" ADDRX
478 4a057712 j_mayer
                        " BATl 0x" ADDRX " \n\t"
479 4a057712 j_mayer
                        "0x" ADDRX " 0x" ADDRX " 0x" ADDRX "\n",
480 4a057712 j_mayer
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
481 4a057712 j_mayer
                        *BATu, *BATl, BEPIu, BEPIl, bl);
482 4a057712 j_mayer
            }
483 9a64fbe4 bellard
        }
484 9a64fbe4 bellard
#endif
485 9a64fbe4 bellard
    }
486 9a64fbe4 bellard
    /* No hit */
487 9a64fbe4 bellard
    return ret;
488 9a64fbe4 bellard
}
489 9a64fbe4 bellard
490 9a64fbe4 bellard
/* PTE table lookup */
491 b068d6a7 j_mayer
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h, int rw)
492 9a64fbe4 bellard
{
493 76a66253 j_mayer
    target_ulong base, pte0, pte1;
494 76a66253 j_mayer
    int i, good = -1;
495 caa4039c j_mayer
    int ret, r;
496 9a64fbe4 bellard
497 76a66253 j_mayer
    ret = -1; /* No entry found */
498 76a66253 j_mayer
    base = ctx->pg_addr[h];
499 9a64fbe4 bellard
    for (i = 0; i < 8; i++) {
500 caa4039c j_mayer
#if defined(TARGET_PPC64)
501 caa4039c j_mayer
        if (is_64b) {
502 caa4039c j_mayer
            pte0 = ldq_phys(base + (i * 16));
503 caa4039c j_mayer
            pte1 =  ldq_phys(base + (i * 16) + 8);
504 caa4039c j_mayer
            r = pte64_check(ctx, pte0, pte1, h, rw);
505 12de9a39 j_mayer
#if defined (DEBUG_MMU)
506 12de9a39 j_mayer
            if (loglevel != 0) {
507 12de9a39 j_mayer
                fprintf(logfile, "Load pte from 0x" ADDRX " => 0x" ADDRX
508 12de9a39 j_mayer
                        " 0x" ADDRX " %d %d %d 0x" ADDRX "\n",
509 12de9a39 j_mayer
                        base + (i * 16), pte0, pte1,
510 12de9a39 j_mayer
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
511 12de9a39 j_mayer
                        ctx->ptem);
512 12de9a39 j_mayer
            }
513 12de9a39 j_mayer
#endif
514 caa4039c j_mayer
        } else
515 caa4039c j_mayer
#endif
516 caa4039c j_mayer
        {
517 caa4039c j_mayer
            pte0 = ldl_phys(base + (i * 8));
518 caa4039c j_mayer
            pte1 =  ldl_phys(base + (i * 8) + 4);
519 caa4039c j_mayer
            r = pte32_check(ctx, pte0, pte1, h, rw);
520 9a64fbe4 bellard
#if defined (DEBUG_MMU)
521 12de9a39 j_mayer
            if (loglevel != 0) {
522 12de9a39 j_mayer
                fprintf(logfile, "Load pte from 0x" ADDRX " => 0x" ADDRX
523 12de9a39 j_mayer
                        " 0x" ADDRX " %d %d %d 0x" ADDRX "\n",
524 12de9a39 j_mayer
                        base + (i * 8), pte0, pte1,
525 12de9a39 j_mayer
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
526 12de9a39 j_mayer
                        ctx->ptem);
527 12de9a39 j_mayer
            }
528 9a64fbe4 bellard
#endif
529 12de9a39 j_mayer
        }
530 caa4039c j_mayer
        switch (r) {
531 76a66253 j_mayer
        case -3:
532 76a66253 j_mayer
            /* PTE inconsistency */
533 76a66253 j_mayer
            return -1;
534 76a66253 j_mayer
        case -2:
535 76a66253 j_mayer
            /* Access violation */
536 76a66253 j_mayer
            ret = -2;
537 76a66253 j_mayer
            good = i;
538 76a66253 j_mayer
            break;
539 76a66253 j_mayer
        case -1:
540 76a66253 j_mayer
        default:
541 76a66253 j_mayer
            /* No PTE match */
542 76a66253 j_mayer
            break;
543 76a66253 j_mayer
        case 0:
544 76a66253 j_mayer
            /* access granted */
545 76a66253 j_mayer
            /* XXX: we should go on looping to check all PTEs consistency
546 76a66253 j_mayer
             *      but if we can speed-up the whole thing as the
547 76a66253 j_mayer
             *      result would be undefined if PTEs are not consistent.
548 76a66253 j_mayer
             */
549 76a66253 j_mayer
            ret = 0;
550 76a66253 j_mayer
            good = i;
551 76a66253 j_mayer
            goto done;
552 9a64fbe4 bellard
        }
553 9a64fbe4 bellard
    }
554 9a64fbe4 bellard
    if (good != -1) {
555 76a66253 j_mayer
    done:
556 9a64fbe4 bellard
#if defined (DEBUG_MMU)
557 4a057712 j_mayer
        if (loglevel != 0) {
558 4a057712 j_mayer
            fprintf(logfile, "found PTE at addr 0x" PADDRX " prot=0x%01x "
559 1b9eb036 j_mayer
                    "ret=%d\n",
560 76a66253 j_mayer
                    ctx->raddr, ctx->prot, ret);
561 76a66253 j_mayer
        }
562 9a64fbe4 bellard
#endif
563 9a64fbe4 bellard
        /* Update page flags */
564 76a66253 j_mayer
        pte1 = ctx->raddr;
565 caa4039c j_mayer
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
566 caa4039c j_mayer
#if defined(TARGET_PPC64)
567 caa4039c j_mayer
            if (is_64b) {
568 caa4039c j_mayer
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
569 caa4039c j_mayer
            } else
570 caa4039c j_mayer
#endif
571 caa4039c j_mayer
            {
572 caa4039c j_mayer
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
573 caa4039c j_mayer
            }
574 caa4039c j_mayer
        }
575 9a64fbe4 bellard
    }
576 9a64fbe4 bellard
577 9a64fbe4 bellard
    return ret;
578 79aceca5 bellard
}
579 79aceca5 bellard
580 caa4039c j_mayer
static int find_pte32 (mmu_ctx_t *ctx, int h, int rw)
581 caa4039c j_mayer
{
582 caa4039c j_mayer
    return _find_pte(ctx, 0, h, rw);
583 caa4039c j_mayer
}
584 caa4039c j_mayer
585 caa4039c j_mayer
#if defined(TARGET_PPC64)
586 caa4039c j_mayer
static int find_pte64 (mmu_ctx_t *ctx, int h, int rw)
587 caa4039c j_mayer
{
588 caa4039c j_mayer
    return _find_pte(ctx, 1, h, rw);
589 caa4039c j_mayer
}
590 caa4039c j_mayer
#endif
591 caa4039c j_mayer
592 b068d6a7 j_mayer
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
593 b068d6a7 j_mayer
                                   int h, int rw)
594 caa4039c j_mayer
{
595 caa4039c j_mayer
#if defined(TARGET_PPC64)
596 12de9a39 j_mayer
    if (env->mmu_model == POWERPC_MMU_64B)
597 caa4039c j_mayer
        return find_pte64(ctx, h, rw);
598 caa4039c j_mayer
#endif
599 caa4039c j_mayer
600 caa4039c j_mayer
    return find_pte32(ctx, h, rw);
601 caa4039c j_mayer
}
602 caa4039c j_mayer
603 caa4039c j_mayer
#if defined(TARGET_PPC64)
604 eacc3249 j_mayer
static inline int slb_is_valid (uint64_t slb64)
605 eacc3249 j_mayer
{
606 eacc3249 j_mayer
    return slb64 & 0x0000000008000000ULL ? 1 : 0;
607 eacc3249 j_mayer
}
608 eacc3249 j_mayer
609 eacc3249 j_mayer
static inline void slb_invalidate (uint64_t *slb64)
610 eacc3249 j_mayer
{
611 eacc3249 j_mayer
    *slb64 &= ~0x0000000008000000ULL;
612 eacc3249 j_mayer
}
613 eacc3249 j_mayer
614 12de9a39 j_mayer
static int slb_lookup (CPUPPCState *env, target_ulong eaddr,
615 caa4039c j_mayer
                       target_ulong *vsid, target_ulong *page_mask, int *attr)
616 caa4039c j_mayer
{
617 caa4039c j_mayer
    target_phys_addr_t sr_base;
618 caa4039c j_mayer
    target_ulong mask;
619 caa4039c j_mayer
    uint64_t tmp64;
620 caa4039c j_mayer
    uint32_t tmp;
621 caa4039c j_mayer
    int n, ret;
622 caa4039c j_mayer
623 caa4039c j_mayer
    ret = -5;
624 caa4039c j_mayer
    sr_base = env->spr[SPR_ASR];
625 12de9a39 j_mayer
#if defined(DEBUG_SLB)
626 12de9a39 j_mayer
    if (loglevel != 0) {
627 12de9a39 j_mayer
        fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n",
628 12de9a39 j_mayer
                __func__, eaddr, sr_base);
629 12de9a39 j_mayer
    }
630 12de9a39 j_mayer
#endif
631 caa4039c j_mayer
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
632 eacc3249 j_mayer
    for (n = 0; n < env->slb_nr; n++) {
633 caa4039c j_mayer
        tmp64 = ldq_phys(sr_base);
634 12de9a39 j_mayer
        tmp = ldl_phys(sr_base + 8);
635 12de9a39 j_mayer
#if defined(DEBUG_SLB)
636 12de9a39 j_mayer
        if (loglevel != 0) {
637 b33c17e1 j_mayer
            fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08"
638 b33c17e1 j_mayer
                    PRIx32 "\n", __func__, n, sr_base, tmp64, tmp);
639 12de9a39 j_mayer
        }
640 12de9a39 j_mayer
#endif
641 eacc3249 j_mayer
        if (slb_is_valid(tmp64)) {
642 caa4039c j_mayer
            /* SLB entry is valid */
643 caa4039c j_mayer
            switch (tmp64 & 0x0000000006000000ULL) {
644 caa4039c j_mayer
            case 0x0000000000000000ULL:
645 caa4039c j_mayer
                /* 256 MB segment */
646 caa4039c j_mayer
                mask = 0xFFFFFFFFF0000000ULL;
647 caa4039c j_mayer
                break;
648 caa4039c j_mayer
            case 0x0000000002000000ULL:
649 caa4039c j_mayer
                /* 1 TB segment */
650 caa4039c j_mayer
                mask = 0xFFFF000000000000ULL;
651 caa4039c j_mayer
                break;
652 caa4039c j_mayer
            case 0x0000000004000000ULL:
653 caa4039c j_mayer
            case 0x0000000006000000ULL:
654 caa4039c j_mayer
                /* Reserved => segment is invalid */
655 caa4039c j_mayer
                continue;
656 caa4039c j_mayer
            }
657 caa4039c j_mayer
            if ((eaddr & mask) == (tmp64 & mask)) {
658 caa4039c j_mayer
                /* SLB match */
659 caa4039c j_mayer
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
660 caa4039c j_mayer
                *page_mask = ~mask;
661 caa4039c j_mayer
                *attr = tmp & 0xFF;
662 eacc3249 j_mayer
                ret = n;
663 caa4039c j_mayer
                break;
664 caa4039c j_mayer
            }
665 caa4039c j_mayer
        }
666 caa4039c j_mayer
        sr_base += 12;
667 caa4039c j_mayer
    }
668 caa4039c j_mayer
669 caa4039c j_mayer
    return ret;
670 79aceca5 bellard
}
671 12de9a39 j_mayer
672 eacc3249 j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env)
673 eacc3249 j_mayer
{
674 eacc3249 j_mayer
    target_phys_addr_t sr_base;
675 eacc3249 j_mayer
    uint64_t tmp64;
676 eacc3249 j_mayer
    int n, do_invalidate;
677 eacc3249 j_mayer
678 eacc3249 j_mayer
    do_invalidate = 0;
679 eacc3249 j_mayer
    sr_base = env->spr[SPR_ASR];
680 eacc3249 j_mayer
    for (n = 0; n < env->slb_nr; n++) {
681 eacc3249 j_mayer
        tmp64 = ldq_phys(sr_base);
682 eacc3249 j_mayer
        if (slb_is_valid(tmp64)) {
683 eacc3249 j_mayer
            slb_invalidate(&tmp64);
684 eacc3249 j_mayer
            stq_phys(sr_base, tmp64);
685 eacc3249 j_mayer
            /* XXX: given the fact that segment size is 256 MB or 1TB,
686 eacc3249 j_mayer
             *      and we still don't have a tlb_flush_mask(env, n, mask)
687 eacc3249 j_mayer
             *      in Qemu, we just invalidate all TLBs
688 eacc3249 j_mayer
             */
689 eacc3249 j_mayer
            do_invalidate = 1;
690 eacc3249 j_mayer
        }
691 eacc3249 j_mayer
        sr_base += 12;
692 eacc3249 j_mayer
    }
693 eacc3249 j_mayer
    if (do_invalidate)
694 eacc3249 j_mayer
        tlb_flush(env, 1);
695 eacc3249 j_mayer
}
696 eacc3249 j_mayer
697 eacc3249 j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
698 eacc3249 j_mayer
{
699 eacc3249 j_mayer
    target_phys_addr_t sr_base;
700 eacc3249 j_mayer
    target_ulong vsid, page_mask;
701 eacc3249 j_mayer
    uint64_t tmp64;
702 eacc3249 j_mayer
    int attr;
703 eacc3249 j_mayer
    int n;
704 eacc3249 j_mayer
705 eacc3249 j_mayer
    n = slb_lookup(env, T0, &vsid, &page_mask, &attr);
706 eacc3249 j_mayer
    if (n >= 0) {
707 eacc3249 j_mayer
        sr_base = env->spr[SPR_ASR];
708 eacc3249 j_mayer
        sr_base += 12 * n;
709 eacc3249 j_mayer
        tmp64 = ldq_phys(sr_base);
710 eacc3249 j_mayer
        if (slb_is_valid(tmp64)) {
711 eacc3249 j_mayer
            slb_invalidate(&tmp64);
712 eacc3249 j_mayer
            stq_phys(sr_base, tmp64);
713 eacc3249 j_mayer
            /* XXX: given the fact that segment size is 256 MB or 1TB,
714 eacc3249 j_mayer
             *      and we still don't have a tlb_flush_mask(env, n, mask)
715 eacc3249 j_mayer
             *      in Qemu, we just invalidate all TLBs
716 eacc3249 j_mayer
             */
717 eacc3249 j_mayer
            tlb_flush(env, 1);
718 eacc3249 j_mayer
        }
719 eacc3249 j_mayer
    }
720 eacc3249 j_mayer
}
721 eacc3249 j_mayer
722 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
723 12de9a39 j_mayer
{
724 12de9a39 j_mayer
    target_phys_addr_t sr_base;
725 12de9a39 j_mayer
    target_ulong rt;
726 12de9a39 j_mayer
    uint64_t tmp64;
727 12de9a39 j_mayer
    uint32_t tmp;
728 12de9a39 j_mayer
729 12de9a39 j_mayer
    sr_base = env->spr[SPR_ASR];
730 12de9a39 j_mayer
    sr_base += 12 * slb_nr;
731 12de9a39 j_mayer
    tmp64 = ldq_phys(sr_base);
732 12de9a39 j_mayer
    tmp = ldl_phys(sr_base + 8);
733 12de9a39 j_mayer
    if (tmp64 & 0x0000000008000000ULL) {
734 12de9a39 j_mayer
        /* SLB entry is valid */
735 12de9a39 j_mayer
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
736 12de9a39 j_mayer
        rt = tmp >> 8;             /* 65:88 => 40:63 */
737 12de9a39 j_mayer
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
738 12de9a39 j_mayer
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
739 12de9a39 j_mayer
        rt |= ((tmp >> 4) & 0xF) << 27;
740 12de9a39 j_mayer
    } else {
741 12de9a39 j_mayer
        rt = 0;
742 12de9a39 j_mayer
    }
743 12de9a39 j_mayer
#if defined(DEBUG_SLB)
744 12de9a39 j_mayer
    if (loglevel != 0) {
745 12de9a39 j_mayer
        fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
746 12de9a39 j_mayer
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);
747 12de9a39 j_mayer
    }
748 12de9a39 j_mayer
#endif
749 12de9a39 j_mayer
750 12de9a39 j_mayer
    return rt;
751 12de9a39 j_mayer
}
752 12de9a39 j_mayer
753 12de9a39 j_mayer
void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs)
754 12de9a39 j_mayer
{
755 12de9a39 j_mayer
    target_phys_addr_t sr_base;
756 12de9a39 j_mayer
    uint64_t tmp64;
757 12de9a39 j_mayer
    uint32_t tmp;
758 12de9a39 j_mayer
759 12de9a39 j_mayer
    sr_base = env->spr[SPR_ASR];
760 12de9a39 j_mayer
    sr_base += 12 * slb_nr;
761 12de9a39 j_mayer
    /* Copy Rs bits 37:63 to SLB 62:88 */
762 12de9a39 j_mayer
    tmp = rs << 8;
763 12de9a39 j_mayer
    tmp64 = (rs >> 24) & 0x7;
764 12de9a39 j_mayer
    /* Copy Rs bits 33:36 to SLB 89:92 */
765 12de9a39 j_mayer
    tmp |= ((rs >> 27) & 0xF) << 4;
766 12de9a39 j_mayer
    /* Set the valid bit */
767 12de9a39 j_mayer
    tmp64 |= 1 << 27;
768 12de9a39 j_mayer
    /* Set ESID */
769 12de9a39 j_mayer
    tmp64 |= (uint32_t)slb_nr << 28;
770 12de9a39 j_mayer
#if defined(DEBUG_SLB)
771 12de9a39 j_mayer
    if (loglevel != 0) {
772 12de9a39 j_mayer
        fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64 " %08"
773 12de9a39 j_mayer
                PRIx32 "\n", __func__, slb_nr, rs, sr_base, tmp64, tmp);
774 12de9a39 j_mayer
    }
775 12de9a39 j_mayer
#endif
776 12de9a39 j_mayer
    /* Write SLB entry to memory */
777 12de9a39 j_mayer
    stq_phys(sr_base, tmp64);
778 12de9a39 j_mayer
    stl_phys(sr_base + 8, tmp);
779 12de9a39 j_mayer
}
780 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
781 79aceca5 bellard
782 9a64fbe4 bellard
/* Perform segment based translation */
783 b068d6a7 j_mayer
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
784 b068d6a7 j_mayer
                                                    int sdr_sh,
785 b068d6a7 j_mayer
                                                    target_phys_addr_t hash,
786 b068d6a7 j_mayer
                                                    target_phys_addr_t mask)
787 12de9a39 j_mayer
{
788 12de9a39 j_mayer
    return (sdr1 & ((target_ulong)(-1ULL) << sdr_sh)) | (hash & mask);
789 12de9a39 j_mayer
}
790 12de9a39 j_mayer
791 76a66253 j_mayer
static int get_segment (CPUState *env, mmu_ctx_t *ctx,
792 76a66253 j_mayer
                        target_ulong eaddr, int rw, int type)
793 79aceca5 bellard
{
794 12de9a39 j_mayer
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
795 caa4039c j_mayer
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
796 caa4039c j_mayer
#if defined(TARGET_PPC64)
797 caa4039c j_mayer
    int attr;
798 9a64fbe4 bellard
#endif
799 caa4039c j_mayer
    int ds, nx, vsid_sh, sdr_sh;
800 caa4039c j_mayer
    int ret, ret2;
801 caa4039c j_mayer
802 caa4039c j_mayer
#if defined(TARGET_PPC64)
803 12de9a39 j_mayer
    if (env->mmu_model == POWERPC_MMU_64B) {
804 12de9a39 j_mayer
#if defined (DEBUG_MMU)
805 12de9a39 j_mayer
        if (loglevel != 0) {
806 12de9a39 j_mayer
            fprintf(logfile, "Check SLBs\n");
807 12de9a39 j_mayer
        }
808 12de9a39 j_mayer
#endif
809 caa4039c j_mayer
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr);
810 caa4039c j_mayer
        if (ret < 0)
811 caa4039c j_mayer
            return ret;
812 caa4039c j_mayer
        ctx->key = ((attr & 0x40) && msr_pr == 1) ||
813 caa4039c j_mayer
            ((attr & 0x80) && msr_pr == 0) ? 1 : 0;
814 caa4039c j_mayer
        ds = 0;
815 caa4039c j_mayer
        nx = attr & 0x20 ? 1 : 0;
816 caa4039c j_mayer
        vsid_mask = 0x00003FFFFFFFFF80ULL;
817 caa4039c j_mayer
        vsid_sh = 7;
818 caa4039c j_mayer
        sdr_sh = 18;
819 caa4039c j_mayer
        sdr_mask = 0x3FF80;
820 caa4039c j_mayer
    } else
821 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
822 caa4039c j_mayer
    {
823 caa4039c j_mayer
        sr = env->sr[eaddr >> 28];
824 caa4039c j_mayer
        page_mask = 0x0FFFFFFF;
825 caa4039c j_mayer
        ctx->key = (((sr & 0x20000000) && msr_pr == 1) ||
826 caa4039c j_mayer
                    ((sr & 0x40000000) && msr_pr == 0)) ? 1 : 0;
827 caa4039c j_mayer
        ds = sr & 0x80000000 ? 1 : 0;
828 caa4039c j_mayer
        nx = sr & 0x10000000 ? 1 : 0;
829 caa4039c j_mayer
        vsid = sr & 0x00FFFFFF;
830 caa4039c j_mayer
        vsid_mask = 0x01FFFFC0;
831 caa4039c j_mayer
        vsid_sh = 6;
832 caa4039c j_mayer
        sdr_sh = 16;
833 caa4039c j_mayer
        sdr_mask = 0xFFC0;
834 9a64fbe4 bellard
#if defined (DEBUG_MMU)
835 caa4039c j_mayer
        if (loglevel != 0) {
836 caa4039c j_mayer
            fprintf(logfile, "Check segment v=0x" ADDRX " %d 0x" ADDRX
837 caa4039c j_mayer
                    " nip=0x" ADDRX " lr=0x" ADDRX
838 caa4039c j_mayer
                    " ir=%d dr=%d pr=%d %d t=%d\n",
839 caa4039c j_mayer
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
840 caa4039c j_mayer
                    env->lr, msr_ir, msr_dr, msr_pr, rw, type);
841 caa4039c j_mayer
        }
842 9a64fbe4 bellard
#endif
843 caa4039c j_mayer
    }
844 12de9a39 j_mayer
#if defined (DEBUG_MMU)
845 12de9a39 j_mayer
    if (loglevel != 0) {
846 12de9a39 j_mayer
        fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
847 12de9a39 j_mayer
                ctx->key, ds, nx, vsid);
848 12de9a39 j_mayer
    }
849 12de9a39 j_mayer
#endif
850 caa4039c j_mayer
    ret = -1;
851 caa4039c j_mayer
    if (!ds) {
852 9a64fbe4 bellard
        /* Check if instruction fetch is allowed, if needed */
853 caa4039c j_mayer
        if (type != ACCESS_CODE || nx == 0) {
854 9a64fbe4 bellard
            /* Page address translation */
855 76a66253 j_mayer
            /* Primary table address */
856 76a66253 j_mayer
            sdr = env->sdr1;
857 12de9a39 j_mayer
            pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS;
858 12de9a39 j_mayer
#if defined(TARGET_PPC64)
859 12de9a39 j_mayer
            if (env->mmu_model == POWERPC_MMU_64B) {
860 12de9a39 j_mayer
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
861 12de9a39 j_mayer
                /* XXX: this is false for 1 TB segments */
862 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
863 12de9a39 j_mayer
            } else
864 12de9a39 j_mayer
#endif
865 12de9a39 j_mayer
            {
866 12de9a39 j_mayer
                htab_mask = sdr & 0x000001FF;
867 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
868 12de9a39 j_mayer
            }
869 12de9a39 j_mayer
            mask = (htab_mask << sdr_sh) | sdr_mask;
870 12de9a39 j_mayer
#if defined (DEBUG_MMU)
871 12de9a39 j_mayer
            if (loglevel != 0) {
872 12de9a39 j_mayer
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX " mask "
873 12de9a39 j_mayer
                        PADDRX " " ADDRX "\n", sdr, sdr_sh, hash, mask,
874 12de9a39 j_mayer
                        page_mask);
875 12de9a39 j_mayer
            }
876 12de9a39 j_mayer
#endif
877 caa4039c j_mayer
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
878 76a66253 j_mayer
            /* Secondary table address */
879 caa4039c j_mayer
            hash = (~hash) & vsid_mask;
880 12de9a39 j_mayer
#if defined (DEBUG_MMU)
881 12de9a39 j_mayer
            if (loglevel != 0) {
882 12de9a39 j_mayer
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX " mask "
883 12de9a39 j_mayer
                        PADDRX "\n", sdr, sdr_sh, hash, mask);
884 12de9a39 j_mayer
            }
885 12de9a39 j_mayer
#endif
886 caa4039c j_mayer
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
887 caa4039c j_mayer
#if defined(TARGET_PPC64)
888 12de9a39 j_mayer
            if (env->mmu_model == POWERPC_MMU_64B) {
889 caa4039c j_mayer
                /* Only 5 bits of the page index are used in the AVPN */
890 caa4039c j_mayer
                ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
891 caa4039c j_mayer
            } else
892 caa4039c j_mayer
#endif
893 caa4039c j_mayer
            {
894 caa4039c j_mayer
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
895 caa4039c j_mayer
            }
896 76a66253 j_mayer
            /* Initialize real address with an invalid value */
897 76a66253 j_mayer
            ctx->raddr = (target_ulong)-1;
898 7dbe11ac j_mayer
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
899 7dbe11ac j_mayer
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
900 76a66253 j_mayer
                /* Software TLB search */
901 76a66253 j_mayer
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
902 76a66253 j_mayer
            } else {
903 9a64fbe4 bellard
#if defined (DEBUG_MMU)
904 4a057712 j_mayer
                if (loglevel != 0) {
905 4a057712 j_mayer
                    fprintf(logfile, "0 sdr1=0x" PADDRX " vsid=0x%06x "
906 4a057712 j_mayer
                            "api=0x%04x hash=0x%07x pg_addr=0x" PADDRX "\n",
907 4a057712 j_mayer
                            sdr, (uint32_t)vsid, (uint32_t)pgidx,
908 4a057712 j_mayer
                            (uint32_t)hash, ctx->pg_addr[0]);
909 76a66253 j_mayer
                }
910 9a64fbe4 bellard
#endif
911 76a66253 j_mayer
                /* Primary table lookup */
912 caa4039c j_mayer
                ret = find_pte(env, ctx, 0, rw);
913 76a66253 j_mayer
                if (ret < 0) {
914 76a66253 j_mayer
                    /* Secondary table lookup */
915 9a64fbe4 bellard
#if defined (DEBUG_MMU)
916 4a057712 j_mayer
                    if (eaddr != 0xEFFFFFFF && loglevel != 0) {
917 76a66253 j_mayer
                        fprintf(logfile,
918 4a057712 j_mayer
                                "1 sdr1=0x" PADDRX " vsid=0x%06x api=0x%04x "
919 4a057712 j_mayer
                                "hash=0x%05x pg_addr=0x" PADDRX "\n",
920 4a057712 j_mayer
                                sdr, (uint32_t)vsid, (uint32_t)pgidx,
921 4a057712 j_mayer
                                (uint32_t)hash, ctx->pg_addr[1]);
922 76a66253 j_mayer
                    }
923 9a64fbe4 bellard
#endif
924 caa4039c j_mayer
                    ret2 = find_pte(env, ctx, 1, rw);
925 76a66253 j_mayer
                    if (ret2 != -1)
926 76a66253 j_mayer
                        ret = ret2;
927 76a66253 j_mayer
                }
928 9a64fbe4 bellard
            }
929 12de9a39 j_mayer
#if defined (DEBUG_MMU)
930 b33c17e1 j_mayer
            if (loglevel != 0) {
931 b33c17e1 j_mayer
                target_phys_addr_t curaddr;
932 b33c17e1 j_mayer
                uint32_t a0, a1, a2, a3;
933 b33c17e1 j_mayer
                fprintf(logfile,
934 b33c17e1 j_mayer
                        "Page table: " PADDRX " len " PADDRX "\n",
935 b33c17e1 j_mayer
                        sdr, mask + 0x80);
936 b33c17e1 j_mayer
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
937 b33c17e1 j_mayer
                     curaddr += 16) {
938 b33c17e1 j_mayer
                    a0 = ldl_phys(curaddr);
939 b33c17e1 j_mayer
                    a1 = ldl_phys(curaddr + 4);
940 b33c17e1 j_mayer
                    a2 = ldl_phys(curaddr + 8);
941 b33c17e1 j_mayer
                    a3 = ldl_phys(curaddr + 12);
942 b33c17e1 j_mayer
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
943 12de9a39 j_mayer
                        fprintf(logfile,
944 b33c17e1 j_mayer
                                PADDRX ": %08x %08x %08x %08x\n",
945 b33c17e1 j_mayer
                                curaddr, a0, a1, a2, a3);
946 12de9a39 j_mayer
                    }
947 b33c17e1 j_mayer
                }
948 b33c17e1 j_mayer
            }
949 12de9a39 j_mayer
#endif
950 9a64fbe4 bellard
        } else {
951 9a64fbe4 bellard
#if defined (DEBUG_MMU)
952 4a057712 j_mayer
            if (loglevel != 0)
953 76a66253 j_mayer
                fprintf(logfile, "No access allowed\n");
954 9a64fbe4 bellard
#endif
955 76a66253 j_mayer
            ret = -3;
956 9a64fbe4 bellard
        }
957 9a64fbe4 bellard
    } else {
958 9a64fbe4 bellard
#if defined (DEBUG_MMU)
959 4a057712 j_mayer
        if (loglevel != 0)
960 76a66253 j_mayer
            fprintf(logfile, "direct store...\n");
961 9a64fbe4 bellard
#endif
962 9a64fbe4 bellard
        /* Direct-store segment : absolutely *BUGGY* for now */
963 9a64fbe4 bellard
        switch (type) {
964 9a64fbe4 bellard
        case ACCESS_INT:
965 9a64fbe4 bellard
            /* Integer load/store : only access allowed */
966 9a64fbe4 bellard
            break;
967 9a64fbe4 bellard
        case ACCESS_CODE:
968 9a64fbe4 bellard
            /* No code fetch is allowed in direct-store areas */
969 9a64fbe4 bellard
            return -4;
970 9a64fbe4 bellard
        case ACCESS_FLOAT:
971 9a64fbe4 bellard
            /* Floating point load/store */
972 9a64fbe4 bellard
            return -4;
973 9a64fbe4 bellard
        case ACCESS_RES:
974 9a64fbe4 bellard
            /* lwarx, ldarx or srwcx. */
975 9a64fbe4 bellard
            return -4;
976 9a64fbe4 bellard
        case ACCESS_CACHE:
977 9a64fbe4 bellard
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
978 9a64fbe4 bellard
            /* Should make the instruction do no-op.
979 9a64fbe4 bellard
             * As it already do no-op, it's quite easy :-)
980 9a64fbe4 bellard
             */
981 76a66253 j_mayer
            ctx->raddr = eaddr;
982 9a64fbe4 bellard
            return 0;
983 9a64fbe4 bellard
        case ACCESS_EXT:
984 9a64fbe4 bellard
            /* eciwx or ecowx */
985 9a64fbe4 bellard
            return -4;
986 9a64fbe4 bellard
        default:
987 9a64fbe4 bellard
            if (logfile) {
988 9a64fbe4 bellard
                fprintf(logfile, "ERROR: instruction should not need "
989 9a64fbe4 bellard
                        "address translation\n");
990 9a64fbe4 bellard
            }
991 9a64fbe4 bellard
            return -4;
992 9a64fbe4 bellard
        }
993 76a66253 j_mayer
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
994 76a66253 j_mayer
            ctx->raddr = eaddr;
995 9a64fbe4 bellard
            ret = 2;
996 9a64fbe4 bellard
        } else {
997 9a64fbe4 bellard
            ret = -2;
998 9a64fbe4 bellard
        }
999 79aceca5 bellard
    }
1000 9a64fbe4 bellard
1001 9a64fbe4 bellard
    return ret;
1002 79aceca5 bellard
}
1003 79aceca5 bellard
1004 c294fc58 j_mayer
/* Generic TLB check function for embedded PowerPC implementations */
1005 c294fc58 j_mayer
static int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
1006 c294fc58 j_mayer
                             target_phys_addr_t *raddrp,
1007 36081602 j_mayer
                             target_ulong address,
1008 36081602 j_mayer
                             uint32_t pid, int ext, int i)
1009 c294fc58 j_mayer
{
1010 c294fc58 j_mayer
    target_ulong mask;
1011 c294fc58 j_mayer
1012 c294fc58 j_mayer
    /* Check valid flag */
1013 c294fc58 j_mayer
    if (!(tlb->prot & PAGE_VALID)) {
1014 c294fc58 j_mayer
        if (loglevel != 0)
1015 c294fc58 j_mayer
            fprintf(logfile, "%s: TLB %d not valid\n", __func__, i);
1016 c294fc58 j_mayer
        return -1;
1017 c294fc58 j_mayer
    }
1018 c294fc58 j_mayer
    mask = ~(tlb->size - 1);
1019 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1020 c294fc58 j_mayer
    if (loglevel != 0) {
1021 c294fc58 j_mayer
        fprintf(logfile, "%s: TLB %d address " ADDRX " PID %d <=> "
1022 c294fc58 j_mayer
                ADDRX " " ADDRX " %d\n",
1023 36081602 j_mayer
                __func__, i, address, pid, tlb->EPN, mask, (int)tlb->PID);
1024 c294fc58 j_mayer
    }
1025 daf4f96e j_mayer
#endif
1026 c294fc58 j_mayer
    /* Check PID */
1027 36081602 j_mayer
    if (tlb->PID != 0 && tlb->PID != pid)
1028 c294fc58 j_mayer
        return -1;
1029 c294fc58 j_mayer
    /* Check effective address */
1030 c294fc58 j_mayer
    if ((address & mask) != tlb->EPN)
1031 c294fc58 j_mayer
        return -1;
1032 c294fc58 j_mayer
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1033 9706285b j_mayer
#if (TARGET_PHYS_ADDR_BITS >= 36)
1034 36081602 j_mayer
    if (ext) {
1035 36081602 j_mayer
        /* Extend the physical address to 36 bits */
1036 36081602 j_mayer
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
1037 36081602 j_mayer
    }
1038 9706285b j_mayer
#endif
1039 c294fc58 j_mayer
1040 c294fc58 j_mayer
    return 0;
1041 c294fc58 j_mayer
}
1042 c294fc58 j_mayer
1043 c294fc58 j_mayer
/* Generic TLB search function for PowerPC embedded implementations */
1044 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1045 c294fc58 j_mayer
{
1046 c294fc58 j_mayer
    ppcemb_tlb_t *tlb;
1047 c294fc58 j_mayer
    target_phys_addr_t raddr;
1048 c294fc58 j_mayer
    int i, ret;
1049 c294fc58 j_mayer
1050 c294fc58 j_mayer
    /* Default return value is no match */
1051 c294fc58 j_mayer
    ret = -1;
1052 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1053 c294fc58 j_mayer
        tlb = &env->tlb[i].tlbe;
1054 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1055 c294fc58 j_mayer
            ret = i;
1056 c294fc58 j_mayer
            break;
1057 c294fc58 j_mayer
        }
1058 c294fc58 j_mayer
    }
1059 c294fc58 j_mayer
1060 c294fc58 j_mayer
    return ret;
1061 c294fc58 j_mayer
}
1062 c294fc58 j_mayer
1063 daf4f96e j_mayer
/* Helpers specific to PowerPC 40x implementations */
1064 daf4f96e j_mayer
static void ppc4xx_tlb_invalidate_all (CPUState *env)
1065 a750fc0b j_mayer
{
1066 a750fc0b j_mayer
    ppcemb_tlb_t *tlb;
1067 a750fc0b j_mayer
    int i;
1068 a750fc0b j_mayer
1069 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1070 a750fc0b j_mayer
        tlb = &env->tlb[i].tlbe;
1071 daf4f96e j_mayer
        tlb->prot &= ~PAGE_VALID;
1072 a750fc0b j_mayer
    }
1073 daf4f96e j_mayer
    tlb_flush(env, 1);
1074 a750fc0b j_mayer
}
1075 a750fc0b j_mayer
1076 daf4f96e j_mayer
static void ppc4xx_tlb_invalidate_virt (CPUState *env, target_ulong eaddr,
1077 daf4f96e j_mayer
                                        uint32_t pid)
1078 0a032cbe j_mayer
{
1079 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1080 0a032cbe j_mayer
    ppcemb_tlb_t *tlb;
1081 daf4f96e j_mayer
    target_phys_addr_t raddr;
1082 daf4f96e j_mayer
    target_ulong page, end;
1083 0a032cbe j_mayer
    int i;
1084 0a032cbe j_mayer
1085 0a032cbe j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1086 0a032cbe j_mayer
        tlb = &env->tlb[i].tlbe;
1087 daf4f96e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
1088 0a032cbe j_mayer
            end = tlb->EPN + tlb->size;
1089 0a032cbe j_mayer
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
1090 0a032cbe j_mayer
                tlb_flush_page(env, page);
1091 0a032cbe j_mayer
            tlb->prot &= ~PAGE_VALID;
1092 daf4f96e j_mayer
            break;
1093 0a032cbe j_mayer
        }
1094 0a032cbe j_mayer
    }
1095 daf4f96e j_mayer
#else
1096 daf4f96e j_mayer
    ppc4xx_tlb_invalidate_all(env);
1097 daf4f96e j_mayer
#endif
1098 0a032cbe j_mayer
}
1099 0a032cbe j_mayer
1100 36081602 j_mayer
int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1101 e96efcfc j_mayer
                                 target_ulong address, int rw, int access_type)
1102 a8dea12f j_mayer
{
1103 a8dea12f j_mayer
    ppcemb_tlb_t *tlb;
1104 a8dea12f j_mayer
    target_phys_addr_t raddr;
1105 a8dea12f j_mayer
    int i, ret, zsel, zpr;
1106 3b46e624 ths
1107 c55e9aef j_mayer
    ret = -1;
1108 c55e9aef j_mayer
    raddr = -1;
1109 a8dea12f j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1110 a8dea12f j_mayer
        tlb = &env->tlb[i].tlbe;
1111 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1112 36081602 j_mayer
                             env->spr[SPR_40x_PID], 0, i) < 0)
1113 a8dea12f j_mayer
            continue;
1114 a8dea12f j_mayer
        zsel = (tlb->attr >> 4) & 0xF;
1115 a8dea12f j_mayer
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1116 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1117 4a057712 j_mayer
        if (loglevel != 0) {
1118 a8dea12f j_mayer
            fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
1119 a8dea12f j_mayer
                    __func__, i, zsel, zpr, rw, tlb->attr);
1120 a8dea12f j_mayer
        }
1121 daf4f96e j_mayer
#endif
1122 a8dea12f j_mayer
        if (access_type == ACCESS_CODE) {
1123 a8dea12f j_mayer
            /* Check execute enable bit */
1124 a8dea12f j_mayer
            switch (zpr) {
1125 c294fc58 j_mayer
            case 0x2:
1126 c294fc58 j_mayer
                if (msr_pr)
1127 c294fc58 j_mayer
                    goto check_exec_perm;
1128 c294fc58 j_mayer
                goto exec_granted;
1129 a8dea12f j_mayer
            case 0x0:
1130 a8dea12f j_mayer
                if (msr_pr) {
1131 a8dea12f j_mayer
                    ctx->prot = 0;
1132 c55e9aef j_mayer
                    ret = -3;
1133 a8dea12f j_mayer
                    break;
1134 a8dea12f j_mayer
                }
1135 a8dea12f j_mayer
                /* No break here */
1136 a8dea12f j_mayer
            case 0x1:
1137 c294fc58 j_mayer
            check_exec_perm:
1138 a8dea12f j_mayer
                /* Check from TLB entry */
1139 a8dea12f j_mayer
                if (!(tlb->prot & PAGE_EXEC)) {
1140 a8dea12f j_mayer
                    ret = -3;
1141 a8dea12f j_mayer
                } else {
1142 c55e9aef j_mayer
                    if (tlb->prot & PAGE_WRITE) {
1143 a8dea12f j_mayer
                        ctx->prot = PAGE_READ | PAGE_WRITE;
1144 c55e9aef j_mayer
                    } else {
1145 a8dea12f j_mayer
                        ctx->prot = PAGE_READ;
1146 c55e9aef j_mayer
                    }
1147 a8dea12f j_mayer
                    ret = 0;
1148 a8dea12f j_mayer
                }
1149 a8dea12f j_mayer
                break;
1150 a8dea12f j_mayer
            case 0x3:
1151 c294fc58 j_mayer
            exec_granted:
1152 a8dea12f j_mayer
                /* All accesses granted */
1153 a8dea12f j_mayer
                ctx->prot = PAGE_READ | PAGE_WRITE;
1154 c55e9aef j_mayer
                ret = 0;
1155 a8dea12f j_mayer
                break;
1156 a8dea12f j_mayer
            }
1157 a8dea12f j_mayer
        } else {
1158 a8dea12f j_mayer
            switch (zpr) {
1159 c294fc58 j_mayer
            case 0x2:
1160 c294fc58 j_mayer
                if (msr_pr)
1161 c294fc58 j_mayer
                    goto check_rw_perm;
1162 c294fc58 j_mayer
                goto rw_granted;
1163 a8dea12f j_mayer
            case 0x0:
1164 a8dea12f j_mayer
                if (msr_pr) {
1165 a8dea12f j_mayer
                    ctx->prot = 0;
1166 c55e9aef j_mayer
                    ret = -2;
1167 a8dea12f j_mayer
                    break;
1168 a8dea12f j_mayer
                }
1169 a8dea12f j_mayer
                /* No break here */
1170 a8dea12f j_mayer
            case 0x1:
1171 c294fc58 j_mayer
            check_rw_perm:
1172 a8dea12f j_mayer
                /* Check from TLB entry */
1173 a8dea12f j_mayer
                /* Check write protection bit */
1174 c55e9aef j_mayer
                if (tlb->prot & PAGE_WRITE) {
1175 c55e9aef j_mayer
                    ctx->prot = PAGE_READ | PAGE_WRITE;
1176 c55e9aef j_mayer
                    ret = 0;
1177 a8dea12f j_mayer
                } else {
1178 c55e9aef j_mayer
                    ctx->prot = PAGE_READ;
1179 c55e9aef j_mayer
                    if (rw)
1180 c55e9aef j_mayer
                        ret = -2;
1181 a8dea12f j_mayer
                    else
1182 c55e9aef j_mayer
                        ret = 0;
1183 a8dea12f j_mayer
                }
1184 a8dea12f j_mayer
                break;
1185 a8dea12f j_mayer
            case 0x3:
1186 c294fc58 j_mayer
            rw_granted:
1187 a8dea12f j_mayer
                /* All accesses granted */
1188 a8dea12f j_mayer
                ctx->prot = PAGE_READ | PAGE_WRITE;
1189 c55e9aef j_mayer
                ret = 0;
1190 a8dea12f j_mayer
                break;
1191 a8dea12f j_mayer
            }
1192 a8dea12f j_mayer
        }
1193 a8dea12f j_mayer
        if (ret >= 0) {
1194 a8dea12f j_mayer
            ctx->raddr = raddr;
1195 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1196 4a057712 j_mayer
            if (loglevel != 0) {
1197 a8dea12f j_mayer
                fprintf(logfile, "%s: access granted " ADDRX " => " REGX
1198 c55e9aef j_mayer
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
1199 c55e9aef j_mayer
                        ret);
1200 a8dea12f j_mayer
            }
1201 daf4f96e j_mayer
#endif
1202 c55e9aef j_mayer
            return 0;
1203 a8dea12f j_mayer
        }
1204 a8dea12f j_mayer
    }
1205 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1206 4a057712 j_mayer
    if (loglevel != 0) {
1207 c55e9aef j_mayer
        fprintf(logfile, "%s: access refused " ADDRX " => " REGX
1208 c55e9aef j_mayer
                " %d %d\n", __func__, address, raddr, ctx->prot,
1209 c55e9aef j_mayer
                ret);
1210 c55e9aef j_mayer
    }
1211 daf4f96e j_mayer
#endif
1212 3b46e624 ths
1213 a8dea12f j_mayer
    return ret;
1214 a8dea12f j_mayer
}
1215 a8dea12f j_mayer
1216 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val)
1217 c294fc58 j_mayer
{
1218 c294fc58 j_mayer
    /* XXX: TO BE FIXED */
1219 c294fc58 j_mayer
    if (val != 0x00000000) {
1220 c294fc58 j_mayer
        cpu_abort(env, "Little-endian regions are not supported by now\n");
1221 c294fc58 j_mayer
    }
1222 c294fc58 j_mayer
    env->spr[SPR_405_SLER] = val;
1223 c294fc58 j_mayer
}
1224 c294fc58 j_mayer
1225 5eb7995e j_mayer
int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1226 5eb7995e j_mayer
                                   target_ulong address, int rw,
1227 5eb7995e j_mayer
                                   int access_type)
1228 5eb7995e j_mayer
{
1229 5eb7995e j_mayer
    ppcemb_tlb_t *tlb;
1230 5eb7995e j_mayer
    target_phys_addr_t raddr;
1231 5eb7995e j_mayer
    int i, prot, ret;
1232 5eb7995e j_mayer
1233 5eb7995e j_mayer
    ret = -1;
1234 5eb7995e j_mayer
    raddr = -1;
1235 5eb7995e j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1236 5eb7995e j_mayer
        tlb = &env->tlb[i].tlbe;
1237 5eb7995e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1238 5eb7995e j_mayer
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
1239 5eb7995e j_mayer
            continue;
1240 5eb7995e j_mayer
        if (msr_pr)
1241 5eb7995e j_mayer
            prot = tlb->prot & 0xF;
1242 5eb7995e j_mayer
        else
1243 5eb7995e j_mayer
            prot = (tlb->prot >> 4) & 0xF;
1244 5eb7995e j_mayer
        /* Check the address space */
1245 5eb7995e j_mayer
        if (access_type == ACCESS_CODE) {
1246 d26bfc9a j_mayer
            if (msr_ir != (tlb->attr & 1))
1247 5eb7995e j_mayer
                continue;
1248 5eb7995e j_mayer
            ctx->prot = prot;
1249 5eb7995e j_mayer
            if (prot & PAGE_EXEC) {
1250 5eb7995e j_mayer
                ret = 0;
1251 5eb7995e j_mayer
                break;
1252 5eb7995e j_mayer
            }
1253 5eb7995e j_mayer
            ret = -3;
1254 5eb7995e j_mayer
        } else {
1255 d26bfc9a j_mayer
            if (msr_dr != (tlb->attr & 1))
1256 5eb7995e j_mayer
                continue;
1257 5eb7995e j_mayer
            ctx->prot = prot;
1258 5eb7995e j_mayer
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
1259 5eb7995e j_mayer
                ret = 0;
1260 5eb7995e j_mayer
                break;
1261 5eb7995e j_mayer
            }
1262 5eb7995e j_mayer
            ret = -2;
1263 5eb7995e j_mayer
        }
1264 5eb7995e j_mayer
    }
1265 5eb7995e j_mayer
    if (ret >= 0)
1266 5eb7995e j_mayer
        ctx->raddr = raddr;
1267 5eb7995e j_mayer
1268 5eb7995e j_mayer
    return ret;
1269 5eb7995e j_mayer
}
1270 5eb7995e j_mayer
1271 76a66253 j_mayer
static int check_physical (CPUState *env, mmu_ctx_t *ctx,
1272 76a66253 j_mayer
                           target_ulong eaddr, int rw)
1273 76a66253 j_mayer
{
1274 76a66253 j_mayer
    int in_plb, ret;
1275 3b46e624 ths
1276 76a66253 j_mayer
    ctx->raddr = eaddr;
1277 76a66253 j_mayer
    ctx->prot = PAGE_READ;
1278 76a66253 j_mayer
    ret = 0;
1279 a750fc0b j_mayer
    switch (env->mmu_model) {
1280 a750fc0b j_mayer
    case POWERPC_MMU_32B:
1281 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_6xx:
1282 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1283 a750fc0b j_mayer
    case POWERPC_MMU_601:
1284 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx:
1285 a750fc0b j_mayer
    case POWERPC_MMU_REAL_4xx:
1286 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1287 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1288 caa4039c j_mayer
        break;
1289 caa4039c j_mayer
#if defined(TARGET_PPC64)
1290 a750fc0b j_mayer
    case POWERPC_MMU_64B:
1291 caa4039c j_mayer
        /* Real address are 60 bits long */
1292 a750fc0b j_mayer
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1293 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1294 caa4039c j_mayer
        break;
1295 9706285b j_mayer
#endif
1296 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1297 caa4039c j_mayer
        if (unlikely(msr_pe != 0)) {
1298 caa4039c j_mayer
            /* 403 family add some particular protections,
1299 caa4039c j_mayer
             * using PBL/PBU registers for accesses with no translation.
1300 caa4039c j_mayer
             */
1301 caa4039c j_mayer
            in_plb =
1302 caa4039c j_mayer
                /* Check PLB validity */
1303 caa4039c j_mayer
                (env->pb[0] < env->pb[1] &&
1304 caa4039c j_mayer
                 /* and address in plb area */
1305 caa4039c j_mayer
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
1306 caa4039c j_mayer
                (env->pb[2] < env->pb[3] &&
1307 caa4039c j_mayer
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
1308 caa4039c j_mayer
            if (in_plb ^ msr_px) {
1309 caa4039c j_mayer
                /* Access in protected area */
1310 caa4039c j_mayer
                if (rw == 1) {
1311 caa4039c j_mayer
                    /* Access is not allowed */
1312 caa4039c j_mayer
                    ret = -2;
1313 caa4039c j_mayer
                }
1314 caa4039c j_mayer
            } else {
1315 caa4039c j_mayer
                /* Read-write access is allowed */
1316 caa4039c j_mayer
                ctx->prot |= PAGE_WRITE;
1317 76a66253 j_mayer
            }
1318 76a66253 j_mayer
        }
1319 e1833e1f j_mayer
        break;
1320 a750fc0b j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1321 caa4039c j_mayer
        /* XXX: TODO */
1322 caa4039c j_mayer
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
1323 caa4039c j_mayer
        break;
1324 caa4039c j_mayer
    default:
1325 caa4039c j_mayer
        cpu_abort(env, "Unknown or invalid MMU model\n");
1326 caa4039c j_mayer
        return -1;
1327 76a66253 j_mayer
    }
1328 76a66253 j_mayer
1329 76a66253 j_mayer
    return ret;
1330 76a66253 j_mayer
}
1331 76a66253 j_mayer
1332 76a66253 j_mayer
int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
1333 76a66253 j_mayer
                          int rw, int access_type, int check_BATs)
1334 9a64fbe4 bellard
{
1335 9a64fbe4 bellard
    int ret;
1336 514fb8c1 bellard
#if 0
1337 4a057712 j_mayer
    if (loglevel != 0) {
1338 9a64fbe4 bellard
        fprintf(logfile, "%s\n", __func__);
1339 9a64fbe4 bellard
    }
1340 d9bce9d9 j_mayer
#endif
1341 4b3686fa bellard
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
1342 4b3686fa bellard
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1343 9a64fbe4 bellard
        /* No address translation */
1344 76a66253 j_mayer
        ret = check_physical(env, ctx, eaddr, rw);
1345 9a64fbe4 bellard
    } else {
1346 c55e9aef j_mayer
        ret = -1;
1347 a750fc0b j_mayer
        switch (env->mmu_model) {
1348 a750fc0b j_mayer
        case POWERPC_MMU_32B:
1349 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_6xx:
1350 7dbe11ac j_mayer
        case POWERPC_MMU_SOFT_74xx:
1351 a8dea12f j_mayer
            /* Try to find a BAT */
1352 a8dea12f j_mayer
            if (check_BATs)
1353 a8dea12f j_mayer
                ret = get_bat(env, ctx, eaddr, rw, access_type);
1354 c55e9aef j_mayer
            /* No break here */
1355 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1356 a750fc0b j_mayer
        case POWERPC_MMU_64B:
1357 c55e9aef j_mayer
#endif
1358 a8dea12f j_mayer
            if (ret < 0) {
1359 c55e9aef j_mayer
                /* We didn't match any BAT entry or don't have BATs */
1360 a8dea12f j_mayer
                ret = get_segment(env, ctx, eaddr, rw, access_type);
1361 a8dea12f j_mayer
            }
1362 a8dea12f j_mayer
            break;
1363 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx:
1364 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx_Z:
1365 36081602 j_mayer
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
1366 a8dea12f j_mayer
                                              rw, access_type);
1367 a8dea12f j_mayer
            break;
1368 a750fc0b j_mayer
        case POWERPC_MMU_601:
1369 c55e9aef j_mayer
            /* XXX: TODO */
1370 c55e9aef j_mayer
            cpu_abort(env, "601 MMU model not implemented\n");
1371 c55e9aef j_mayer
            return -1;
1372 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE:
1373 5eb7995e j_mayer
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
1374 5eb7995e j_mayer
                                                rw, access_type);
1375 5eb7995e j_mayer
            break;
1376 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE_FSL:
1377 c55e9aef j_mayer
            /* XXX: TODO */
1378 c55e9aef j_mayer
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
1379 c55e9aef j_mayer
            return -1;
1380 a750fc0b j_mayer
        case POWERPC_MMU_REAL_4xx:
1381 2662a059 j_mayer
            cpu_abort(env, "PowerPC 401 does not do any translation\n");
1382 2662a059 j_mayer
            return -1;
1383 c55e9aef j_mayer
        default:
1384 c55e9aef j_mayer
            cpu_abort(env, "Unknown or invalid MMU model\n");
1385 a8dea12f j_mayer
            return -1;
1386 9a64fbe4 bellard
        }
1387 9a64fbe4 bellard
    }
1388 514fb8c1 bellard
#if 0
1389 4a057712 j_mayer
    if (loglevel != 0) {
1390 4a057712 j_mayer
        fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n",
1391 c55e9aef j_mayer
                __func__, eaddr, ret, ctx->raddr);
1392 a541f297 bellard
    }
1393 76a66253 j_mayer
#endif
1394 d9bce9d9 j_mayer
1395 9a64fbe4 bellard
    return ret;
1396 9a64fbe4 bellard
}
1397 9a64fbe4 bellard
1398 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
1399 a6b025d3 bellard
{
1400 76a66253 j_mayer
    mmu_ctx_t ctx;
1401 a6b025d3 bellard
1402 76a66253 j_mayer
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT, 1) != 0))
1403 a6b025d3 bellard
        return -1;
1404 76a66253 j_mayer
1405 76a66253 j_mayer
    return ctx.raddr & TARGET_PAGE_MASK;
1406 a6b025d3 bellard
}
1407 9a64fbe4 bellard
1408 9a64fbe4 bellard
/* Perform address translation */
1409 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1410 6ebbf390 j_mayer
                              int mmu_idx, int is_softmmu)
1411 9a64fbe4 bellard
{
1412 76a66253 j_mayer
    mmu_ctx_t ctx;
1413 a541f297 bellard
    int access_type;
1414 9a64fbe4 bellard
    int ret = 0;
1415 d9bce9d9 j_mayer
1416 b769d8fe bellard
    if (rw == 2) {
1417 b769d8fe bellard
        /* code access */
1418 b769d8fe bellard
        rw = 0;
1419 b769d8fe bellard
        access_type = ACCESS_CODE;
1420 b769d8fe bellard
    } else {
1421 b769d8fe bellard
        /* data access */
1422 b769d8fe bellard
        /* XXX: put correct access by using cpu_restore_state()
1423 b769d8fe bellard
           correctly */
1424 b769d8fe bellard
        access_type = ACCESS_INT;
1425 b769d8fe bellard
        //        access_type = env->access_type;
1426 b769d8fe bellard
    }
1427 76a66253 j_mayer
    ret = get_physical_address(env, &ctx, address, rw, access_type, 1);
1428 9a64fbe4 bellard
    if (ret == 0) {
1429 76a66253 j_mayer
        ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
1430 76a66253 j_mayer
                           ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
1431 6ebbf390 j_mayer
                           mmu_idx, is_softmmu);
1432 9a64fbe4 bellard
    } else if (ret < 0) {
1433 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1434 4a057712 j_mayer
        if (loglevel != 0)
1435 76a66253 j_mayer
            cpu_dump_state(env, logfile, fprintf, 0);
1436 9a64fbe4 bellard
#endif
1437 9a64fbe4 bellard
        if (access_type == ACCESS_CODE) {
1438 9a64fbe4 bellard
            switch (ret) {
1439 9a64fbe4 bellard
            case -1:
1440 76a66253 j_mayer
                /* No matches in page tables or TLB */
1441 a750fc0b j_mayer
                switch (env->mmu_model) {
1442 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1443 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1444 8f793433 j_mayer
                    env->error_code = 1 << 18;
1445 76a66253 j_mayer
                    env->spr[SPR_IMISS] = address;
1446 76a66253 j_mayer
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
1447 76a66253 j_mayer
                    goto tlb_miss;
1448 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1449 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1450 7dbe11ac j_mayer
                    goto tlb_miss_74xx;
1451 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1452 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1453 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ITLB;
1454 8f793433 j_mayer
                    env->error_code = 0;
1455 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1456 a8dea12f j_mayer
                    env->spr[SPR_40x_ESR] = 0x00000000;
1457 c55e9aef j_mayer
                    break;
1458 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1459 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1460 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1461 c55e9aef j_mayer
#endif
1462 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ISI;
1463 8f793433 j_mayer
                    env->error_code = 0x40000000;
1464 8f793433 j_mayer
                    break;
1465 a750fc0b j_mayer
                case POWERPC_MMU_601:
1466 c55e9aef j_mayer
                    /* XXX: TODO */
1467 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1468 c55e9aef j_mayer
                    return -1;
1469 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1470 c55e9aef j_mayer
                    /* XXX: TODO */
1471 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1472 c55e9aef j_mayer
                    return -1;
1473 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1474 c55e9aef j_mayer
                    /* XXX: TODO */
1475 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1476 c55e9aef j_mayer
                    return -1;
1477 a750fc0b j_mayer
                case POWERPC_MMU_REAL_4xx:
1478 2662a059 j_mayer
                    cpu_abort(env, "PowerPC 401 should never raise any MMU "
1479 2662a059 j_mayer
                              "exceptions\n");
1480 2662a059 j_mayer
                    return -1;
1481 c55e9aef j_mayer
                default:
1482 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1483 c55e9aef j_mayer
                    return -1;
1484 76a66253 j_mayer
                }
1485 9a64fbe4 bellard
                break;
1486 9a64fbe4 bellard
            case -2:
1487 9a64fbe4 bellard
                /* Access rights violation */
1488 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1489 8f793433 j_mayer
                env->error_code = 0x08000000;
1490 9a64fbe4 bellard
                break;
1491 9a64fbe4 bellard
            case -3:
1492 76a66253 j_mayer
                /* No execute protection violation */
1493 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1494 8f793433 j_mayer
                env->error_code = 0x10000000;
1495 9a64fbe4 bellard
                break;
1496 9a64fbe4 bellard
            case -4:
1497 9a64fbe4 bellard
                /* Direct store exception */
1498 9a64fbe4 bellard
                /* No code fetch is allowed in direct-store areas */
1499 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1500 8f793433 j_mayer
                env->error_code = 0x10000000;
1501 2be0071f bellard
                break;
1502 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1503 2be0071f bellard
            case -5:
1504 2be0071f bellard
                /* No match in segment table */
1505 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISEG;
1506 8f793433 j_mayer
                env->error_code = 0;
1507 9a64fbe4 bellard
                break;
1508 e1833e1f j_mayer
#endif
1509 9a64fbe4 bellard
            }
1510 9a64fbe4 bellard
        } else {
1511 9a64fbe4 bellard
            switch (ret) {
1512 9a64fbe4 bellard
            case -1:
1513 76a66253 j_mayer
                /* No matches in page tables or TLB */
1514 a750fc0b j_mayer
                switch (env->mmu_model) {
1515 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1516 76a66253 j_mayer
                    if (rw == 1) {
1517 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1518 8f793433 j_mayer
                        env->error_code = 1 << 16;
1519 76a66253 j_mayer
                    } else {
1520 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1521 8f793433 j_mayer
                        env->error_code = 0;
1522 76a66253 j_mayer
                    }
1523 76a66253 j_mayer
                    env->spr[SPR_DMISS] = address;
1524 76a66253 j_mayer
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
1525 76a66253 j_mayer
                tlb_miss:
1526 8f793433 j_mayer
                    env->error_code |= ctx.key << 19;
1527 76a66253 j_mayer
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
1528 76a66253 j_mayer
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1529 8f793433 j_mayer
                    break;
1530 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1531 7dbe11ac j_mayer
                    if (rw == 1) {
1532 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1533 7dbe11ac j_mayer
                    } else {
1534 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1535 7dbe11ac j_mayer
                    }
1536 7dbe11ac j_mayer
                tlb_miss_74xx:
1537 7dbe11ac j_mayer
                    /* Implement LRU algorithm */
1538 8f793433 j_mayer
                    env->error_code = ctx.key << 19;
1539 7dbe11ac j_mayer
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
1540 7dbe11ac j_mayer
                        ((env->last_way + 1) & (env->nb_ways - 1));
1541 7dbe11ac j_mayer
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
1542 7dbe11ac j_mayer
                    break;
1543 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1544 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1545 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DTLB;
1546 8f793433 j_mayer
                    env->error_code = 0;
1547 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1548 a8dea12f j_mayer
                    if (rw)
1549 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00800000;
1550 a8dea12f j_mayer
                    else
1551 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00000000;
1552 c55e9aef j_mayer
                    break;
1553 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1554 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1555 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1556 c55e9aef j_mayer
#endif
1557 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1558 8f793433 j_mayer
                    env->error_code = 0;
1559 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1560 8f793433 j_mayer
                    if (rw == 1)
1561 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x42000000;
1562 8f793433 j_mayer
                    else
1563 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x40000000;
1564 8f793433 j_mayer
                    break;
1565 a750fc0b j_mayer
                case POWERPC_MMU_601:
1566 c55e9aef j_mayer
                    /* XXX: TODO */
1567 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1568 c55e9aef j_mayer
                    return -1;
1569 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1570 c55e9aef j_mayer
                    /* XXX: TODO */
1571 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1572 c55e9aef j_mayer
                    return -1;
1573 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1574 c55e9aef j_mayer
                    /* XXX: TODO */
1575 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1576 c55e9aef j_mayer
                    return -1;
1577 a750fc0b j_mayer
                case POWERPC_MMU_REAL_4xx:
1578 2662a059 j_mayer
                    cpu_abort(env, "PowerPC 401 should never raise any MMU "
1579 2662a059 j_mayer
                              "exceptions\n");
1580 2662a059 j_mayer
                    return -1;
1581 c55e9aef j_mayer
                default:
1582 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1583 c55e9aef j_mayer
                    return -1;
1584 76a66253 j_mayer
                }
1585 9a64fbe4 bellard
                break;
1586 9a64fbe4 bellard
            case -2:
1587 9a64fbe4 bellard
                /* Access rights violation */
1588 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSI;
1589 8f793433 j_mayer
                env->error_code = 0;
1590 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1591 8f793433 j_mayer
                if (rw == 1)
1592 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x0A000000;
1593 8f793433 j_mayer
                else
1594 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x08000000;
1595 9a64fbe4 bellard
                break;
1596 9a64fbe4 bellard
            case -4:
1597 9a64fbe4 bellard
                /* Direct store exception */
1598 9a64fbe4 bellard
                switch (access_type) {
1599 9a64fbe4 bellard
                case ACCESS_FLOAT:
1600 9a64fbe4 bellard
                    /* Floating point load/store */
1601 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ALIGN;
1602 8f793433 j_mayer
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
1603 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1604 9a64fbe4 bellard
                    break;
1605 9a64fbe4 bellard
                case ACCESS_RES:
1606 8f793433 j_mayer
                    /* lwarx, ldarx or stwcx. */
1607 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1608 8f793433 j_mayer
                    env->error_code = 0;
1609 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1610 8f793433 j_mayer
                    if (rw == 1)
1611 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06000000;
1612 8f793433 j_mayer
                    else
1613 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04000000;
1614 9a64fbe4 bellard
                    break;
1615 9a64fbe4 bellard
                case ACCESS_EXT:
1616 9a64fbe4 bellard
                    /* eciwx or ecowx */
1617 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1618 8f793433 j_mayer
                    env->error_code = 0;
1619 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1620 8f793433 j_mayer
                    if (rw == 1)
1621 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06100000;
1622 8f793433 j_mayer
                    else
1623 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04100000;
1624 9a64fbe4 bellard
                    break;
1625 9a64fbe4 bellard
                default:
1626 76a66253 j_mayer
                    printf("DSI: invalid exception (%d)\n", ret);
1627 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_PROGRAM;
1628 8f793433 j_mayer
                    env->error_code =
1629 8f793433 j_mayer
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
1630 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1631 9a64fbe4 bellard
                    break;
1632 9a64fbe4 bellard
                }
1633 fdabc366 bellard
                break;
1634 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1635 2be0071f bellard
            case -5:
1636 2be0071f bellard
                /* No match in segment table */
1637 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSEG;
1638 8f793433 j_mayer
                env->error_code = 0;
1639 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1640 2be0071f bellard
                break;
1641 e1833e1f j_mayer
#endif
1642 9a64fbe4 bellard
            }
1643 9a64fbe4 bellard
        }
1644 9a64fbe4 bellard
#if 0
1645 8f793433 j_mayer
        printf("%s: set exception to %d %02x\n", __func__,
1646 8f793433 j_mayer
               env->exception, env->error_code);
1647 9a64fbe4 bellard
#endif
1648 9a64fbe4 bellard
        ret = 1;
1649 9a64fbe4 bellard
    }
1650 76a66253 j_mayer
1651 9a64fbe4 bellard
    return ret;
1652 9a64fbe4 bellard
}
1653 9a64fbe4 bellard
1654 3fc6c082 bellard
/*****************************************************************************/
1655 3fc6c082 bellard
/* BATs management */
1656 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1657 b068d6a7 j_mayer
static always_inline void do_invalidate_BAT (CPUPPCState *env,
1658 b068d6a7 j_mayer
                                             target_ulong BATu,
1659 b068d6a7 j_mayer
                                             target_ulong mask)
1660 3fc6c082 bellard
{
1661 3fc6c082 bellard
    target_ulong base, end, page;
1662 76a66253 j_mayer
1663 3fc6c082 bellard
    base = BATu & ~0x0001FFFF;
1664 3fc6c082 bellard
    end = base + mask + 0x00020000;
1665 3fc6c082 bellard
#if defined (DEBUG_BATS)
1666 76a66253 j_mayer
    if (loglevel != 0) {
1667 1b9eb036 j_mayer
        fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1668 76a66253 j_mayer
                base, end, mask);
1669 76a66253 j_mayer
    }
1670 3fc6c082 bellard
#endif
1671 3fc6c082 bellard
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
1672 3fc6c082 bellard
        tlb_flush_page(env, page);
1673 3fc6c082 bellard
#if defined (DEBUG_BATS)
1674 3fc6c082 bellard
    if (loglevel != 0)
1675 3fc6c082 bellard
        fprintf(logfile, "Flush done\n");
1676 3fc6c082 bellard
#endif
1677 3fc6c082 bellard
}
1678 3fc6c082 bellard
#endif
1679 3fc6c082 bellard
1680 b068d6a7 j_mayer
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
1681 b068d6a7 j_mayer
                                          int ul, int nr, target_ulong value)
1682 3fc6c082 bellard
{
1683 3fc6c082 bellard
#if defined (DEBUG_BATS)
1684 3fc6c082 bellard
    if (loglevel != 0) {
1685 1b9eb036 j_mayer
        fprintf(logfile, "Set %cBAT%d%c to 0x" ADDRX " (0x" ADDRX ")\n",
1686 1b9eb036 j_mayer
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1687 3fc6c082 bellard
    }
1688 3fc6c082 bellard
#endif
1689 3fc6c082 bellard
}
1690 3fc6c082 bellard
1691 3fc6c082 bellard
target_ulong do_load_ibatu (CPUPPCState *env, int nr)
1692 3fc6c082 bellard
{
1693 3fc6c082 bellard
    return env->IBAT[0][nr];
1694 3fc6c082 bellard
}
1695 3fc6c082 bellard
1696 3fc6c082 bellard
target_ulong do_load_ibatl (CPUPPCState *env, int nr)
1697 3fc6c082 bellard
{
1698 3fc6c082 bellard
    return env->IBAT[1][nr];
1699 3fc6c082 bellard
}
1700 3fc6c082 bellard
1701 3fc6c082 bellard
void do_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1702 3fc6c082 bellard
{
1703 3fc6c082 bellard
    target_ulong mask;
1704 3fc6c082 bellard
1705 3fc6c082 bellard
    dump_store_bat(env, 'I', 0, nr, value);
1706 3fc6c082 bellard
    if (env->IBAT[0][nr] != value) {
1707 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1708 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1709 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1710 3fc6c082 bellard
#endif
1711 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1712 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1713 3fc6c082 bellard
         */
1714 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1715 3fc6c082 bellard
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
1716 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1717 3fc6c082 bellard
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
1718 3fc6c082 bellard
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
1719 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1720 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1721 76a66253 j_mayer
#else
1722 3fc6c082 bellard
        tlb_flush(env, 1);
1723 3fc6c082 bellard
#endif
1724 3fc6c082 bellard
    }
1725 3fc6c082 bellard
}
1726 3fc6c082 bellard
1727 3fc6c082 bellard
void do_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1728 3fc6c082 bellard
{
1729 3fc6c082 bellard
    dump_store_bat(env, 'I', 1, nr, value);
1730 3fc6c082 bellard
    env->IBAT[1][nr] = value;
1731 3fc6c082 bellard
}
1732 3fc6c082 bellard
1733 3fc6c082 bellard
target_ulong do_load_dbatu (CPUPPCState *env, int nr)
1734 3fc6c082 bellard
{
1735 3fc6c082 bellard
    return env->DBAT[0][nr];
1736 3fc6c082 bellard
}
1737 3fc6c082 bellard
1738 3fc6c082 bellard
target_ulong do_load_dbatl (CPUPPCState *env, int nr)
1739 3fc6c082 bellard
{
1740 3fc6c082 bellard
    return env->DBAT[1][nr];
1741 3fc6c082 bellard
}
1742 3fc6c082 bellard
1743 3fc6c082 bellard
void do_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1744 3fc6c082 bellard
{
1745 3fc6c082 bellard
    target_ulong mask;
1746 3fc6c082 bellard
1747 3fc6c082 bellard
    dump_store_bat(env, 'D', 0, nr, value);
1748 3fc6c082 bellard
    if (env->DBAT[0][nr] != value) {
1749 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1750 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1751 3fc6c082 bellard
         */
1752 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1753 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1754 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1755 3fc6c082 bellard
#endif
1756 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1757 3fc6c082 bellard
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
1758 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1759 3fc6c082 bellard
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
1760 3fc6c082 bellard
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
1761 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1762 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1763 3fc6c082 bellard
#else
1764 3fc6c082 bellard
        tlb_flush(env, 1);
1765 3fc6c082 bellard
#endif
1766 3fc6c082 bellard
    }
1767 3fc6c082 bellard
}
1768 3fc6c082 bellard
1769 3fc6c082 bellard
void do_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1770 3fc6c082 bellard
{
1771 3fc6c082 bellard
    dump_store_bat(env, 'D', 1, nr, value);
1772 3fc6c082 bellard
    env->DBAT[1][nr] = value;
1773 3fc6c082 bellard
}
1774 3fc6c082 bellard
1775 0a032cbe j_mayer
/*****************************************************************************/
1776 0a032cbe j_mayer
/* TLB management */
1777 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env)
1778 0a032cbe j_mayer
{
1779 daf4f96e j_mayer
    switch (env->mmu_model) {
1780 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1781 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1782 0a032cbe j_mayer
        ppc6xx_tlb_invalidate_all(env);
1783 daf4f96e j_mayer
        break;
1784 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1785 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1786 0a032cbe j_mayer
        ppc4xx_tlb_invalidate_all(env);
1787 daf4f96e j_mayer
        break;
1788 7dbe11ac j_mayer
    case POWERPC_MMU_REAL_4xx:
1789 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1790 7dbe11ac j_mayer
        break;
1791 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1792 7dbe11ac j_mayer
        /* XXX: TODO */
1793 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1794 7dbe11ac j_mayer
        break;
1795 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1796 7dbe11ac j_mayer
        /* XXX: TODO */
1797 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1798 7dbe11ac j_mayer
        break;
1799 7dbe11ac j_mayer
    case POWERPC_MMU_601:
1800 7dbe11ac j_mayer
        /* XXX: TODO */
1801 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1802 7dbe11ac j_mayer
        break;
1803 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1804 00af685f j_mayer
#if defined(TARGET_PPC64)
1805 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1806 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1807 0a032cbe j_mayer
        tlb_flush(env, 1);
1808 daf4f96e j_mayer
        break;
1809 00af685f j_mayer
    default:
1810 00af685f j_mayer
        /* XXX: TODO */
1811 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1812 00af685f j_mayer
        break;
1813 0a032cbe j_mayer
    }
1814 0a032cbe j_mayer
}
1815 0a032cbe j_mayer
1816 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
1817 daf4f96e j_mayer
{
1818 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1819 daf4f96e j_mayer
    addr &= TARGET_PAGE_MASK;
1820 daf4f96e j_mayer
    switch (env->mmu_model) {
1821 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1822 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1823 daf4f96e j_mayer
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
1824 daf4f96e j_mayer
        if (env->id_tlbs == 1)
1825 daf4f96e j_mayer
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
1826 daf4f96e j_mayer
        break;
1827 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1828 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1829 daf4f96e j_mayer
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
1830 daf4f96e j_mayer
        break;
1831 7dbe11ac j_mayer
    case POWERPC_MMU_REAL_4xx:
1832 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1833 7dbe11ac j_mayer
        break;
1834 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1835 7dbe11ac j_mayer
        /* XXX: TODO */
1836 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1837 7dbe11ac j_mayer
        break;
1838 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1839 7dbe11ac j_mayer
        /* XXX: TODO */
1840 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1841 7dbe11ac j_mayer
        break;
1842 7dbe11ac j_mayer
    case POWERPC_MMU_601:
1843 7dbe11ac j_mayer
        /* XXX: TODO */
1844 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1845 7dbe11ac j_mayer
        break;
1846 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1847 daf4f96e j_mayer
        /* tlbie invalidate TLBs for all segments */
1848 daf4f96e j_mayer
        addr &= ~((target_ulong)-1 << 28);
1849 daf4f96e j_mayer
        /* XXX: this case should be optimized,
1850 daf4f96e j_mayer
         * giving a mask to tlb_flush_page
1851 daf4f96e j_mayer
         */
1852 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x0 << 28));
1853 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x1 << 28));
1854 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x2 << 28));
1855 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x3 << 28));
1856 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x4 << 28));
1857 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x5 << 28));
1858 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x6 << 28));
1859 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x7 << 28));
1860 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x8 << 28));
1861 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x9 << 28));
1862 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xA << 28));
1863 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xB << 28));
1864 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xC << 28));
1865 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xD << 28));
1866 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xE << 28));
1867 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xF << 28));
1868 7dbe11ac j_mayer
        break;
1869 00af685f j_mayer
#if defined(TARGET_PPC64)
1870 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1871 7dbe11ac j_mayer
        /* tlbie invalidate TLBs for all segments */
1872 7dbe11ac j_mayer
        /* XXX: given the fact that there are too many segments to invalidate,
1873 00af685f j_mayer
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
1874 7dbe11ac j_mayer
         *      we just invalidate all TLBs
1875 7dbe11ac j_mayer
         */
1876 7dbe11ac j_mayer
        tlb_flush(env, 1);
1877 7dbe11ac j_mayer
        break;
1878 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1879 00af685f j_mayer
    default:
1880 00af685f j_mayer
        /* XXX: TODO */
1881 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1882 00af685f j_mayer
        break;
1883 daf4f96e j_mayer
    }
1884 daf4f96e j_mayer
#else
1885 daf4f96e j_mayer
    ppc_tlb_invalidate_all(env);
1886 daf4f96e j_mayer
#endif
1887 daf4f96e j_mayer
}
1888 daf4f96e j_mayer
1889 3fc6c082 bellard
/*****************************************************************************/
1890 3fc6c082 bellard
/* Special registers manipulation */
1891 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1892 d9bce9d9 j_mayer
target_ulong ppc_load_asr (CPUPPCState *env)
1893 d9bce9d9 j_mayer
{
1894 d9bce9d9 j_mayer
    return env->asr;
1895 d9bce9d9 j_mayer
}
1896 d9bce9d9 j_mayer
1897 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value)
1898 d9bce9d9 j_mayer
{
1899 d9bce9d9 j_mayer
    if (env->asr != value) {
1900 d9bce9d9 j_mayer
        env->asr = value;
1901 d9bce9d9 j_mayer
        tlb_flush(env, 1);
1902 d9bce9d9 j_mayer
    }
1903 d9bce9d9 j_mayer
}
1904 d9bce9d9 j_mayer
#endif
1905 d9bce9d9 j_mayer
1906 3fc6c082 bellard
target_ulong do_load_sdr1 (CPUPPCState *env)
1907 3fc6c082 bellard
{
1908 3fc6c082 bellard
    return env->sdr1;
1909 3fc6c082 bellard
}
1910 3fc6c082 bellard
1911 3fc6c082 bellard
void do_store_sdr1 (CPUPPCState *env, target_ulong value)
1912 3fc6c082 bellard
{
1913 3fc6c082 bellard
#if defined (DEBUG_MMU)
1914 3fc6c082 bellard
    if (loglevel != 0) {
1915 1b9eb036 j_mayer
        fprintf(logfile, "%s: 0x" ADDRX "\n", __func__, value);
1916 3fc6c082 bellard
    }
1917 3fc6c082 bellard
#endif
1918 3fc6c082 bellard
    if (env->sdr1 != value) {
1919 12de9a39 j_mayer
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
1920 12de9a39 j_mayer
         *      is <= 28
1921 12de9a39 j_mayer
         */
1922 3fc6c082 bellard
        env->sdr1 = value;
1923 76a66253 j_mayer
        tlb_flush(env, 1);
1924 3fc6c082 bellard
    }
1925 3fc6c082 bellard
}
1926 3fc6c082 bellard
1927 12de9a39 j_mayer
#if 0 // Unused
1928 3fc6c082 bellard
target_ulong do_load_sr (CPUPPCState *env, int srnum)
1929 3fc6c082 bellard
{
1930 3fc6c082 bellard
    return env->sr[srnum];
1931 3fc6c082 bellard
}
1932 12de9a39 j_mayer
#endif
1933 3fc6c082 bellard
1934 3fc6c082 bellard
void do_store_sr (CPUPPCState *env, int srnum, target_ulong value)
1935 3fc6c082 bellard
{
1936 3fc6c082 bellard
#if defined (DEBUG_MMU)
1937 3fc6c082 bellard
    if (loglevel != 0) {
1938 1b9eb036 j_mayer
        fprintf(logfile, "%s: reg=%d 0x" ADDRX " " ADDRX "\n",
1939 1b9eb036 j_mayer
                __func__, srnum, value, env->sr[srnum]);
1940 3fc6c082 bellard
    }
1941 3fc6c082 bellard
#endif
1942 3fc6c082 bellard
    if (env->sr[srnum] != value) {
1943 3fc6c082 bellard
        env->sr[srnum] = value;
1944 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS) && 0
1945 3fc6c082 bellard
        {
1946 3fc6c082 bellard
            target_ulong page, end;
1947 3fc6c082 bellard
            /* Invalidate 256 MB of virtual memory */
1948 3fc6c082 bellard
            page = (16 << 20) * srnum;
1949 3fc6c082 bellard
            end = page + (16 << 20);
1950 3fc6c082 bellard
            for (; page != end; page += TARGET_PAGE_SIZE)
1951 3fc6c082 bellard
                tlb_flush_page(env, page);
1952 3fc6c082 bellard
        }
1953 3fc6c082 bellard
#else
1954 76a66253 j_mayer
        tlb_flush(env, 1);
1955 3fc6c082 bellard
#endif
1956 3fc6c082 bellard
    }
1957 3fc6c082 bellard
}
1958 76a66253 j_mayer
#endif /* !defined (CONFIG_USER_ONLY) */
1959 3fc6c082 bellard
1960 bfa1e5cf j_mayer
target_ulong ppc_load_xer (CPUPPCState *env)
1961 79aceca5 bellard
{
1962 79aceca5 bellard
    return (xer_so << XER_SO) |
1963 79aceca5 bellard
        (xer_ov << XER_OV) |
1964 79aceca5 bellard
        (xer_ca << XER_CA) |
1965 3fc6c082 bellard
        (xer_bc << XER_BC) |
1966 3fc6c082 bellard
        (xer_cmp << XER_CMP);
1967 79aceca5 bellard
}
1968 79aceca5 bellard
1969 bfa1e5cf j_mayer
void ppc_store_xer (CPUPPCState *env, target_ulong value)
1970 79aceca5 bellard
{
1971 79aceca5 bellard
    xer_so = (value >> XER_SO) & 0x01;
1972 79aceca5 bellard
    xer_ov = (value >> XER_OV) & 0x01;
1973 79aceca5 bellard
    xer_ca = (value >> XER_CA) & 0x01;
1974 3fc6c082 bellard
    xer_cmp = (value >> XER_CMP) & 0xFF;
1975 d9bce9d9 j_mayer
    xer_bc = (value >> XER_BC) & 0x7F;
1976 79aceca5 bellard
}
1977 79aceca5 bellard
1978 76a66253 j_mayer
/* Swap temporary saved registers with GPRs */
1979 b068d6a7 j_mayer
static always_inline void swap_gpr_tgpr (CPUPPCState *env)
1980 79aceca5 bellard
{
1981 76a66253 j_mayer
    ppc_gpr_t tmp;
1982 76a66253 j_mayer
1983 76a66253 j_mayer
    tmp = env->gpr[0];
1984 76a66253 j_mayer
    env->gpr[0] = env->tgpr[0];
1985 76a66253 j_mayer
    env->tgpr[0] = tmp;
1986 76a66253 j_mayer
    tmp = env->gpr[1];
1987 76a66253 j_mayer
    env->gpr[1] = env->tgpr[1];
1988 76a66253 j_mayer
    env->tgpr[1] = tmp;
1989 76a66253 j_mayer
    tmp = env->gpr[2];
1990 76a66253 j_mayer
    env->gpr[2] = env->tgpr[2];
1991 76a66253 j_mayer
    env->tgpr[2] = tmp;
1992 76a66253 j_mayer
    tmp = env->gpr[3];
1993 76a66253 j_mayer
    env->gpr[3] = env->tgpr[3];
1994 76a66253 j_mayer
    env->tgpr[3] = tmp;
1995 79aceca5 bellard
}
1996 79aceca5 bellard
1997 76a66253 j_mayer
/* GDBstub can read and write MSR... */
1998 76a66253 j_mayer
target_ulong do_load_msr (CPUPPCState *env)
1999 79aceca5 bellard
{
2000 76a66253 j_mayer
    return
2001 76a66253 j_mayer
#if defined (TARGET_PPC64)
2002 d9bce9d9 j_mayer
        ((target_ulong)msr_sf   << MSR_SF)   |
2003 d9bce9d9 j_mayer
        ((target_ulong)msr_isf  << MSR_ISF)  |
2004 d9bce9d9 j_mayer
        ((target_ulong)msr_hv   << MSR_HV)   |
2005 76a66253 j_mayer
#endif
2006 d9bce9d9 j_mayer
        ((target_ulong)msr_ucle << MSR_UCLE) |
2007 d9bce9d9 j_mayer
        ((target_ulong)msr_vr   << MSR_VR)   | /* VR / SPE */
2008 d9bce9d9 j_mayer
        ((target_ulong)msr_ap   << MSR_AP)   |
2009 d9bce9d9 j_mayer
        ((target_ulong)msr_sa   << MSR_SA)   |
2010 d9bce9d9 j_mayer
        ((target_ulong)msr_key  << MSR_KEY)  |
2011 25ba3a68 j_mayer
        ((target_ulong)msr_pow  << MSR_POW)  |
2012 d26bfc9a j_mayer
        ((target_ulong)msr_tgpr << MSR_TGPR) | /* TGPR / CE */
2013 d9bce9d9 j_mayer
        ((target_ulong)msr_ile  << MSR_ILE)  |
2014 d9bce9d9 j_mayer
        ((target_ulong)msr_ee   << MSR_EE)   |
2015 d9bce9d9 j_mayer
        ((target_ulong)msr_pr   << MSR_PR)   |
2016 d9bce9d9 j_mayer
        ((target_ulong)msr_fp   << MSR_FP)   |
2017 d9bce9d9 j_mayer
        ((target_ulong)msr_me   << MSR_ME)   |
2018 d9bce9d9 j_mayer
        ((target_ulong)msr_fe0  << MSR_FE0)  |
2019 d9bce9d9 j_mayer
        ((target_ulong)msr_se   << MSR_SE)   | /* SE / DWE / UBLE */
2020 d9bce9d9 j_mayer
        ((target_ulong)msr_be   << MSR_BE)   | /* BE / DE */
2021 d9bce9d9 j_mayer
        ((target_ulong)msr_fe1  << MSR_FE1)  |
2022 d9bce9d9 j_mayer
        ((target_ulong)msr_al   << MSR_AL)   |
2023 25ba3a68 j_mayer
        ((target_ulong)msr_ep   << MSR_EP)   |
2024 25ba3a68 j_mayer
        ((target_ulong)msr_ir   << MSR_IR)   |
2025 25ba3a68 j_mayer
        ((target_ulong)msr_dr   << MSR_DR)   |
2026 25ba3a68 j_mayer
        ((target_ulong)msr_pe   << MSR_PE)   |
2027 d9bce9d9 j_mayer
        ((target_ulong)msr_px   << MSR_PX)   | /* PX / PMM */
2028 d9bce9d9 j_mayer
        ((target_ulong)msr_ri   << MSR_RI)   |
2029 d9bce9d9 j_mayer
        ((target_ulong)msr_le   << MSR_LE);
2030 3fc6c082 bellard
}
2031 3fc6c082 bellard
2032 a97fed52 j_mayer
int do_store_msr (CPUPPCState *env, target_ulong value)
2033 313adae9 bellard
{
2034 50443c98 bellard
    int enter_pm;
2035 50443c98 bellard
2036 3fc6c082 bellard
    value &= env->msr_mask;
2037 3fc6c082 bellard
    if (((value >> MSR_IR) & 1) != msr_ir ||
2038 3fc6c082 bellard
        ((value >> MSR_DR) & 1) != msr_dr) {
2039 76a66253 j_mayer
        /* Flush all tlb when changing translation mode */
2040 d094807b bellard
        tlb_flush(env, 1);
2041 3fc6c082 bellard
        env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2042 a541f297 bellard
    }
2043 4e80effc j_mayer
#if !defined (CONFIG_USER_ONLY)
2044 d26bfc9a j_mayer
    if (unlikely((env->flags & POWERPC_FLAG_TGPR) &&
2045 d26bfc9a j_mayer
                 ((value >> MSR_TGPR) & 1) != msr_tgpr)) {
2046 d26bfc9a j_mayer
        /* Swap temporary saved registers with GPRs */
2047 d26bfc9a j_mayer
        swap_gpr_tgpr(env);
2048 76a66253 j_mayer
    }
2049 4e80effc j_mayer
    if (unlikely((value >> MSR_EP) & 1) != msr_ep) {
2050 4e80effc j_mayer
        /* Change the exception prefix on PowerPC 601 */
2051 4e80effc j_mayer
        env->excp_prefix = ((value >> MSR_EP) & 1) * 0xFFF00000;
2052 4e80effc j_mayer
    }
2053 4e80effc j_mayer
#endif
2054 76a66253 j_mayer
#if defined (TARGET_PPC64)
2055 76a66253 j_mayer
    msr_sf   = (value >> MSR_SF)   & 1;
2056 76a66253 j_mayer
    msr_isf  = (value >> MSR_ISF)  & 1;
2057 76a66253 j_mayer
    msr_hv   = (value >> MSR_HV)   & 1;
2058 76a66253 j_mayer
#endif
2059 76a66253 j_mayer
    msr_ucle = (value >> MSR_UCLE) & 1;
2060 76a66253 j_mayer
    msr_vr   = (value >> MSR_VR)   & 1; /* VR / SPE */
2061 76a66253 j_mayer
    msr_ap   = (value >> MSR_AP)   & 1;
2062 76a66253 j_mayer
    msr_sa   = (value >> MSR_SA)   & 1;
2063 76a66253 j_mayer
    msr_key  = (value >> MSR_KEY)  & 1;
2064 25ba3a68 j_mayer
    msr_pow  = (value >> MSR_POW)  & 1;
2065 d26bfc9a j_mayer
    msr_tgpr = (value >> MSR_TGPR) & 1; /* TGPR / CE */
2066 76a66253 j_mayer
    msr_ile  = (value >> MSR_ILE)  & 1;
2067 76a66253 j_mayer
    msr_ee   = (value >> MSR_EE)   & 1;
2068 76a66253 j_mayer
    msr_pr   = (value >> MSR_PR)   & 1;
2069 76a66253 j_mayer
    msr_fp   = (value >> MSR_FP)   & 1;
2070 76a66253 j_mayer
    msr_me   = (value >> MSR_ME)   & 1;
2071 76a66253 j_mayer
    msr_fe0  = (value >> MSR_FE0)  & 1;
2072 76a66253 j_mayer
    msr_se   = (value >> MSR_SE)   & 1; /* SE / DWE / UBLE */
2073 76a66253 j_mayer
    msr_be   = (value >> MSR_BE)   & 1; /* BE / DE */
2074 76a66253 j_mayer
    msr_fe1  = (value >> MSR_FE1)  & 1;
2075 76a66253 j_mayer
    msr_al   = (value >> MSR_AL)   & 1;
2076 25ba3a68 j_mayer
    msr_ep   = (value >> MSR_EP)   & 1;
2077 25ba3a68 j_mayer
    msr_ir   = (value >> MSR_IR)   & 1;
2078 25ba3a68 j_mayer
    msr_dr   = (value >> MSR_DR)   & 1;
2079 25ba3a68 j_mayer
    msr_pe   = (value >> MSR_PE)   & 1;
2080 76a66253 j_mayer
    msr_px   = (value >> MSR_PX)   & 1; /* PX / PMM */
2081 76a66253 j_mayer
    msr_ri   = (value >> MSR_RI)   & 1;
2082 76a66253 j_mayer
    msr_le   = (value >> MSR_LE)   & 1;
2083 3fc6c082 bellard
    do_compute_hflags(env);
2084 50443c98 bellard
2085 50443c98 bellard
    enter_pm = 0;
2086 a750fc0b j_mayer
    switch (env->excp_model) {
2087 a750fc0b j_mayer
    case POWERPC_EXCP_603:
2088 a750fc0b j_mayer
    case POWERPC_EXCP_603E:
2089 a750fc0b j_mayer
    case POWERPC_EXCP_G2:
2090 d9bce9d9 j_mayer
        /* Don't handle SLEEP mode: we should disable all clocks...
2091 d9bce9d9 j_mayer
         * No dynamic power-management.
2092 d9bce9d9 j_mayer
         */
2093 d9bce9d9 j_mayer
        if (msr_pow == 1 && (env->spr[SPR_HID0] & 0x00C00000) != 0)
2094 d9bce9d9 j_mayer
            enter_pm = 1;
2095 d9bce9d9 j_mayer
        break;
2096 a750fc0b j_mayer
    case POWERPC_EXCP_604:
2097 d9bce9d9 j_mayer
        if (msr_pow == 1)
2098 d9bce9d9 j_mayer
            enter_pm = 1;
2099 d9bce9d9 j_mayer
        break;
2100 a750fc0b j_mayer
    case POWERPC_EXCP_7x0:
2101 76a66253 j_mayer
        if (msr_pow == 1 && (env->spr[SPR_HID0] & 0x00E00000) != 0)
2102 50443c98 bellard
            enter_pm = 1;
2103 50443c98 bellard
        break;
2104 50443c98 bellard
    default:
2105 50443c98 bellard
        break;
2106 50443c98 bellard
    }
2107 a97fed52 j_mayer
2108 a97fed52 j_mayer
    return enter_pm;
2109 3fc6c082 bellard
}
2110 3fc6c082 bellard
2111 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2112 a97fed52 j_mayer
int ppc_store_msr_32 (CPUPPCState *env, uint32_t value)
2113 d9bce9d9 j_mayer
{
2114 a97fed52 j_mayer
    return do_store_msr(env, (do_load_msr(env) & ~0xFFFFFFFFULL) |
2115 a97fed52 j_mayer
                        (value & 0xFFFFFFFF));
2116 d9bce9d9 j_mayer
}
2117 d9bce9d9 j_mayer
#endif
2118 d9bce9d9 j_mayer
2119 76a66253 j_mayer
void do_compute_hflags (CPUPPCState *env)
2120 3fc6c082 bellard
{
2121 76a66253 j_mayer
    /* Compute current hflags */
2122 4296f459 j_mayer
    env->hflags = (msr_vr << MSR_VR) |
2123 c62db105 j_mayer
        (msr_ap << MSR_AP) | (msr_sa << MSR_SA) | (msr_pr << MSR_PR) |
2124 c62db105 j_mayer
        (msr_fp << MSR_FP) | (msr_fe0 << MSR_FE0) | (msr_se << MSR_SE) |
2125 c62db105 j_mayer
        (msr_be << MSR_BE) | (msr_fe1 << MSR_FE1) | (msr_le << MSR_LE);
2126 76a66253 j_mayer
#if defined (TARGET_PPC64)
2127 4296f459 j_mayer
    env->hflags |= msr_cm << MSR_CM;
2128 4296f459 j_mayer
    env->hflags |= (uint64_t)msr_sf << MSR_SF;
2129 4296f459 j_mayer
    env->hflags |= (uint64_t)msr_hv << MSR_HV;
2130 6ebbf390 j_mayer
    /* Precompute MMU index */
2131 6ebbf390 j_mayer
    if (msr_pr == 0 && msr_hv == 1)
2132 6ebbf390 j_mayer
        env->mmu_idx = 2;
2133 6ebbf390 j_mayer
    else
2134 4b3686fa bellard
#endif
2135 6ebbf390 j_mayer
        env->mmu_idx = 1 - msr_pr;
2136 3fc6c082 bellard
}
2137 3fc6c082 bellard
2138 3fc6c082 bellard
/*****************************************************************************/
2139 3fc6c082 bellard
/* Exception processing */
2140 18fba28c bellard
#if defined (CONFIG_USER_ONLY)
2141 9a64fbe4 bellard
void do_interrupt (CPUState *env)
2142 79aceca5 bellard
{
2143 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2144 e1833e1f j_mayer
    env->error_code = 0;
2145 18fba28c bellard
}
2146 47103572 j_mayer
2147 e9df014c j_mayer
void ppc_hw_interrupt (CPUState *env)
2148 47103572 j_mayer
{
2149 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2150 e1833e1f j_mayer
    env->error_code = 0;
2151 47103572 j_mayer
}
2152 76a66253 j_mayer
#else /* defined (CONFIG_USER_ONLY) */
2153 36081602 j_mayer
static void dump_syscall (CPUState *env)
2154 d094807b bellard
{
2155 d9bce9d9 j_mayer
    fprintf(logfile, "syscall r0=0x" REGX " r3=0x" REGX " r4=0x" REGX
2156 1b9eb036 j_mayer
            " r5=0x" REGX " r6=0x" REGX " nip=0x" ADDRX "\n",
2157 d094807b bellard
            env->gpr[0], env->gpr[3], env->gpr[4],
2158 d094807b bellard
            env->gpr[5], env->gpr[6], env->nip);
2159 d094807b bellard
}
2160 d094807b bellard
2161 e1833e1f j_mayer
/* Note that this function should be greatly optimized
2162 e1833e1f j_mayer
 * when called with a constant excp, from ppc_hw_interrupt
2163 e1833e1f j_mayer
 */
2164 e1833e1f j_mayer
static always_inline void powerpc_excp (CPUState *env,
2165 e1833e1f j_mayer
                                        int excp_model, int excp)
2166 18fba28c bellard
{
2167 e1833e1f j_mayer
    target_ulong msr, vector;
2168 e1833e1f j_mayer
    int srr0, srr1, asrr0, asrr1;
2169 79aceca5 bellard
2170 b769d8fe bellard
    if (loglevel & CPU_LOG_INT) {
2171 1b9eb036 j_mayer
        fprintf(logfile, "Raise exception at 0x" ADDRX " => 0x%08x (%02x)\n",
2172 1b9eb036 j_mayer
                env->nip, excp, env->error_code);
2173 b769d8fe bellard
    }
2174 e1833e1f j_mayer
    msr = do_load_msr(env);
2175 e1833e1f j_mayer
    srr0 = SPR_SRR0;
2176 e1833e1f j_mayer
    srr1 = SPR_SRR1;
2177 e1833e1f j_mayer
    asrr0 = -1;
2178 e1833e1f j_mayer
    asrr1 = -1;
2179 e1833e1f j_mayer
    msr &= ~((target_ulong)0x783F0000);
2180 9a64fbe4 bellard
    switch (excp) {
2181 e1833e1f j_mayer
    case POWERPC_EXCP_NONE:
2182 e1833e1f j_mayer
        /* Should never happen */
2183 e1833e1f j_mayer
        return;
2184 e1833e1f j_mayer
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2185 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2186 e1833e1f j_mayer
        switch (excp_model) {
2187 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2188 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2189 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2190 c62db105 j_mayer
            break;
2191 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2192 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2193 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2194 c62db105 j_mayer
            break;
2195 e1833e1f j_mayer
        case POWERPC_EXCP_G2:
2196 c62db105 j_mayer
            break;
2197 e1833e1f j_mayer
        default:
2198 e1833e1f j_mayer
            goto excp_invalid;
2199 2be0071f bellard
        }
2200 9a64fbe4 bellard
        goto store_next;
2201 e1833e1f j_mayer
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
2202 e1833e1f j_mayer
        if (msr_me == 0) {
2203 e63ecc6f j_mayer
            /* Machine check exception is not enabled.
2204 e63ecc6f j_mayer
             * Enter checkstop state.
2205 e63ecc6f j_mayer
             */
2206 e63ecc6f j_mayer
            if (loglevel != 0) {
2207 e63ecc6f j_mayer
                fprintf(logfile, "Machine check while not allowed. "
2208 e63ecc6f j_mayer
                        "Entering checkstop state\n");
2209 e63ecc6f j_mayer
            } else {
2210 e63ecc6f j_mayer
                fprintf(stderr, "Machine check while not allowed. "
2211 e63ecc6f j_mayer
                        "Entering checkstop state\n");
2212 e63ecc6f j_mayer
            }
2213 e63ecc6f j_mayer
            env->halted = 1;
2214 e63ecc6f j_mayer
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2215 e1833e1f j_mayer
        }
2216 e1833e1f j_mayer
        msr_ri = 0;
2217 e1833e1f j_mayer
        msr_me = 0;
2218 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2219 e1833e1f j_mayer
        msr_hv = 1;
2220 e1833e1f j_mayer
#endif
2221 e1833e1f j_mayer
        /* XXX: should also have something loaded in DAR / DSISR */
2222 e1833e1f j_mayer
        switch (excp_model) {
2223 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2224 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2225 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2226 c62db105 j_mayer
            break;
2227 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2228 e1833e1f j_mayer
            srr0 = SPR_BOOKE_MCSRR0;
2229 e1833e1f j_mayer
            srr1 = SPR_BOOKE_MCSRR1;
2230 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2231 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2232 c62db105 j_mayer
            break;
2233 c62db105 j_mayer
        default:
2234 c62db105 j_mayer
            break;
2235 2be0071f bellard
        }
2236 e1833e1f j_mayer
        goto store_next;
2237 e1833e1f j_mayer
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2238 a541f297 bellard
#if defined (DEBUG_EXCEPTIONS)
2239 4a057712 j_mayer
        if (loglevel != 0) {
2240 1b9eb036 j_mayer
            fprintf(logfile, "DSI exception: DSISR=0x" ADDRX" DAR=0x" ADDRX
2241 1b9eb036 j_mayer
                    "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2242 76a66253 j_mayer
        }
2243 a541f297 bellard
#endif
2244 e1833e1f j_mayer
        msr_ri = 0;
2245 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2246 e1833e1f j_mayer
        if (lpes1 == 0)
2247 e1833e1f j_mayer
            msr_hv = 1;
2248 e1833e1f j_mayer
#endif
2249 a541f297 bellard
        goto store_next;
2250 e1833e1f j_mayer
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2251 a541f297 bellard
#if defined (DEBUG_EXCEPTIONS)
2252 76a66253 j_mayer
        if (loglevel != 0) {
2253 1b9eb036 j_mayer
            fprintf(logfile, "ISI exception: msr=0x" ADDRX ", nip=0x" ADDRX
2254 1b9eb036 j_mayer
                    "\n", msr, env->nip);
2255 76a66253 j_mayer
        }
2256 a541f297 bellard
#endif
2257 e1833e1f j_mayer
        msr_ri = 0;
2258 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2259 e1833e1f j_mayer
        if (lpes1 == 0)
2260 e1833e1f j_mayer
            msr_hv = 1;
2261 e1833e1f j_mayer
#endif
2262 e1833e1f j_mayer
        msr |= env->error_code;
2263 9a64fbe4 bellard
        goto store_next;
2264 e1833e1f j_mayer
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2265 e1833e1f j_mayer
        msr_ri = 0;
2266 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2267 e1833e1f j_mayer
        if (lpes0 == 1)
2268 e1833e1f j_mayer
            msr_hv = 1;
2269 e1833e1f j_mayer
#endif
2270 9a64fbe4 bellard
        goto store_next;
2271 e1833e1f j_mayer
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2272 e1833e1f j_mayer
        msr_ri = 0;
2273 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2274 e1833e1f j_mayer
        if (lpes1 == 0)
2275 e1833e1f j_mayer
            msr_hv = 1;
2276 e1833e1f j_mayer
#endif
2277 e1833e1f j_mayer
        /* XXX: this is false */
2278 e1833e1f j_mayer
        /* Get rS/rD and rA from faulting opcode */
2279 e1833e1f j_mayer
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2280 9a64fbe4 bellard
        goto store_current;
2281 e1833e1f j_mayer
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2282 9a64fbe4 bellard
        switch (env->error_code & ~0xF) {
2283 e1833e1f j_mayer
        case POWERPC_EXCP_FP:
2284 e1833e1f j_mayer
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2285 9a64fbe4 bellard
#if defined (DEBUG_EXCEPTIONS)
2286 4a057712 j_mayer
                if (loglevel != 0) {
2287 a496775f j_mayer
                    fprintf(logfile, "Ignore floating point exception\n");
2288 a496775f j_mayer
                }
2289 9a64fbe4 bellard
#endif
2290 9a64fbe4 bellard
                return;
2291 76a66253 j_mayer
            }
2292 e1833e1f j_mayer
            msr_ri = 0;
2293 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2294 e1833e1f j_mayer
            if (lpes1 == 0)
2295 e1833e1f j_mayer
                msr_hv = 1;
2296 e1833e1f j_mayer
#endif
2297 9a64fbe4 bellard
            msr |= 0x00100000;
2298 9a64fbe4 bellard
            /* Set FX */
2299 9a64fbe4 bellard
            env->fpscr[7] |= 0x8;
2300 9a64fbe4 bellard
            /* Finally, update FEX */
2301 9a64fbe4 bellard
            if ((((env->fpscr[7] & 0x3) << 3) | (env->fpscr[6] >> 1)) &
2302 9a64fbe4 bellard
                ((env->fpscr[1] << 1) | (env->fpscr[0] >> 3)))
2303 9a64fbe4 bellard
                env->fpscr[7] |= 0x4;
2304 e1833e1f j_mayer
            if (msr_fe0 != msr_fe1) {
2305 e1833e1f j_mayer
                msr |= 0x00010000;
2306 e1833e1f j_mayer
                goto store_current;
2307 e1833e1f j_mayer
            }
2308 76a66253 j_mayer
            break;
2309 e1833e1f j_mayer
        case POWERPC_EXCP_INVAL:
2310 a496775f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2311 4a057712 j_mayer
            if (loglevel != 0) {
2312 a496775f j_mayer
                fprintf(logfile, "Invalid instruction at 0x" ADDRX "\n",
2313 a496775f j_mayer
                        env->nip);
2314 a496775f j_mayer
            }
2315 a496775f j_mayer
#endif
2316 e1833e1f j_mayer
            msr_ri = 0;
2317 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2318 e1833e1f j_mayer
            if (lpes1 == 0)
2319 e1833e1f j_mayer
                msr_hv = 1;
2320 e1833e1f j_mayer
#endif
2321 9a64fbe4 bellard
            msr |= 0x00080000;
2322 76a66253 j_mayer
            break;
2323 e1833e1f j_mayer
        case POWERPC_EXCP_PRIV:
2324 e1833e1f j_mayer
            msr_ri = 0;
2325 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2326 e1833e1f j_mayer
            if (lpes1 == 0)
2327 e1833e1f j_mayer
                msr_hv = 1;
2328 e1833e1f j_mayer
#endif
2329 9a64fbe4 bellard
            msr |= 0x00040000;
2330 76a66253 j_mayer
            break;
2331 e1833e1f j_mayer
        case POWERPC_EXCP_TRAP:
2332 e1833e1f j_mayer
            msr_ri = 0;
2333 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2334 e1833e1f j_mayer
            if (lpes1 == 0)
2335 e1833e1f j_mayer
                msr_hv = 1;
2336 e1833e1f j_mayer
#endif
2337 9a64fbe4 bellard
            msr |= 0x00020000;
2338 9a64fbe4 bellard
            break;
2339 9a64fbe4 bellard
        default:
2340 9a64fbe4 bellard
            /* Should never occur */
2341 e1833e1f j_mayer
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
2342 e1833e1f j_mayer
                      env->error_code);
2343 76a66253 j_mayer
            break;
2344 76a66253 j_mayer
        }
2345 9a64fbe4 bellard
        goto store_next;
2346 e1833e1f j_mayer
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2347 e1833e1f j_mayer
        msr_ri = 0;
2348 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2349 e1833e1f j_mayer
        if (lpes1 == 0)
2350 e1833e1f j_mayer
            msr_hv = 1;
2351 e1833e1f j_mayer
#endif
2352 e1833e1f j_mayer
        goto store_current;
2353 e1833e1f j_mayer
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2354 d094807b bellard
        /* NOTE: this is a temporary hack to support graphics OSI
2355 d094807b bellard
           calls from the MOL driver */
2356 e1833e1f j_mayer
        /* XXX: To be removed */
2357 d094807b bellard
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
2358 d094807b bellard
            env->osi_call) {
2359 d094807b bellard
            if (env->osi_call(env) != 0)
2360 d094807b bellard
                return;
2361 d094807b bellard
        }
2362 b769d8fe bellard
        if (loglevel & CPU_LOG_INT) {
2363 d094807b bellard
            dump_syscall(env);
2364 b769d8fe bellard
        }
2365 e1833e1f j_mayer
        msr_ri = 0;
2366 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2367 e1833e1f j_mayer
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2368 e1833e1f j_mayer
            msr_hv = 1;
2369 e1833e1f j_mayer
#endif
2370 e1833e1f j_mayer
        goto store_next;
2371 e1833e1f j_mayer
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2372 e1833e1f j_mayer
        msr_ri = 0;
2373 e1833e1f j_mayer
        goto store_current;
2374 e1833e1f j_mayer
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2375 e1833e1f j_mayer
        msr_ri = 0;
2376 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2377 e1833e1f j_mayer
        if (lpes1 == 0)
2378 e1833e1f j_mayer
            msr_hv = 1;
2379 e1833e1f j_mayer
#endif
2380 e1833e1f j_mayer
        goto store_next;
2381 e1833e1f j_mayer
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
2382 e1833e1f j_mayer
        /* FIT on 4xx */
2383 e1833e1f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2384 e1833e1f j_mayer
        if (loglevel != 0)
2385 e1833e1f j_mayer
            fprintf(logfile, "FIT exception\n");
2386 e1833e1f j_mayer
#endif
2387 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2388 9a64fbe4 bellard
        goto store_next;
2389 e1833e1f j_mayer
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
2390 e1833e1f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2391 e1833e1f j_mayer
        if (loglevel != 0)
2392 e1833e1f j_mayer
            fprintf(logfile, "WDT exception\n");
2393 e1833e1f j_mayer
#endif
2394 e1833e1f j_mayer
        switch (excp_model) {
2395 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2396 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2397 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2398 e1833e1f j_mayer
            break;
2399 e1833e1f j_mayer
        default:
2400 e1833e1f j_mayer
            break;
2401 e1833e1f j_mayer
        }
2402 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2403 2be0071f bellard
        goto store_next;
2404 e1833e1f j_mayer
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2405 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2406 e1833e1f j_mayer
        goto store_next;
2407 e1833e1f j_mayer
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2408 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2409 e1833e1f j_mayer
        goto store_next;
2410 e1833e1f j_mayer
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
2411 e1833e1f j_mayer
        switch (excp_model) {
2412 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2413 e1833e1f j_mayer
            srr0 = SPR_BOOKE_DSRR0;
2414 e1833e1f j_mayer
            srr1 = SPR_BOOKE_DSRR1;
2415 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2416 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2417 e1833e1f j_mayer
            break;
2418 e1833e1f j_mayer
        default:
2419 e1833e1f j_mayer
            break;
2420 e1833e1f j_mayer
        }
2421 2be0071f bellard
        /* XXX: TODO */
2422 e1833e1f j_mayer
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2423 2be0071f bellard
        goto store_next;
2424 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2425 e1833e1f j_mayer
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2426 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2427 e1833e1f j_mayer
        goto store_current;
2428 e1833e1f j_mayer
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2429 2be0071f bellard
        /* XXX: TODO */
2430 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point data exception "
2431 2be0071f bellard
                  "is not implemented yet !\n");
2432 2be0071f bellard
        goto store_next;
2433 e1833e1f j_mayer
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2434 2be0071f bellard
        /* XXX: TODO */
2435 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point round exception "
2436 e1833e1f j_mayer
                  "is not implemented yet !\n");
2437 9a64fbe4 bellard
        goto store_next;
2438 e1833e1f j_mayer
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2439 e1833e1f j_mayer
        msr_ri = 0;
2440 2be0071f bellard
        /* XXX: TODO */
2441 2be0071f bellard
        cpu_abort(env,
2442 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2443 9a64fbe4 bellard
        goto store_next;
2444 e1833e1f j_mayer
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2445 76a66253 j_mayer
        /* XXX: TODO */
2446 e1833e1f j_mayer
        cpu_abort(env,
2447 e1833e1f j_mayer
                  "Embedded doorbell interrupt is not implemented yet !\n");
2448 2be0071f bellard
        goto store_next;
2449 e1833e1f j_mayer
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
2450 e1833e1f j_mayer
        switch (excp_model) {
2451 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2452 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2453 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2454 a750fc0b j_mayer
            break;
2455 2be0071f bellard
        default:
2456 2be0071f bellard
            break;
2457 2be0071f bellard
        }
2458 e1833e1f j_mayer
        /* XXX: TODO */
2459 e1833e1f j_mayer
        cpu_abort(env, "Embedded doorbell critical interrupt "
2460 e1833e1f j_mayer
                  "is not implemented yet !\n");
2461 e1833e1f j_mayer
        goto store_next;
2462 e1833e1f j_mayer
#endif /* defined(TARGET_PPCEMB) */
2463 e1833e1f j_mayer
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2464 e1833e1f j_mayer
        msr_ri = 0;
2465 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2466 e1833e1f j_mayer
        msr_hv = 1;
2467 e1833e1f j_mayer
#endif
2468 e1833e1f j_mayer
        goto store_next;
2469 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2470 e1833e1f j_mayer
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2471 e1833e1f j_mayer
        msr_ri = 0;
2472 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2473 e1833e1f j_mayer
        if (lpes1 == 0)
2474 e1833e1f j_mayer
            msr_hv = 1;
2475 e1833e1f j_mayer
#endif
2476 e1833e1f j_mayer
        goto store_next;
2477 e1833e1f j_mayer
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2478 e1833e1f j_mayer
        msr_ri = 0;
2479 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2480 e1833e1f j_mayer
        if (lpes1 == 0)
2481 e1833e1f j_mayer
            msr_hv = 1;
2482 e1833e1f j_mayer
#endif
2483 e1833e1f j_mayer
        goto store_next;
2484 e1833e1f j_mayer
#endif /* defined(TARGET_PPC64) */
2485 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2486 e1833e1f j_mayer
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
2487 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2488 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2489 e1833e1f j_mayer
        msr_hv = 1;
2490 e1833e1f j_mayer
        goto store_next;
2491 e1833e1f j_mayer
#endif
2492 e1833e1f j_mayer
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2493 e1833e1f j_mayer
        msr_ri = 0;
2494 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2495 e1833e1f j_mayer
        if (lpes1 == 0)
2496 e1833e1f j_mayer
            msr_hv = 1;
2497 e1833e1f j_mayer
#endif
2498 e1833e1f j_mayer
        goto store_next;
2499 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2500 e1833e1f j_mayer
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
2501 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2502 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2503 e1833e1f j_mayer
        msr_hv = 1;
2504 e1833e1f j_mayer
        goto store_next;
2505 e1833e1f j_mayer
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
2506 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2507 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2508 e1833e1f j_mayer
        msr_hv = 1;
2509 e1833e1f j_mayer
        /* XXX: TODO */
2510 e1833e1f j_mayer
        cpu_abort(env, "Hypervisor instruction storage exception "
2511 e1833e1f j_mayer
                  "is not implemented yet !\n");
2512 e1833e1f j_mayer
        goto store_next;
2513 e1833e1f j_mayer
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
2514 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2515 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2516 e1833e1f j_mayer
        msr_hv = 1;
2517 e1833e1f j_mayer
        goto store_next;
2518 e1833e1f j_mayer
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
2519 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2520 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2521 e1833e1f j_mayer
        msr_hv = 1;
2522 e1833e1f j_mayer
        goto store_next;
2523 e1833e1f j_mayer
#endif /* defined(TARGET_PPC64H) */
2524 e1833e1f j_mayer
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2525 e1833e1f j_mayer
        msr_ri = 0;
2526 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2527 e1833e1f j_mayer
        if (lpes1 == 0)
2528 e1833e1f j_mayer
            msr_hv = 1;
2529 e1833e1f j_mayer
#endif
2530 e1833e1f j_mayer
        goto store_current;
2531 e1833e1f j_mayer
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2532 a496775f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2533 e1833e1f j_mayer
        if (loglevel != 0)
2534 e1833e1f j_mayer
            fprintf(logfile, "PIT exception\n");
2535 e1833e1f j_mayer
#endif
2536 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2537 e1833e1f j_mayer
        goto store_next;
2538 e1833e1f j_mayer
    case POWERPC_EXCP_IO:        /* IO error exception                       */
2539 e1833e1f j_mayer
        /* XXX: TODO */
2540 e1833e1f j_mayer
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
2541 e1833e1f j_mayer
        goto store_next;
2542 e1833e1f j_mayer
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
2543 e1833e1f j_mayer
        /* XXX: TODO */
2544 e1833e1f j_mayer
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
2545 e1833e1f j_mayer
        goto store_next;
2546 e1833e1f j_mayer
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
2547 e1833e1f j_mayer
        /* XXX: TODO */
2548 e1833e1f j_mayer
        cpu_abort(env, "602 emulation trap exception "
2549 e1833e1f j_mayer
                  "is not implemented yet !\n");
2550 e1833e1f j_mayer
        goto store_next;
2551 e1833e1f j_mayer
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2552 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2553 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2554 e1833e1f j_mayer
        if (lpes1 == 0)
2555 e1833e1f j_mayer
            msr_hv = 1;
2556 a496775f j_mayer
#endif
2557 e1833e1f j_mayer
        switch (excp_model) {
2558 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2559 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2560 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2561 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2562 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2563 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2564 76a66253 j_mayer
            goto tlb_miss;
2565 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2566 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2567 2be0071f bellard
        default:
2568 e1833e1f j_mayer
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2569 2be0071f bellard
            break;
2570 2be0071f bellard
        }
2571 e1833e1f j_mayer
        break;
2572 e1833e1f j_mayer
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2573 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2574 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2575 e1833e1f j_mayer
        if (lpes1 == 0)
2576 e1833e1f j_mayer
            msr_hv = 1;
2577 a496775f j_mayer
#endif
2578 e1833e1f j_mayer
        switch (excp_model) {
2579 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2580 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2581 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2582 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2583 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2584 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2585 76a66253 j_mayer
            goto tlb_miss;
2586 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2587 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2588 2be0071f bellard
        default:
2589 e1833e1f j_mayer
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2590 2be0071f bellard
            break;
2591 2be0071f bellard
        }
2592 e1833e1f j_mayer
        break;
2593 e1833e1f j_mayer
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2594 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2595 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2596 e1833e1f j_mayer
        if (lpes1 == 0)
2597 e1833e1f j_mayer
            msr_hv = 1;
2598 e1833e1f j_mayer
#endif
2599 e1833e1f j_mayer
        switch (excp_model) {
2600 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2601 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2602 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2603 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2604 e1833e1f j_mayer
        tlb_miss_tgpr:
2605 76a66253 j_mayer
            /* Swap temporary saved registers with GPRs */
2606 76a66253 j_mayer
            swap_gpr_tgpr(env);
2607 76a66253 j_mayer
            msr_tgpr = 1;
2608 e1833e1f j_mayer
            goto tlb_miss;
2609 e1833e1f j_mayer
        case POWERPC_EXCP_7x5:
2610 e1833e1f j_mayer
        tlb_miss:
2611 2be0071f bellard
#if defined (DEBUG_SOFTWARE_TLB)
2612 2be0071f bellard
            if (loglevel != 0) {
2613 76a66253 j_mayer
                const unsigned char *es;
2614 76a66253 j_mayer
                target_ulong *miss, *cmp;
2615 76a66253 j_mayer
                int en;
2616 1e6784f9 j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2617 76a66253 j_mayer
                    es = "I";
2618 76a66253 j_mayer
                    en = 'I';
2619 76a66253 j_mayer
                    miss = &env->spr[SPR_IMISS];
2620 76a66253 j_mayer
                    cmp = &env->spr[SPR_ICMP];
2621 76a66253 j_mayer
                } else {
2622 1e6784f9 j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2623 76a66253 j_mayer
                        es = "DL";
2624 76a66253 j_mayer
                    else
2625 76a66253 j_mayer
                        es = "DS";
2626 76a66253 j_mayer
                    en = 'D';
2627 76a66253 j_mayer
                    miss = &env->spr[SPR_DMISS];
2628 76a66253 j_mayer
                    cmp = &env->spr[SPR_DCMP];
2629 76a66253 j_mayer
                }
2630 1b9eb036 j_mayer
                fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2631 4a057712 j_mayer
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2632 1b9eb036 j_mayer
                        es, en, *miss, en, *cmp,
2633 76a66253 j_mayer
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2634 2be0071f bellard
                        env->error_code);
2635 2be0071f bellard
            }
2636 9a64fbe4 bellard
#endif
2637 2be0071f bellard
            msr |= env->crf[0] << 28;
2638 2be0071f bellard
            msr |= env->error_code; /* key, D/I, S/L bits */
2639 2be0071f bellard
            /* Set way using a LRU mechanism */
2640 76a66253 j_mayer
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2641 c62db105 j_mayer
            break;
2642 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2643 7dbe11ac j_mayer
        tlb_miss_74xx:
2644 7dbe11ac j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
2645 7dbe11ac j_mayer
            if (loglevel != 0) {
2646 7dbe11ac j_mayer
                const unsigned char *es;
2647 7dbe11ac j_mayer
                target_ulong *miss, *cmp;
2648 7dbe11ac j_mayer
                int en;
2649 7dbe11ac j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2650 7dbe11ac j_mayer
                    es = "I";
2651 7dbe11ac j_mayer
                    en = 'I';
2652 7dbe11ac j_mayer
                    miss = &env->spr[SPR_IMISS];
2653 7dbe11ac j_mayer
                    cmp = &env->spr[SPR_ICMP];
2654 7dbe11ac j_mayer
                } else {
2655 7dbe11ac j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2656 7dbe11ac j_mayer
                        es = "DL";
2657 7dbe11ac j_mayer
                    else
2658 7dbe11ac j_mayer
                        es = "DS";
2659 7dbe11ac j_mayer
                    en = 'D';
2660 7dbe11ac j_mayer
                    miss = &env->spr[SPR_TLBMISS];
2661 7dbe11ac j_mayer
                    cmp = &env->spr[SPR_PTEHI];
2662 7dbe11ac j_mayer
                }
2663 7dbe11ac j_mayer
                fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2664 7dbe11ac j_mayer
                        " %08x\n",
2665 7dbe11ac j_mayer
                        es, en, *miss, en, *cmp, env->error_code);
2666 7dbe11ac j_mayer
            }
2667 7dbe11ac j_mayer
#endif
2668 7dbe11ac j_mayer
            msr |= env->error_code; /* key bit */
2669 7dbe11ac j_mayer
            break;
2670 2be0071f bellard
        default:
2671 e1833e1f j_mayer
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2672 2be0071f bellard
            break;
2673 2be0071f bellard
        }
2674 e1833e1f j_mayer
        goto store_next;
2675 e1833e1f j_mayer
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
2676 e1833e1f j_mayer
        /* XXX: TODO */
2677 e1833e1f j_mayer
        cpu_abort(env, "Floating point assist exception "
2678 e1833e1f j_mayer
                  "is not implemented yet !\n");
2679 e1833e1f j_mayer
        goto store_next;
2680 e1833e1f j_mayer
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
2681 e1833e1f j_mayer
        /* XXX: TODO */
2682 e1833e1f j_mayer
        cpu_abort(env, "IABR exception is not implemented yet !\n");
2683 e1833e1f j_mayer
        goto store_next;
2684 e1833e1f j_mayer
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
2685 e1833e1f j_mayer
        /* XXX: TODO */
2686 e1833e1f j_mayer
        cpu_abort(env, "SMI exception is not implemented yet !\n");
2687 e1833e1f j_mayer
        goto store_next;
2688 e1833e1f j_mayer
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
2689 e1833e1f j_mayer
        /* XXX: TODO */
2690 e1833e1f j_mayer
        cpu_abort(env, "Thermal management exception "
2691 e1833e1f j_mayer
                  "is not implemented yet !\n");
2692 e1833e1f j_mayer
        goto store_next;
2693 e1833e1f j_mayer
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2694 e1833e1f j_mayer
        msr_ri = 0;
2695 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2696 e1833e1f j_mayer
        if (lpes1 == 0)
2697 e1833e1f j_mayer
            msr_hv = 1;
2698 e1833e1f j_mayer
#endif
2699 e1833e1f j_mayer
        /* XXX: TODO */
2700 e1833e1f j_mayer
        cpu_abort(env,
2701 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2702 e1833e1f j_mayer
        goto store_next;
2703 e1833e1f j_mayer
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
2704 e1833e1f j_mayer
        /* XXX: TODO */
2705 e1833e1f j_mayer
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
2706 e1833e1f j_mayer
        goto store_next;
2707 e1833e1f j_mayer
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
2708 e1833e1f j_mayer
        /* XXX: TODO */
2709 e1833e1f j_mayer
        cpu_abort(env,
2710 e1833e1f j_mayer
                  "970 soft-patch exception is not implemented yet !\n");
2711 e1833e1f j_mayer
        goto store_next;
2712 e1833e1f j_mayer
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
2713 e1833e1f j_mayer
        /* XXX: TODO */
2714 e1833e1f j_mayer
        cpu_abort(env,
2715 e1833e1f j_mayer
                  "970 maintenance exception is not implemented yet !\n");
2716 e1833e1f j_mayer
        goto store_next;
2717 2be0071f bellard
    default:
2718 e1833e1f j_mayer
    excp_invalid:
2719 e1833e1f j_mayer
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
2720 e1833e1f j_mayer
        break;
2721 9a64fbe4 bellard
    store_current:
2722 2be0071f bellard
        /* save current instruction location */
2723 e1833e1f j_mayer
        env->spr[srr0] = env->nip - 4;
2724 9a64fbe4 bellard
        break;
2725 9a64fbe4 bellard
    store_next:
2726 2be0071f bellard
        /* save next instruction location */
2727 e1833e1f j_mayer
        env->spr[srr0] = env->nip;
2728 9a64fbe4 bellard
        break;
2729 9a64fbe4 bellard
    }
2730 e1833e1f j_mayer
    /* Save MSR */
2731 e1833e1f j_mayer
    env->spr[srr1] = msr;
2732 e1833e1f j_mayer
    /* If any alternate SRR register are defined, duplicate saved values */
2733 e1833e1f j_mayer
    if (asrr0 != -1)
2734 e1833e1f j_mayer
        env->spr[asrr0] = env->spr[srr0];
2735 e1833e1f j_mayer
    if (asrr1 != -1)
2736 e1833e1f j_mayer
        env->spr[asrr1] = env->spr[srr1];
2737 2be0071f bellard
    /* If we disactivated any translation, flush TLBs */
2738 e1833e1f j_mayer
    if (msr_ir || msr_dr)
2739 2be0071f bellard
        tlb_flush(env, 1);
2740 9a64fbe4 bellard
    /* reload MSR with correct bits */
2741 9a64fbe4 bellard
    msr_ee = 0;
2742 9a64fbe4 bellard
    msr_pr = 0;
2743 9a64fbe4 bellard
    msr_fp = 0;
2744 9a64fbe4 bellard
    msr_fe0 = 0;
2745 9a64fbe4 bellard
    msr_se = 0;
2746 9a64fbe4 bellard
    msr_be = 0;
2747 9a64fbe4 bellard
    msr_fe1 = 0;
2748 9a64fbe4 bellard
    msr_ir = 0;
2749 9a64fbe4 bellard
    msr_dr = 0;
2750 e1833e1f j_mayer
#if 0 /* Fix this: not on all targets */
2751 e1833e1f j_mayer
    msr_pmm = 0;
2752 e1833e1f j_mayer
#endif
2753 9a64fbe4 bellard
    msr_le = msr_ile;
2754 e1833e1f j_mayer
    do_compute_hflags(env);
2755 e1833e1f j_mayer
    /* Jump to handler */
2756 e1833e1f j_mayer
    vector = env->excp_vectors[excp];
2757 e1833e1f j_mayer
    if (vector == (target_ulong)-1) {
2758 e1833e1f j_mayer
        cpu_abort(env, "Raised an exception without defined vector %d\n",
2759 e1833e1f j_mayer
                  excp);
2760 e1833e1f j_mayer
    }
2761 e1833e1f j_mayer
    vector |= env->excp_prefix;
2762 c62db105 j_mayer
#if defined(TARGET_PPC64)
2763 e1833e1f j_mayer
    if (excp_model == POWERPC_EXCP_BOOKE) {
2764 e1833e1f j_mayer
        msr_cm = msr_icm;
2765 e1833e1f j_mayer
        if (!msr_cm)
2766 e1833e1f j_mayer
            vector = (uint32_t)vector;
2767 c62db105 j_mayer
    } else {
2768 c62db105 j_mayer
        msr_sf = msr_isf;
2769 e1833e1f j_mayer
        if (!msr_sf)
2770 e1833e1f j_mayer
            vector = (uint32_t)vector;
2771 c62db105 j_mayer
    }
2772 e1833e1f j_mayer
#endif
2773 e1833e1f j_mayer
    env->nip = vector;
2774 e1833e1f j_mayer
    /* Reset exception state */
2775 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2776 e1833e1f j_mayer
    env->error_code = 0;
2777 fb0eaffc bellard
}
2778 47103572 j_mayer
2779 e1833e1f j_mayer
void do_interrupt (CPUState *env)
2780 47103572 j_mayer
{
2781 e1833e1f j_mayer
    powerpc_excp(env, env->excp_model, env->exception_index);
2782 e1833e1f j_mayer
}
2783 47103572 j_mayer
2784 e1833e1f j_mayer
void ppc_hw_interrupt (CPUPPCState *env)
2785 e1833e1f j_mayer
{
2786 a496775f j_mayer
#if 1
2787 a496775f j_mayer
    if (loglevel & CPU_LOG_INT) {
2788 a496775f j_mayer
        fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n",
2789 a496775f j_mayer
                __func__, env, env->pending_interrupts,
2790 a496775f j_mayer
                env->interrupt_request, msr_me, msr_ee);
2791 a496775f j_mayer
    }
2792 47103572 j_mayer
#endif
2793 e1833e1f j_mayer
    /* External reset */
2794 47103572 j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
2795 47103572 j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2796 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
2797 e1833e1f j_mayer
        return;
2798 e1833e1f j_mayer
    }
2799 e1833e1f j_mayer
    /* Machine check exception */
2800 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
2801 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
2802 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
2803 e1833e1f j_mayer
        return;
2804 47103572 j_mayer
    }
2805 e1833e1f j_mayer
#if 0 /* TODO */
2806 e1833e1f j_mayer
    /* External debug exception */
2807 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
2808 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
2809 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
2810 e1833e1f j_mayer
        return;
2811 e1833e1f j_mayer
    }
2812 e1833e1f j_mayer
#endif
2813 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2814 e1833e1f j_mayer
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr == 1) & hdice != 0) {
2815 47103572 j_mayer
        /* Hypervisor decrementer exception */
2816 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
2817 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2818 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
2819 e1833e1f j_mayer
            return;
2820 e1833e1f j_mayer
        }
2821 e1833e1f j_mayer
    }
2822 e1833e1f j_mayer
#endif
2823 e1833e1f j_mayer
    if (msr_ce != 0) {
2824 e1833e1f j_mayer
        /* External critical interrupt */
2825 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
2826 e1833e1f j_mayer
            /* Taking a critical external interrupt does not clear the external
2827 e1833e1f j_mayer
             * critical interrupt status
2828 e1833e1f j_mayer
             */
2829 e1833e1f j_mayer
#if 0
2830 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2831 47103572 j_mayer
#endif
2832 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
2833 e1833e1f j_mayer
            return;
2834 e1833e1f j_mayer
        }
2835 e1833e1f j_mayer
    }
2836 e1833e1f j_mayer
    if (msr_ee != 0) {
2837 e1833e1f j_mayer
        /* Watchdog timer on embedded PowerPC */
2838 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
2839 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
2840 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
2841 e1833e1f j_mayer
            return;
2842 e1833e1f j_mayer
        }
2843 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2844 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
2845 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
2846 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
2847 e1833e1f j_mayer
            return;
2848 e1833e1f j_mayer
        }
2849 e1833e1f j_mayer
#endif
2850 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2851 e1833e1f j_mayer
        /* External interrupt */
2852 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2853 e1833e1f j_mayer
            /* Taking an external interrupt does not clear the external
2854 e1833e1f j_mayer
             * interrupt status
2855 e1833e1f j_mayer
             */
2856 e1833e1f j_mayer
#if 0
2857 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2858 e1833e1f j_mayer
#endif
2859 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
2860 e1833e1f j_mayer
            return;
2861 e1833e1f j_mayer
        }
2862 e1833e1f j_mayer
#endif
2863 e1833e1f j_mayer
        /* Fixed interval timer on embedded PowerPC */
2864 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
2865 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
2866 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
2867 e1833e1f j_mayer
            return;
2868 e1833e1f j_mayer
        }
2869 e1833e1f j_mayer
        /* Programmable interval timer on embedded PowerPC */
2870 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
2871 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
2872 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
2873 e1833e1f j_mayer
            return;
2874 e1833e1f j_mayer
        }
2875 47103572 j_mayer
        /* Decrementer exception */
2876 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
2877 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2878 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
2879 e1833e1f j_mayer
            return;
2880 e1833e1f j_mayer
        }
2881 e1833e1f j_mayer
#if !defined(TARGET_PPCEMB)
2882 47103572 j_mayer
        /* External interrupt */
2883 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2884 e9df014c j_mayer
            /* Taking an external interrupt does not clear the external
2885 e9df014c j_mayer
             * interrupt status
2886 e9df014c j_mayer
             */
2887 e9df014c j_mayer
#if 0
2888 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2889 e9df014c j_mayer
#endif
2890 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
2891 e1833e1f j_mayer
            return;
2892 e1833e1f j_mayer
        }
2893 d0dfae6e j_mayer
#endif
2894 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2895 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
2896 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
2897 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
2898 e1833e1f j_mayer
            return;
2899 47103572 j_mayer
        }
2900 47103572 j_mayer
#endif
2901 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
2902 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
2903 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
2904 e1833e1f j_mayer
            return;
2905 e1833e1f j_mayer
        }
2906 e1833e1f j_mayer
        /* Thermal interrupt */
2907 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
2908 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
2909 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
2910 e1833e1f j_mayer
            return;
2911 e1833e1f j_mayer
        }
2912 47103572 j_mayer
    }
2913 47103572 j_mayer
}
2914 18fba28c bellard
#endif /* !CONFIG_USER_ONLY */
2915 a496775f j_mayer
2916 a496775f j_mayer
void cpu_dump_EA (target_ulong EA)
2917 a496775f j_mayer
{
2918 a496775f j_mayer
    FILE *f;
2919 a496775f j_mayer
2920 a496775f j_mayer
    if (logfile) {
2921 a496775f j_mayer
        f = logfile;
2922 a496775f j_mayer
    } else {
2923 a496775f j_mayer
        f = stdout;
2924 a496775f j_mayer
        return;
2925 a496775f j_mayer
    }
2926 4a057712 j_mayer
    fprintf(f, "Memory access at address " ADDRX "\n", EA);
2927 4a057712 j_mayer
}
2928 4a057712 j_mayer
2929 4a057712 j_mayer
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
2930 4a057712 j_mayer
{
2931 4a057712 j_mayer
    FILE *f;
2932 4a057712 j_mayer
2933 4a057712 j_mayer
    if (logfile) {
2934 4a057712 j_mayer
        f = logfile;
2935 4a057712 j_mayer
    } else {
2936 4a057712 j_mayer
        f = stdout;
2937 4a057712 j_mayer
        return;
2938 4a057712 j_mayer
    }
2939 4a057712 j_mayer
    fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n",
2940 4a057712 j_mayer
            RA, msr);
2941 a496775f j_mayer
}
2942 a496775f j_mayer
2943 0a032cbe j_mayer
void cpu_ppc_reset (void *opaque)
2944 0a032cbe j_mayer
{
2945 0a032cbe j_mayer
    CPUPPCState *env;
2946 5eb7995e j_mayer
    int i;
2947 0a032cbe j_mayer
2948 0a032cbe j_mayer
    env = opaque;
2949 5eb7995e j_mayer
    /* XXX: some of those flags initialisation values could depend
2950 5eb7995e j_mayer
     *      on the actual PowerPC implementation
2951 5eb7995e j_mayer
     */
2952 5eb7995e j_mayer
    for (i = 0; i < 63; i++)
2953 5eb7995e j_mayer
        env->msr[i] = 0;
2954 5eb7995e j_mayer
#if defined(TARGET_PPC64)
2955 5eb7995e j_mayer
    msr_hv = 0; /* Should be 1... */
2956 5eb7995e j_mayer
#endif
2957 5eb7995e j_mayer
    msr_ap = 0; /* TO BE CHECKED */
2958 5eb7995e j_mayer
    msr_sa = 0; /* TO BE CHECKED */
2959 4e80effc j_mayer
    msr_ep = 1;
2960 0a032cbe j_mayer
#if defined (DO_SINGLE_STEP) && 0
2961 0a032cbe j_mayer
    /* Single step trace mode */
2962 0a032cbe j_mayer
    msr_se = 1;
2963 0a032cbe j_mayer
    msr_be = 1;
2964 0a032cbe j_mayer
#endif
2965 0a032cbe j_mayer
#if defined(CONFIG_USER_ONLY)
2966 5eb7995e j_mayer
    msr_fp = 1; /* Allow floating point exceptions */
2967 0a032cbe j_mayer
    msr_pr = 1;
2968 0a032cbe j_mayer
#else
2969 1c27f8fb j_mayer
    env->nip = env->hreset_vector | env->excp_prefix;
2970 141c8ae2 j_mayer
    if (env->mmu_model != POWERPC_MMU_REAL_4xx)
2971 141c8ae2 j_mayer
        ppc_tlb_invalidate_all(env);
2972 0a032cbe j_mayer
#endif
2973 0a032cbe j_mayer
    do_compute_hflags(env);
2974 0a032cbe j_mayer
    env->reserve = -1;
2975 5eb7995e j_mayer
    /* Be sure no exception or interrupt is pending */
2976 5eb7995e j_mayer
    env->pending_interrupts = 0;
2977 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2978 e1833e1f j_mayer
    env->error_code = 0;
2979 5eb7995e j_mayer
    /* Flush all TLBs */
2980 5eb7995e j_mayer
    tlb_flush(env, 1);
2981 0a032cbe j_mayer
}
2982 0a032cbe j_mayer
2983 0a032cbe j_mayer
CPUPPCState *cpu_ppc_init (void)
2984 0a032cbe j_mayer
{
2985 0a032cbe j_mayer
    CPUPPCState *env;
2986 0a032cbe j_mayer
2987 0a032cbe j_mayer
    env = qemu_mallocz(sizeof(CPUPPCState));
2988 0a032cbe j_mayer
    if (!env)
2989 0a032cbe j_mayer
        return NULL;
2990 0a032cbe j_mayer
    cpu_exec_init(env);
2991 0a032cbe j_mayer
2992 0a032cbe j_mayer
    return env;
2993 0a032cbe j_mayer
}
2994 0a032cbe j_mayer
2995 0a032cbe j_mayer
void cpu_ppc_close (CPUPPCState *env)
2996 0a032cbe j_mayer
{
2997 0a032cbe j_mayer
    /* Should also remove all opcode tables... */
2998 0a032cbe j_mayer
    free(env);
2999 0a032cbe j_mayer
}