Statistics
| Branch: | Revision:

root / hw / ppc_oldworld.c @ ef845c3b

History | View | Annotate | Download (13.9 kB)

1 3cbee15b j_mayer
/*
2 4d7ca41e aurel32
 * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator
3 3cbee15b j_mayer
 *
4 3cbee15b j_mayer
 * Copyright (c) 2004-2007 Fabrice Bellard
5 3cbee15b j_mayer
 * Copyright (c) 2007 Jocelyn Mayer
6 3cbee15b j_mayer
 *
7 3cbee15b j_mayer
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 3cbee15b j_mayer
 * of this software and associated documentation files (the "Software"), to deal
9 3cbee15b j_mayer
 * in the Software without restriction, including without limitation the rights
10 3cbee15b j_mayer
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 3cbee15b j_mayer
 * copies of the Software, and to permit persons to whom the Software is
12 3cbee15b j_mayer
 * furnished to do so, subject to the following conditions:
13 3cbee15b j_mayer
 *
14 3cbee15b j_mayer
 * The above copyright notice and this permission notice shall be included in
15 3cbee15b j_mayer
 * all copies or substantial portions of the Software.
16 3cbee15b j_mayer
 *
17 3cbee15b j_mayer
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 3cbee15b j_mayer
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 3cbee15b j_mayer
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 3cbee15b j_mayer
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 3cbee15b j_mayer
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 3cbee15b j_mayer
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 3cbee15b j_mayer
 * THE SOFTWARE.
24 3cbee15b j_mayer
 */
25 87ecb68b pbrook
#include "hw.h"
26 87ecb68b pbrook
#include "ppc.h"
27 3cbee15b j_mayer
#include "ppc_mac.h"
28 28ce5ce6 aurel32
#include "mac_dbdma.h"
29 87ecb68b pbrook
#include "nvram.h"
30 87ecb68b pbrook
#include "pc.h"
31 87ecb68b pbrook
#include "sysemu.h"
32 87ecb68b pbrook
#include "net.h"
33 87ecb68b pbrook
#include "isa.h"
34 87ecb68b pbrook
#include "pci.h"
35 87ecb68b pbrook
#include "boards.h"
36 271dd5e0 blueswir1
#include "fw_cfg.h"
37 7fa9ae1a blueswir1
#include "escc.h"
38 977e1244 Gerd Hoffmann
#include "ide.h"
39 ca20cf32 Blue Swirl
#include "loader.h"
40 ca20cf32 Blue Swirl
#include "elf.h"
41 3cbee15b j_mayer
42 e4bcb14c ths
#define MAX_IDE_BUS 2
43 a748ab6d aurel32
#define VGA_BIOS_SIZE 65536
44 271dd5e0 blueswir1
#define CFG_ADDR 0xf0000510
45 271dd5e0 blueswir1
46 3cbee15b j_mayer
/* temporary frame buffer OSI calls for the video.x driver. The right
47 3cbee15b j_mayer
   solution is to modify the driver to use VGA PCI I/Os */
48 3cbee15b j_mayer
/* XXX: to be removed. This is no way related to emulation */
49 3cbee15b j_mayer
static int vga_osi_call (CPUState *env)
50 3cbee15b j_mayer
{
51 3cbee15b j_mayer
    static int vga_vbl_enabled;
52 3cbee15b j_mayer
    int linesize;
53 3cbee15b j_mayer
54 b11ebf64 Blue Swirl
#if 0
55 b11ebf64 Blue Swirl
    printf("osi_call R5=%016" PRIx64 "\n", ppc_dump_gpr(env, 5));
56 b11ebf64 Blue Swirl
#endif
57 3cbee15b j_mayer
58 3cbee15b j_mayer
    /* same handler as PearPC, coming from the original MOL video
59 3cbee15b j_mayer
       driver. */
60 3cbee15b j_mayer
    switch(env->gpr[5]) {
61 3cbee15b j_mayer
    case 4:
62 3cbee15b j_mayer
        break;
63 3cbee15b j_mayer
    case 28: /* set_vmode */
64 3cbee15b j_mayer
        if (env->gpr[6] != 1 || env->gpr[7] != 0)
65 3cbee15b j_mayer
            env->gpr[3] = 1;
66 3cbee15b j_mayer
        else
67 3cbee15b j_mayer
            env->gpr[3] = 0;
68 3cbee15b j_mayer
        break;
69 3cbee15b j_mayer
    case 29: /* get_vmode_info */
70 3cbee15b j_mayer
        if (env->gpr[6] != 0) {
71 3cbee15b j_mayer
            if (env->gpr[6] != 1 || env->gpr[7] != 0) {
72 3cbee15b j_mayer
                env->gpr[3] = 1;
73 3cbee15b j_mayer
                break;
74 3cbee15b j_mayer
            }
75 3cbee15b j_mayer
        }
76 3cbee15b j_mayer
        env->gpr[3] = 0;
77 3cbee15b j_mayer
        env->gpr[4] = (1 << 16) | 1; /* num_vmodes, cur_vmode */
78 3cbee15b j_mayer
        env->gpr[5] = (1 << 16) | 0; /* num_depths, cur_depth_mode */
79 3cbee15b j_mayer
        env->gpr[6] = (graphic_width << 16) | graphic_height; /* w, h */
80 3cbee15b j_mayer
        env->gpr[7] = 85 << 16; /* refresh rate */
81 3cbee15b j_mayer
        env->gpr[8] = (graphic_depth + 7) & ~7; /* depth (round to byte) */
82 3cbee15b j_mayer
        linesize = ((graphic_depth + 7) >> 3) * graphic_width;
83 3cbee15b j_mayer
        linesize = (linesize + 3) & ~3;
84 3cbee15b j_mayer
        env->gpr[9] = (linesize << 16) | 0; /* row_bytes, offset */
85 3cbee15b j_mayer
        break;
86 3cbee15b j_mayer
    case 31: /* set_video power */
87 3cbee15b j_mayer
        env->gpr[3] = 0;
88 3cbee15b j_mayer
        break;
89 3cbee15b j_mayer
    case 39: /* video_ctrl */
90 3cbee15b j_mayer
        if (env->gpr[6] == 0 || env->gpr[6] == 1)
91 3cbee15b j_mayer
            vga_vbl_enabled = env->gpr[6];
92 3cbee15b j_mayer
        env->gpr[3] = 0;
93 3cbee15b j_mayer
        break;
94 3cbee15b j_mayer
    case 47:
95 3cbee15b j_mayer
        break;
96 3cbee15b j_mayer
    case 59: /* set_color */
97 3cbee15b j_mayer
        /* R6 = index, R7 = RGB */
98 3cbee15b j_mayer
        env->gpr[3] = 0;
99 3cbee15b j_mayer
        break;
100 3cbee15b j_mayer
    case 64: /* get color */
101 3cbee15b j_mayer
        /* R6 = index */
102 3cbee15b j_mayer
        env->gpr[3] = 0;
103 3cbee15b j_mayer
        break;
104 3cbee15b j_mayer
    case 116: /* set hwcursor */
105 3cbee15b j_mayer
        /* R6 = x, R7 = y, R8 = visible, R9 = data */
106 3cbee15b j_mayer
        break;
107 3cbee15b j_mayer
    default:
108 b11ebf64 Blue Swirl
        fprintf(stderr, "unsupported OSI call R5=%016" PRIx64 "\n",
109 aae9366a j_mayer
                ppc_dump_gpr(env, 5));
110 3cbee15b j_mayer
        break;
111 3cbee15b j_mayer
    }
112 3cbee15b j_mayer
113 3cbee15b j_mayer
    return 1; /* osi_call handled */
114 3cbee15b j_mayer
}
115 3cbee15b j_mayer
116 513f789f blueswir1
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
117 513f789f blueswir1
{
118 513f789f blueswir1
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
119 513f789f blueswir1
    return 0;
120 513f789f blueswir1
}
121 513f789f blueswir1
122 c227f099 Anthony Liguori
static void ppc_heathrow_init (ram_addr_t ram_size,
123 3023f332 aliguori
                               const char *boot_device,
124 3cbee15b j_mayer
                               const char *kernel_filename,
125 3cbee15b j_mayer
                               const char *kernel_cmdline,
126 3cbee15b j_mayer
                               const char *initrd_filename,
127 3cbee15b j_mayer
                               const char *cpu_model)
128 3cbee15b j_mayer
{
129 aaed909a bellard
    CPUState *env = NULL, *envs[MAX_CPUS];
130 5cea8590 Paul Brook
    char *filename;
131 3cbee15b j_mayer
    qemu_irq *pic, **heathrow_irqs;
132 3cbee15b j_mayer
    int linux_boot, i;
133 c227f099 Anthony Liguori
    ram_addr_t ram_offset, bios_offset, vga_bios_offset;
134 7373048c blueswir1
    uint32_t kernel_base, initrd_base;
135 7373048c blueswir1
    int32_t kernel_size, initrd_size;
136 3cbee15b j_mayer
    PCIBus *pci_bus;
137 3cbee15b j_mayer
    MacIONVRAMState *nvr;
138 3cbee15b j_mayer
    int vga_bios_size, bios_size;
139 3cbee15b j_mayer
    int pic_mem_index, nvram_mem_index, dbdma_mem_index, cuda_mem_index;
140 7fa9ae1a blueswir1
    int escc_mem_index, ide_mem_index[2];
141 513f789f blueswir1
    uint16_t ppc_boot_device;
142 f455e98c Gerd Hoffmann
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
143 271dd5e0 blueswir1
    void *fw_cfg;
144 28ce5ce6 aurel32
    void *dbdma;
145 44654490 pbrook
    uint8_t *vga_bios_ptr;
146 3cbee15b j_mayer
147 3cbee15b j_mayer
    linux_boot = (kernel_filename != NULL);
148 3cbee15b j_mayer
149 3cbee15b j_mayer
    /* init CPUs */
150 3cbee15b j_mayer
    if (cpu_model == NULL)
151 f2fde45a aurel32
        cpu_model = "G3";
152 3cbee15b j_mayer
    for (i = 0; i < smp_cpus; i++) {
153 aaed909a bellard
        env = cpu_init(cpu_model);
154 aaed909a bellard
        if (!env) {
155 aaed909a bellard
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
156 aaed909a bellard
            exit(1);
157 aaed909a bellard
        }
158 b0fb43d8 aurel32
        /* Set time-base frequency to 16.6 Mhz */
159 b0fb43d8 aurel32
        cpu_ppc_tb_init(env,  16600000UL);
160 3cbee15b j_mayer
        env->osi_call = vga_osi_call;
161 a08d4367 Jan Kiszka
        qemu_register_reset(&cpu_ppc_reset, env);
162 3cbee15b j_mayer
        envs[i] = env;
163 3cbee15b j_mayer
    }
164 3cbee15b j_mayer
165 3cbee15b j_mayer
    /* allocate RAM */
166 6b4079f8 aurel32
    if (ram_size > (2047 << 20)) {
167 6b4079f8 aurel32
        fprintf(stderr,
168 6b4079f8 aurel32
                "qemu: Too much memory for this machine: %d MB, maximum 2047 MB\n",
169 6b4079f8 aurel32
                ((unsigned int)ram_size / (1 << 20)));
170 6b4079f8 aurel32
        exit(1);
171 6b4079f8 aurel32
    }
172 6b4079f8 aurel32
173 a748ab6d aurel32
    ram_offset = qemu_ram_alloc(ram_size);
174 a748ab6d aurel32
    cpu_register_physical_memory(0, ram_size, ram_offset);
175 a748ab6d aurel32
176 3cbee15b j_mayer
    /* allocate and load BIOS */
177 a748ab6d aurel32
    bios_offset = qemu_ram_alloc(BIOS_SIZE);
178 3cbee15b j_mayer
    if (bios_name == NULL)
179 992e5acd blueswir1
        bios_name = PROM_FILENAME;
180 5cea8590 Paul Brook
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
181 992e5acd blueswir1
    cpu_register_physical_memory(PROM_ADDR, BIOS_SIZE, bios_offset | IO_MEM_ROM);
182 992e5acd blueswir1
183 992e5acd blueswir1
    /* Load OpenBIOS (ELF) */
184 5cea8590 Paul Brook
    if (filename) {
185 ca20cf32 Blue Swirl
        bios_size = load_elf(filename, 0, NULL, NULL, NULL,
186 ca20cf32 Blue Swirl
                               1, ELF_MACHINE, 0);
187 5cea8590 Paul Brook
        qemu_free(filename);
188 5cea8590 Paul Brook
    } else {
189 5cea8590 Paul Brook
        bios_size = -1;
190 5cea8590 Paul Brook
    }
191 3cbee15b j_mayer
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
192 5cea8590 Paul Brook
        hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
193 3cbee15b j_mayer
        exit(1);
194 3cbee15b j_mayer
    }
195 3cbee15b j_mayer
196 3cbee15b j_mayer
    /* allocate and load VGA BIOS */
197 a748ab6d aurel32
    vga_bios_offset = qemu_ram_alloc(VGA_BIOS_SIZE);
198 44654490 pbrook
    vga_bios_ptr = qemu_get_ram_ptr(vga_bios_offset);
199 5cea8590 Paul Brook
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, VGABIOS_FILENAME);
200 5cea8590 Paul Brook
    if (filename) {
201 5cea8590 Paul Brook
        vga_bios_size = load_image(filename, vga_bios_ptr + 8);
202 5cea8590 Paul Brook
        qemu_free(filename);
203 5cea8590 Paul Brook
    } else {
204 5cea8590 Paul Brook
        vga_bios_size = -1;
205 5cea8590 Paul Brook
    }
206 3cbee15b j_mayer
    if (vga_bios_size < 0) {
207 3cbee15b j_mayer
        /* if no bios is present, we can still work */
208 5cea8590 Paul Brook
        fprintf(stderr, "qemu: warning: could not load VGA bios '%s'\n",
209 5cea8590 Paul Brook
                VGABIOS_FILENAME);
210 3cbee15b j_mayer
        vga_bios_size = 0;
211 3cbee15b j_mayer
    } else {
212 3cbee15b j_mayer
        /* set a specific header (XXX: find real Apple format for NDRV
213 3cbee15b j_mayer
           drivers) */
214 44654490 pbrook
        vga_bios_ptr[0] = 'N';
215 44654490 pbrook
        vga_bios_ptr[1] = 'D';
216 44654490 pbrook
        vga_bios_ptr[2] = 'R';
217 44654490 pbrook
        vga_bios_ptr[3] = 'V';
218 44654490 pbrook
        cpu_to_be32w((uint32_t *)(vga_bios_ptr + 4), vga_bios_size);
219 3cbee15b j_mayer
        vga_bios_size += 8;
220 a7b022e0 Alexander Graf
221 a7b022e0 Alexander Graf
        /* Round to page boundary */
222 a7b022e0 Alexander Graf
        vga_bios_size = (vga_bios_size + TARGET_PAGE_SIZE - 1) &
223 a7b022e0 Alexander Graf
            TARGET_PAGE_MASK;
224 3cbee15b j_mayer
    }
225 3cbee15b j_mayer
226 3cbee15b j_mayer
    if (linux_boot) {
227 36bee1e3 aurel32
        uint64_t lowaddr = 0;
228 ca20cf32 Blue Swirl
        int bswap_needed;
229 ca20cf32 Blue Swirl
230 ca20cf32 Blue Swirl
#ifdef BSWAP_NEEDED
231 ca20cf32 Blue Swirl
        bswap_needed = 1;
232 ca20cf32 Blue Swirl
#else
233 ca20cf32 Blue Swirl
        bswap_needed = 0;
234 ca20cf32 Blue Swirl
#endif
235 3cbee15b j_mayer
        kernel_base = KERNEL_LOAD_ADDR;
236 36bee1e3 aurel32
        /* Now we can load the kernel. The first step tries to load the kernel
237 36bee1e3 aurel32
           supposing PhysAddr = 0x00000000. If that was wrong the kernel is
238 36bee1e3 aurel32
           loaded again, the new PhysAddr being computed from lowaddr. */
239 ca20cf32 Blue Swirl
        kernel_size = load_elf(kernel_filename, kernel_base, NULL, &lowaddr, NULL,
240 ca20cf32 Blue Swirl
                               1, ELF_MACHINE, 0);
241 36bee1e3 aurel32
        if (kernel_size > 0 && lowaddr != KERNEL_LOAD_ADDR) {
242 36bee1e3 aurel32
            kernel_size = load_elf(kernel_filename, (2 * kernel_base) - lowaddr,
243 ca20cf32 Blue Swirl
                                   NULL, NULL, NULL, 1, ELF_MACHINE, 0);
244 36bee1e3 aurel32
        }
245 52f163b7 blueswir1
        if (kernel_size < 0)
246 52f163b7 blueswir1
            kernel_size = load_aout(kernel_filename, kernel_base,
247 ca20cf32 Blue Swirl
                                    ram_size - kernel_base, bswap_needed,
248 ca20cf32 Blue Swirl
                                    TARGET_PAGE_SIZE);
249 52f163b7 blueswir1
        if (kernel_size < 0)
250 52f163b7 blueswir1
            kernel_size = load_image_targphys(kernel_filename,
251 52f163b7 blueswir1
                                              kernel_base,
252 52f163b7 blueswir1
                                              ram_size - kernel_base);
253 3cbee15b j_mayer
        if (kernel_size < 0) {
254 2ac71179 Paul Brook
            hw_error("qemu: could not load kernel '%s'\n",
255 3cbee15b j_mayer
                      kernel_filename);
256 3cbee15b j_mayer
            exit(1);
257 3cbee15b j_mayer
        }
258 3cbee15b j_mayer
        /* load initrd */
259 3cbee15b j_mayer
        if (initrd_filename) {
260 3cbee15b j_mayer
            initrd_base = INITRD_LOAD_ADDR;
261 dcac9679 pbrook
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
262 dcac9679 pbrook
                                              ram_size - initrd_base);
263 3cbee15b j_mayer
            if (initrd_size < 0) {
264 2ac71179 Paul Brook
                hw_error("qemu: could not load initial ram disk '%s'\n",
265 2ac71179 Paul Brook
                         initrd_filename);
266 3cbee15b j_mayer
                exit(1);
267 3cbee15b j_mayer
            }
268 3cbee15b j_mayer
        } else {
269 3cbee15b j_mayer
            initrd_base = 0;
270 3cbee15b j_mayer
            initrd_size = 0;
271 3cbee15b j_mayer
        }
272 6ac0e82d balrog
        ppc_boot_device = 'm';
273 3cbee15b j_mayer
    } else {
274 3cbee15b j_mayer
        kernel_base = 0;
275 3cbee15b j_mayer
        kernel_size = 0;
276 3cbee15b j_mayer
        initrd_base = 0;
277 3cbee15b j_mayer
        initrd_size = 0;
278 28c5af54 j_mayer
        ppc_boot_device = '\0';
279 0d913fdb j_mayer
        for (i = 0; boot_device[i] != '\0'; i++) {
280 28c5af54 j_mayer
            /* TOFIX: for now, the second IDE channel is not properly
281 0d913fdb j_mayer
             *        used by OHW. The Mac floppy disk are not emulated.
282 28c5af54 j_mayer
             *        For now, OHW cannot boot from the network.
283 28c5af54 j_mayer
             */
284 28c5af54 j_mayer
#if 0
285 0d913fdb j_mayer
            if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
286 0d913fdb j_mayer
                ppc_boot_device = boot_device[i];
287 28c5af54 j_mayer
                break;
288 0d913fdb j_mayer
            }
289 28c5af54 j_mayer
#else
290 0d913fdb j_mayer
            if (boot_device[i] >= 'c' && boot_device[i] <= 'd') {
291 0d913fdb j_mayer
                ppc_boot_device = boot_device[i];
292 28c5af54 j_mayer
                break;
293 0d913fdb j_mayer
            }
294 28c5af54 j_mayer
#endif
295 28c5af54 j_mayer
        }
296 28c5af54 j_mayer
        if (ppc_boot_device == '\0') {
297 8a901def aurel32
            fprintf(stderr, "No valid boot device for G3 Beige machine\n");
298 28c5af54 j_mayer
            exit(1);
299 28c5af54 j_mayer
        }
300 3cbee15b j_mayer
    }
301 3cbee15b j_mayer
302 3cbee15b j_mayer
    isa_mem_base = 0x80000000;
303 aae9366a j_mayer
304 3cbee15b j_mayer
    /* Register 2 MB of ISA IO space */
305 3cbee15b j_mayer
    isa_mmio_init(0xfe000000, 0x00200000);
306 3cbee15b j_mayer
307 3cbee15b j_mayer
    /* XXX: we register only 1 output pin for heathrow PIC */
308 3cbee15b j_mayer
    heathrow_irqs = qemu_mallocz(smp_cpus * sizeof(qemu_irq *));
309 3cbee15b j_mayer
    heathrow_irqs[0] =
310 3cbee15b j_mayer
        qemu_mallocz(smp_cpus * sizeof(qemu_irq) * 1);
311 3cbee15b j_mayer
    /* Connect the heathrow PIC outputs to the 6xx bus */
312 3cbee15b j_mayer
    for (i = 0; i < smp_cpus; i++) {
313 3cbee15b j_mayer
        switch (PPC_INPUT(env)) {
314 3cbee15b j_mayer
        case PPC_FLAGS_INPUT_6xx:
315 3cbee15b j_mayer
            heathrow_irqs[i] = heathrow_irqs[0] + (i * 1);
316 3cbee15b j_mayer
            heathrow_irqs[i][0] =
317 3cbee15b j_mayer
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
318 3cbee15b j_mayer
            break;
319 3cbee15b j_mayer
        default:
320 2ac71179 Paul Brook
            hw_error("Bus model not supported on OldWorld Mac machine\n");
321 3cbee15b j_mayer
        }
322 3cbee15b j_mayer
    }
323 3cbee15b j_mayer
324 3cbee15b j_mayer
    /* init basic PC hardware */
325 3cbee15b j_mayer
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
326 2ac71179 Paul Brook
        hw_error("Only 6xx bus is supported on heathrow machine\n");
327 3cbee15b j_mayer
    }
328 3cbee15b j_mayer
    pic = heathrow_pic_init(&pic_mem_index, 1, heathrow_irqs);
329 3cbee15b j_mayer
    pci_bus = pci_grackle_init(0xfec00000, pic);
330 fbe1b595 Paul Brook
    pci_vga_init(pci_bus, vga_bios_offset, vga_bios_size);
331 aae9366a j_mayer
332 aeeb69c7 aurel32
    escc_mem_index = escc_init(0x80013000, pic[0x0f], pic[0x10], serial_hds[0],
333 7fa9ae1a blueswir1
                               serial_hds[1], ESCC_CLOCK, 4);
334 aae9366a j_mayer
335 cb457d76 aliguori
    for(i = 0; i < nb_nics; i++)
336 07caea31 Markus Armbruster
        pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
337 0d913fdb j_mayer
338 e4bcb14c ths
339 e4bcb14c ths
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
340 e4bcb14c ths
        fprintf(stderr, "qemu: too many IDE bus\n");
341 e4bcb14c ths
        exit(1);
342 e4bcb14c ths
    }
343 bd4524ed aurel32
344 bd4524ed aurel32
    /* First IDE channel is a MAC IDE on the MacIO bus */
345 f455e98c Gerd Hoffmann
    hd[0] = drive_get(IF_IDE, 0, 0);
346 f455e98c Gerd Hoffmann
    hd[1] = drive_get(IF_IDE, 0, 1);
347 bd4524ed aurel32
    dbdma = DBDMA_init(&dbdma_mem_index);
348 bd4524ed aurel32
    ide_mem_index[0] = -1;
349 bd4524ed aurel32
    ide_mem_index[1] = pmac_ide_init(hd, pic[0x0D], dbdma, 0x16, pic[0x02]);
350 e4bcb14c ths
351 bd4524ed aurel32
    /* Second IDE channel is a CMD646 on the PCI bus */
352 f455e98c Gerd Hoffmann
    hd[0] = drive_get(IF_IDE, 1, 0);
353 f455e98c Gerd Hoffmann
    hd[1] = drive_get(IF_IDE, 1, 1);
354 bd4524ed aurel32
    hd[3] = hd[2] = NULL;
355 bd4524ed aurel32
    pci_cmd646_ide_init(pci_bus, hd, 0);
356 3cbee15b j_mayer
357 3cbee15b j_mayer
    /* cuda also initialize ADB */
358 3cbee15b j_mayer
    cuda_init(&cuda_mem_index, pic[0x12]);
359 3cbee15b j_mayer
360 3cbee15b j_mayer
    adb_kbd_init(&adb_bus);
361 3cbee15b j_mayer
    adb_mouse_init(&adb_bus);
362 aae9366a j_mayer
363 68af3f24 blueswir1
    nvr = macio_nvram_init(&nvram_mem_index, 0x2000, 4);
364 3cbee15b j_mayer
    pmac_format_nvram_partition(nvr, 0x2000);
365 3cbee15b j_mayer
366 4ebcf884 blueswir1
    macio_init(pci_bus, PCI_DEVICE_ID_APPLE_343S1201, 1, pic_mem_index,
367 4ebcf884 blueswir1
               dbdma_mem_index, cuda_mem_index, nvr, 2, ide_mem_index,
368 4ebcf884 blueswir1
               escc_mem_index);
369 3cbee15b j_mayer
370 3cbee15b j_mayer
    if (usb_enabled) {
371 5b19d9a2 Gerd Hoffmann
        usb_ohci_init_pci(pci_bus, -1);
372 3cbee15b j_mayer
    }
373 3cbee15b j_mayer
374 3cbee15b j_mayer
    if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
375 3cbee15b j_mayer
        graphic_depth = 15;
376 3cbee15b j_mayer
377 3cbee15b j_mayer
    /* No PCI init: the BIOS will do it */
378 3cbee15b j_mayer
379 271dd5e0 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
380 271dd5e0 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
381 271dd5e0 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
382 271dd5e0 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_HEATHROW);
383 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
384 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
385 513f789f blueswir1
    if (kernel_cmdline) {
386 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
387 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
388 513f789f blueswir1
    } else {
389 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
390 513f789f blueswir1
    }
391 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
392 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
393 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
394 7f1aec5f Laurent Vivier
395 7f1aec5f Laurent Vivier
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
396 7f1aec5f Laurent Vivier
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
397 7f1aec5f Laurent Vivier
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
398 7f1aec5f Laurent Vivier
399 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
400 3cbee15b j_mayer
}
401 3cbee15b j_mayer
402 f80f9ec9 Anthony Liguori
static QEMUMachine heathrow_machine = {
403 4d7ca41e aurel32
    .name = "g3beige",
404 4b32e168 aliguori
    .desc = "Heathrow based PowerMAC",
405 4b32e168 aliguori
    .init = ppc_heathrow_init,
406 3d878caa balrog
    .max_cpus = MAX_CPUS,
407 0c257437 Anthony Liguori
    .is_default = 1,
408 3cbee15b j_mayer
};
409 f80f9ec9 Anthony Liguori
410 f80f9ec9 Anthony Liguori
static void heathrow_machine_init(void)
411 f80f9ec9 Anthony Liguori
{
412 f80f9ec9 Anthony Liguori
    qemu_register_machine(&heathrow_machine);
413 f80f9ec9 Anthony Liguori
}
414 f80f9ec9 Anthony Liguori
415 f80f9ec9 Anthony Liguori
machine_init(heathrow_machine_init);