Statistics
| Branch: | Revision:

root / target-ppc / cpu.h @ f78fb44e

History | View | Annotate | Download (58.2 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation cpu definitions for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 79aceca5 bellard
#if !defined (__CPU_PPC_H__)
21 79aceca5 bellard
#define __CPU_PPC_H__
22 79aceca5 bellard
23 3fc6c082 bellard
#include "config.h"
24 de270b3c j_mayer
#include <inttypes.h>
25 3fc6c082 bellard
26 a4f30719 j_mayer
//#define PPC_EMULATE_32BITS_HYPV
27 a4f30719 j_mayer
28 76a66253 j_mayer
#if defined (TARGET_PPC64)
29 3cd7d1dd j_mayer
/* PowerPC 64 definitions */
30 76a66253 j_mayer
typedef uint64_t ppc_gpr_t;
31 d9d7210c j_mayer
#define TARGET_LONG_BITS 64
32 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
33 3cd7d1dd j_mayer
34 3cd7d1dd j_mayer
#else /* defined (TARGET_PPC64) */
35 3cd7d1dd j_mayer
/* PowerPC 32 definitions */
36 76a66253 j_mayer
typedef uint32_t ppc_gpr_t;
37 d9d7210c j_mayer
#define TARGET_LONG_BITS 32
38 3cd7d1dd j_mayer
39 3cd7d1dd j_mayer
#if defined(TARGET_PPCEMB)
40 3cd7d1dd j_mayer
/* Specific definitions for PowerPC embedded */
41 3cd7d1dd j_mayer
/* BookE have 36 bits physical address space */
42 3cd7d1dd j_mayer
#define TARGET_PHYS_ADDR_BITS 64
43 3cd7d1dd j_mayer
#if defined(CONFIG_USER_ONLY)
44 3cd7d1dd j_mayer
/* It looks like a lot of Linux programs assume page size
45 3cd7d1dd j_mayer
 * is 4kB long. This is evil, but we have to deal with it...
46 3cd7d1dd j_mayer
 */
47 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
48 3cd7d1dd j_mayer
#else /* defined(CONFIG_USER_ONLY) */
49 3cd7d1dd j_mayer
/* Pages can be 1 kB small */
50 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 10
51 3cd7d1dd j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
52 3cd7d1dd j_mayer
#else /* defined(TARGET_PPCEMB) */
53 3cd7d1dd j_mayer
/* "standard" PowerPC 32 definitions */
54 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 12
55 3cd7d1dd j_mayer
#endif /* defined(TARGET_PPCEMB) */
56 3cd7d1dd j_mayer
57 3cd7d1dd j_mayer
#endif /* defined (TARGET_PPC64) */
58 3cf1e035 bellard
59 79aceca5 bellard
#include "cpu-defs.h"
60 79aceca5 bellard
61 6b542af7 j_mayer
#define REGX "%016" PRIx64
62 e96efcfc j_mayer
#define ADDRX TARGET_FMT_lx
63 e96efcfc j_mayer
#define PADDRX TARGET_FMT_plx
64 e96efcfc j_mayer
65 79aceca5 bellard
#include <setjmp.h>
66 79aceca5 bellard
67 4ecc3190 bellard
#include "softfloat.h"
68 4ecc3190 bellard
69 1fddef4b bellard
#define TARGET_HAS_ICE 1
70 1fddef4b bellard
71 76a66253 j_mayer
#if defined (TARGET_PPC64)
72 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC64
73 76a66253 j_mayer
#else
74 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC
75 76a66253 j_mayer
#endif
76 9042c0e2 ths
77 3fc6c082 bellard
/*****************************************************************************/
78 a750fc0b j_mayer
/* MMU model                                                                 */
79 7820dbf3 j_mayer
typedef enum powerpc_mmu_t powerpc_mmu_t;
80 7820dbf3 j_mayer
enum powerpc_mmu_t {
81 add78955 j_mayer
    POWERPC_MMU_UNKNOWN    = 0x00000000,
82 a750fc0b j_mayer
    /* Standard 32 bits PowerPC MMU                            */
83 add78955 j_mayer
    POWERPC_MMU_32B        = 0x00000001,
84 a750fc0b j_mayer
    /* PowerPC 6xx MMU with software TLB                       */
85 add78955 j_mayer
    POWERPC_MMU_SOFT_6xx   = 0x00000002,
86 a750fc0b j_mayer
    /* PowerPC 74xx MMU with software TLB                      */
87 add78955 j_mayer
    POWERPC_MMU_SOFT_74xx  = 0x00000003,
88 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB                       */
89 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx   = 0x00000004,
90 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB and zones protections */
91 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx_Z = 0x00000005,
92 b4095fed j_mayer
    /* PowerPC MMU in real mode only                           */
93 add78955 j_mayer
    POWERPC_MMU_REAL       = 0x00000006,
94 b4095fed j_mayer
    /* Freescale MPC8xx MMU model                              */
95 add78955 j_mayer
    POWERPC_MMU_MPC8xx     = 0x00000007,
96 a750fc0b j_mayer
    /* BookE MMU model                                         */
97 add78955 j_mayer
    POWERPC_MMU_BOOKE      = 0x00000008,
98 a750fc0b j_mayer
    /* BookE FSL MMU model                                     */
99 add78955 j_mayer
    POWERPC_MMU_BOOKE_FSL  = 0x00000009,
100 faadf50e j_mayer
    /* PowerPC 601 MMU model (specific BATs format)            */
101 add78955 j_mayer
    POWERPC_MMU_601        = 0x0000000A,
102 00af685f j_mayer
#if defined(TARGET_PPC64)
103 add78955 j_mayer
#define POWERPC_MMU_64       0x00010000
104 12de9a39 j_mayer
    /* 64 bits PowerPC MMU                                     */
105 add78955 j_mayer
    POWERPC_MMU_64B        = POWERPC_MMU_64 | 0x00000001,
106 add78955 j_mayer
    /* 620 variant (no segment exceptions)                     */
107 add78955 j_mayer
    POWERPC_MMU_620        = POWERPC_MMU_64 | 0x00000002,
108 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
109 3fc6c082 bellard
};
110 3fc6c082 bellard
111 3fc6c082 bellard
/*****************************************************************************/
112 a750fc0b j_mayer
/* Exception model                                                           */
113 7820dbf3 j_mayer
typedef enum powerpc_excp_t powerpc_excp_t;
114 7820dbf3 j_mayer
enum powerpc_excp_t {
115 a750fc0b j_mayer
    POWERPC_EXCP_UNKNOWN   = 0,
116 3fc6c082 bellard
    /* Standard PowerPC exception model */
117 a750fc0b j_mayer
    POWERPC_EXCP_STD,
118 2662a059 j_mayer
    /* PowerPC 40x exception model      */
119 a750fc0b j_mayer
    POWERPC_EXCP_40x,
120 2662a059 j_mayer
    /* PowerPC 601 exception model      */
121 a750fc0b j_mayer
    POWERPC_EXCP_601,
122 2662a059 j_mayer
    /* PowerPC 602 exception model      */
123 a750fc0b j_mayer
    POWERPC_EXCP_602,
124 2662a059 j_mayer
    /* PowerPC 603 exception model      */
125 a750fc0b j_mayer
    POWERPC_EXCP_603,
126 a750fc0b j_mayer
    /* PowerPC 603e exception model     */
127 a750fc0b j_mayer
    POWERPC_EXCP_603E,
128 a750fc0b j_mayer
    /* PowerPC G2 exception model       */
129 a750fc0b j_mayer
    POWERPC_EXCP_G2,
130 2662a059 j_mayer
    /* PowerPC 604 exception model      */
131 a750fc0b j_mayer
    POWERPC_EXCP_604,
132 2662a059 j_mayer
    /* PowerPC 7x0 exception model      */
133 a750fc0b j_mayer
    POWERPC_EXCP_7x0,
134 2662a059 j_mayer
    /* PowerPC 7x5 exception model      */
135 a750fc0b j_mayer
    POWERPC_EXCP_7x5,
136 2662a059 j_mayer
    /* PowerPC 74xx exception model     */
137 a750fc0b j_mayer
    POWERPC_EXCP_74xx,
138 2662a059 j_mayer
    /* BookE exception model            */
139 a750fc0b j_mayer
    POWERPC_EXCP_BOOKE,
140 00af685f j_mayer
#if defined(TARGET_PPC64)
141 00af685f j_mayer
    /* PowerPC 970 exception model      */
142 00af685f j_mayer
    POWERPC_EXCP_970,
143 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
144 a750fc0b j_mayer
};
145 a750fc0b j_mayer
146 a750fc0b j_mayer
/*****************************************************************************/
147 e1833e1f j_mayer
/* Exception vectors definitions                                             */
148 e1833e1f j_mayer
enum {
149 e1833e1f j_mayer
    POWERPC_EXCP_NONE    = -1,
150 e1833e1f j_mayer
    /* The 64 first entries are used by the PowerPC embedded specification   */
151 e1833e1f j_mayer
    POWERPC_EXCP_CRITICAL = 0,  /* Critical input                            */
152 e1833e1f j_mayer
    POWERPC_EXCP_MCHECK   = 1,  /* Machine check exception                   */
153 e1833e1f j_mayer
    POWERPC_EXCP_DSI      = 2,  /* Data storage exception                    */
154 e1833e1f j_mayer
    POWERPC_EXCP_ISI      = 3,  /* Instruction storage exception             */
155 e1833e1f j_mayer
    POWERPC_EXCP_EXTERNAL = 4,  /* External input                            */
156 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN    = 5,  /* Alignment exception                       */
157 e1833e1f j_mayer
    POWERPC_EXCP_PROGRAM  = 6,  /* Program exception                         */
158 e1833e1f j_mayer
    POWERPC_EXCP_FPU      = 7,  /* Floating-point unavailable exception      */
159 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL  = 8,  /* System call exception                     */
160 e1833e1f j_mayer
    POWERPC_EXCP_APU      = 9,  /* Auxiliary processor unavailable           */
161 e1833e1f j_mayer
    POWERPC_EXCP_DECR     = 10, /* Decrementer exception                     */
162 e1833e1f j_mayer
    POWERPC_EXCP_FIT      = 11, /* Fixed-interval timer interrupt            */
163 e1833e1f j_mayer
    POWERPC_EXCP_WDT      = 12, /* Watchdog timer interrupt                  */
164 b4095fed j_mayer
    POWERPC_EXCP_DTLB     = 13, /* Data TLB miss                             */
165 b4095fed j_mayer
    POWERPC_EXCP_ITLB     = 14, /* Instruction TLB miss                      */
166 e1833e1f j_mayer
    POWERPC_EXCP_DEBUG    = 15, /* Debug interrupt                           */
167 e1833e1f j_mayer
    /* Vectors 16 to 31 are reserved                                         */
168 e1833e1f j_mayer
    POWERPC_EXCP_SPEU     = 32, /* SPE/embedded floating-point unavailable   */
169 e1833e1f j_mayer
    POWERPC_EXCP_EFPDI    = 33, /* Embedded floating-point data interrupt    */
170 e1833e1f j_mayer
    POWERPC_EXCP_EFPRI    = 34, /* Embedded floating-point round interrupt   */
171 e1833e1f j_mayer
    POWERPC_EXCP_EPERFM   = 35, /* Embedded performance monitor interrupt    */
172 e1833e1f j_mayer
    POWERPC_EXCP_DOORI    = 36, /* Embedded doorbell interrupt               */
173 e1833e1f j_mayer
    POWERPC_EXCP_DOORCI   = 37, /* Embedded doorbell critical interrupt      */
174 e1833e1f j_mayer
    /* Vectors 38 to 63 are reserved                                         */
175 e1833e1f j_mayer
    /* Exceptions defined in the PowerPC server specification                */
176 e1833e1f j_mayer
    POWERPC_EXCP_RESET    = 64, /* System reset exception                    */
177 e1833e1f j_mayer
    POWERPC_EXCP_DSEG     = 65, /* Data segment exception                    */
178 e1833e1f j_mayer
    POWERPC_EXCP_ISEG     = 66, /* Instruction segment exception             */
179 e1833e1f j_mayer
    POWERPC_EXCP_HDECR    = 67, /* Hypervisor decrementer exception          */
180 e1833e1f j_mayer
    POWERPC_EXCP_TRACE    = 68, /* Trace exception                           */
181 e1833e1f j_mayer
    POWERPC_EXCP_HDSI     = 69, /* Hypervisor data storage exception         */
182 e1833e1f j_mayer
    POWERPC_EXCP_HISI     = 70, /* Hypervisor instruction storage exception  */
183 e1833e1f j_mayer
    POWERPC_EXCP_HDSEG    = 71, /* Hypervisor data segment exception         */
184 e1833e1f j_mayer
    POWERPC_EXCP_HISEG    = 72, /* Hypervisor instruction segment exception  */
185 e1833e1f j_mayer
    POWERPC_EXCP_VPU      = 73, /* Vector unavailable exception              */
186 e1833e1f j_mayer
    /* 40x specific exceptions                                               */
187 e1833e1f j_mayer
    POWERPC_EXCP_PIT      = 74, /* Programmable interval timer interrupt     */
188 e1833e1f j_mayer
    /* 601 specific exceptions                                               */
189 e1833e1f j_mayer
    POWERPC_EXCP_IO       = 75, /* IO error exception                        */
190 e1833e1f j_mayer
    POWERPC_EXCP_RUNM     = 76, /* Run mode exception                        */
191 e1833e1f j_mayer
    /* 602 specific exceptions                                               */
192 e1833e1f j_mayer
    POWERPC_EXCP_EMUL     = 77, /* Emulation trap exception                  */
193 e1833e1f j_mayer
    /* 602/603 specific exceptions                                           */
194 b4095fed j_mayer
    POWERPC_EXCP_IFTLB    = 78, /* Instruction fetch TLB miss                */
195 e1833e1f j_mayer
    POWERPC_EXCP_DLTLB    = 79, /* Data load TLB miss                        */
196 e1833e1f j_mayer
    POWERPC_EXCP_DSTLB    = 80, /* Data store TLB miss                       */
197 e1833e1f j_mayer
    /* Exceptions available on most PowerPC                                  */
198 e1833e1f j_mayer
    POWERPC_EXCP_FPA      = 81, /* Floating-point assist exception           */
199 b4095fed j_mayer
    POWERPC_EXCP_DABR     = 82, /* Data address breakpoint                   */
200 b4095fed j_mayer
    POWERPC_EXCP_IABR     = 83, /* Instruction address breakpoint            */
201 b4095fed j_mayer
    POWERPC_EXCP_SMI      = 84, /* System management interrupt               */
202 b4095fed j_mayer
    POWERPC_EXCP_PERFM    = 85, /* Embedded performance monitor interrupt    */
203 e1833e1f j_mayer
    /* 7xx/74xx specific exceptions                                          */
204 b4095fed j_mayer
    POWERPC_EXCP_THERM    = 86, /* Thermal interrupt                         */
205 e1833e1f j_mayer
    /* 74xx specific exceptions                                              */
206 b4095fed j_mayer
    POWERPC_EXCP_VPUA     = 87, /* Vector assist exception                   */
207 e1833e1f j_mayer
    /* 970FX specific exceptions                                             */
208 b4095fed j_mayer
    POWERPC_EXCP_SOFTP    = 88, /* Soft patch exception                      */
209 b4095fed j_mayer
    POWERPC_EXCP_MAINT    = 89, /* Maintenance exception                     */
210 b4095fed j_mayer
    /* Freescale embeded cores specific exceptions                           */
211 b4095fed j_mayer
    POWERPC_EXCP_MEXTBR   = 90, /* Maskable external breakpoint              */
212 b4095fed j_mayer
    POWERPC_EXCP_NMEXTBR  = 91, /* Non maskable external breakpoint          */
213 b4095fed j_mayer
    POWERPC_EXCP_ITLBE    = 92, /* Instruction TLB error                     */
214 b4095fed j_mayer
    POWERPC_EXCP_DTLBE    = 93, /* Data TLB error                            */
215 e1833e1f j_mayer
    /* EOL                                                                   */
216 e1833e1f j_mayer
    POWERPC_EXCP_NB       = 96,
217 e1833e1f j_mayer
    /* Qemu exceptions: used internally during code translation              */
218 e1833e1f j_mayer
    POWERPC_EXCP_STOP         = 0x200, /* stop translation                   */
219 e1833e1f j_mayer
    POWERPC_EXCP_BRANCH       = 0x201, /* branch instruction                 */
220 e1833e1f j_mayer
    /* Qemu exceptions: special cases we want to stop translation            */
221 e1833e1f j_mayer
    POWERPC_EXCP_SYNC         = 0x202, /* context synchronizing instruction  */
222 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only      */
223 e1833e1f j_mayer
};
224 e1833e1f j_mayer
225 e1833e1f j_mayer
/* Exceptions error codes                                                    */
226 e1833e1f j_mayer
enum {
227 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_ALIGN                             */
228 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_FP      = 0x01,  /* FP alignment exception            */
229 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LST     = 0x02,  /* Unaligned mult/extern load/store  */
230 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LE      = 0x03,  /* Multiple little-endian access     */
231 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_PROT    = 0x04,  /* Access cross protection boundary  */
232 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_BAT     = 0x05,  /* Access cross a BAT/seg boundary   */
233 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_CACHE   = 0x06,  /* Impossible dcbz access            */
234 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_PROGRAM                           */
235 e1833e1f j_mayer
    /* FP exceptions                                                         */
236 e1833e1f j_mayer
    POWERPC_EXCP_FP            = 0x10,
237 e1833e1f j_mayer
    POWERPC_EXCP_FP_OX         = 0x01,  /* FP overflow                       */
238 e1833e1f j_mayer
    POWERPC_EXCP_FP_UX         = 0x02,  /* FP underflow                      */
239 e1833e1f j_mayer
    POWERPC_EXCP_FP_ZX         = 0x03,  /* FP divide by zero                 */
240 e1833e1f j_mayer
    POWERPC_EXCP_FP_XX         = 0x04,  /* FP inexact                        */
241 7c58044c j_mayer
    POWERPC_EXCP_FP_VXSNAN     = 0x05,  /* FP invalid SNaN op                */
242 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXISI      = 0x06,  /* FP invalid infinite subtraction   */
243 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIDI      = 0x07,  /* FP invalid infinite divide        */
244 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXZDZ      = 0x08,  /* FP invalid zero divide            */
245 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIMZ      = 0x09,  /* FP invalid infinite * zero        */
246 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXVC       = 0x0A,  /* FP invalid compare                */
247 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSOFT     = 0x0B,  /* FP invalid operation              */
248 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSQRT     = 0x0C,  /* FP invalid square root            */
249 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXCVI      = 0x0D,  /* FP invalid integer conversion     */
250 e1833e1f j_mayer
    /* Invalid instruction                                                   */
251 e1833e1f j_mayer
    POWERPC_EXCP_INVAL         = 0x20,
252 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_INVAL   = 0x01,  /* Invalid instruction               */
253 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_LSWX    = 0x02,  /* Invalid lswx instruction          */
254 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_SPR     = 0x03,  /* Invalid SPR access                */
255 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_FP      = 0x04,  /* Unimplemented mandatory fp instr  */
256 e1833e1f j_mayer
    /* Privileged instruction                                                */
257 e1833e1f j_mayer
    POWERPC_EXCP_PRIV          = 0x30,
258 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_OPC      = 0x01,  /* Privileged operation exception    */
259 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_REG      = 0x02,  /* Privileged register exception     */
260 e1833e1f j_mayer
    /* Trap                                                                  */
261 e1833e1f j_mayer
    POWERPC_EXCP_TRAP          = 0x40,
262 e1833e1f j_mayer
};
263 e1833e1f j_mayer
264 e1833e1f j_mayer
/*****************************************************************************/
265 a750fc0b j_mayer
/* Input pins model                                                          */
266 7820dbf3 j_mayer
typedef enum powerpc_input_t powerpc_input_t;
267 7820dbf3 j_mayer
enum powerpc_input_t {
268 a750fc0b j_mayer
    PPC_FLAGS_INPUT_UNKNOWN = 0,
269 2662a059 j_mayer
    /* PowerPC 6xx bus                  */
270 a750fc0b j_mayer
    PPC_FLAGS_INPUT_6xx,
271 2662a059 j_mayer
    /* BookE bus                        */
272 a750fc0b j_mayer
    PPC_FLAGS_INPUT_BookE,
273 a750fc0b j_mayer
    /* PowerPC 405 bus                  */
274 a750fc0b j_mayer
    PPC_FLAGS_INPUT_405,
275 2662a059 j_mayer
    /* PowerPC 970 bus                  */
276 a750fc0b j_mayer
    PPC_FLAGS_INPUT_970,
277 a750fc0b j_mayer
    /* PowerPC 401 bus                  */
278 a750fc0b j_mayer
    PPC_FLAGS_INPUT_401,
279 b4095fed j_mayer
    /* Freescale RCPU bus               */
280 b4095fed j_mayer
    PPC_FLAGS_INPUT_RCPU,
281 3fc6c082 bellard
};
282 3fc6c082 bellard
283 a750fc0b j_mayer
#define PPC_INPUT(env) (env->bus_model)
284 3fc6c082 bellard
285 be147d08 j_mayer
/*****************************************************************************/
286 3fc6c082 bellard
typedef struct ppc_def_t ppc_def_t;
287 a750fc0b j_mayer
typedef struct opc_handler_t opc_handler_t;
288 79aceca5 bellard
289 3fc6c082 bellard
/*****************************************************************************/
290 3fc6c082 bellard
/* Types used to describe some PowerPC registers */
291 3fc6c082 bellard
typedef struct CPUPPCState CPUPPCState;
292 9fddaa0c bellard
typedef struct ppc_tb_t ppc_tb_t;
293 3fc6c082 bellard
typedef struct ppc_spr_t ppc_spr_t;
294 3fc6c082 bellard
typedef struct ppc_dcr_t ppc_dcr_t;
295 a9d9eb8f j_mayer
typedef union ppc_avr_t ppc_avr_t;
296 1d0a48fb j_mayer
typedef union ppc_tlb_t ppc_tlb_t;
297 76a66253 j_mayer
298 3fc6c082 bellard
/* SPR access micro-ops generations callbacks */
299 3fc6c082 bellard
struct ppc_spr_t {
300 3fc6c082 bellard
    void (*uea_read)(void *opaque, int spr_num);
301 3fc6c082 bellard
    void (*uea_write)(void *opaque, int spr_num);
302 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
303 3fc6c082 bellard
    void (*oea_read)(void *opaque, int spr_num);
304 3fc6c082 bellard
    void (*oea_write)(void *opaque, int spr_num);
305 be147d08 j_mayer
    void (*hea_read)(void *opaque, int spr_num);
306 be147d08 j_mayer
    void (*hea_write)(void *opaque, int spr_num);
307 be147d08 j_mayer
#endif
308 3fc6c082 bellard
    const unsigned char *name;
309 3fc6c082 bellard
};
310 3fc6c082 bellard
311 3fc6c082 bellard
/* Altivec registers (128 bits) */
312 a9d9eb8f j_mayer
union ppc_avr_t {
313 a9d9eb8f j_mayer
    uint8_t u8[16];
314 a9d9eb8f j_mayer
    uint16_t u16[8];
315 a9d9eb8f j_mayer
    uint32_t u32[4];
316 a9d9eb8f j_mayer
    uint64_t u64[2];
317 3fc6c082 bellard
};
318 9fddaa0c bellard
319 3fc6c082 bellard
/* Software TLB cache */
320 1d0a48fb j_mayer
typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
321 1d0a48fb j_mayer
struct ppc6xx_tlb_t {
322 76a66253 j_mayer
    target_ulong pte0;
323 76a66253 j_mayer
    target_ulong pte1;
324 76a66253 j_mayer
    target_ulong EPN;
325 1d0a48fb j_mayer
};
326 1d0a48fb j_mayer
327 1d0a48fb j_mayer
typedef struct ppcemb_tlb_t ppcemb_tlb_t;
328 1d0a48fb j_mayer
struct ppcemb_tlb_t {
329 c55e9aef j_mayer
    target_phys_addr_t RPN;
330 1d0a48fb j_mayer
    target_ulong EPN;
331 76a66253 j_mayer
    target_ulong PID;
332 c55e9aef j_mayer
    target_ulong size;
333 c55e9aef j_mayer
    uint32_t prot;
334 c55e9aef j_mayer
    uint32_t attr; /* Storage attributes */
335 1d0a48fb j_mayer
};
336 1d0a48fb j_mayer
337 1d0a48fb j_mayer
union ppc_tlb_t {
338 1d0a48fb j_mayer
    ppc6xx_tlb_t tlb6;
339 1d0a48fb j_mayer
    ppcemb_tlb_t tlbe;
340 3fc6c082 bellard
};
341 3fc6c082 bellard
342 3fc6c082 bellard
/*****************************************************************************/
343 3fc6c082 bellard
/* Machine state register bits definition                                    */
344 76a66253 j_mayer
#define MSR_SF   63 /* Sixty-four-bit mode                            hflags */
345 bd928eba j_mayer
#define MSR_TAG  62 /* Tag-active mode (POWERx ?)                            */
346 3fc6c082 bellard
#define MSR_ISF  61 /* Sixty-four-bit interrupt mode on 630                  */
347 a4f30719 j_mayer
#define MSR_SHV  60 /* hypervisor state                               hflags */
348 363be49c j_mayer
#define MSR_CM   31 /* Computation mode for BookE                     hflags */
349 363be49c j_mayer
#define MSR_ICM  30 /* Interrupt computation mode for BookE                  */
350 a4f30719 j_mayer
#define MSR_THV  29 /* hypervisor state for 32 bits PowerPC           hflags */
351 363be49c j_mayer
#define MSR_UCLE 26 /* User-mode cache lock enable for BookE                 */
352 d26bfc9a j_mayer
#define MSR_VR   25 /* altivec available                            x hflags */
353 d26bfc9a j_mayer
#define MSR_SPE  25 /* SPE enable for BookE                         x hflags */
354 76a66253 j_mayer
#define MSR_AP   23 /* Access privilege state on 602                  hflags */
355 76a66253 j_mayer
#define MSR_SA   22 /* Supervisor access mode on 602                  hflags */
356 3fc6c082 bellard
#define MSR_KEY  19 /* key bit on 603e                                       */
357 25ba3a68 j_mayer
#define MSR_POW  18 /* Power management                                      */
358 d26bfc9a j_mayer
#define MSR_TGPR 17 /* TGPR usage on 602/603                        x        */
359 d26bfc9a j_mayer
#define MSR_CE   17 /* Critical interrupt enable on embedded PowerPC x       */
360 3fc6c082 bellard
#define MSR_ILE  16 /* Interrupt little-endian mode                          */
361 3fc6c082 bellard
#define MSR_EE   15 /* External interrupt enable                             */
362 76a66253 j_mayer
#define MSR_PR   14 /* Problem state                                  hflags */
363 76a66253 j_mayer
#define MSR_FP   13 /* Floating point available                       hflags */
364 3fc6c082 bellard
#define MSR_ME   12 /* Machine check interrupt enable                        */
365 76a66253 j_mayer
#define MSR_FE0  11 /* Floating point exception mode 0                hflags */
366 d26bfc9a j_mayer
#define MSR_SE   10 /* Single-step trace enable                     x hflags */
367 d26bfc9a j_mayer
#define MSR_DWE  10 /* Debug wait enable on 405                     x        */
368 d26bfc9a j_mayer
#define MSR_UBLE 10 /* User BTB lock enable on e500                 x        */
369 d26bfc9a j_mayer
#define MSR_BE   9  /* Branch trace enable                          x hflags */
370 d26bfc9a j_mayer
#define MSR_DE   9  /* Debug interrupts enable on embedded PowerPC  x        */
371 76a66253 j_mayer
#define MSR_FE1  8  /* Floating point exception mode 1                hflags */
372 3fc6c082 bellard
#define MSR_AL   7  /* AL bit on POWER                                       */
373 0411a972 j_mayer
#define MSR_EP   6  /* Exception prefix on 601                               */
374 3fc6c082 bellard
#define MSR_IR   5  /* Instruction relocate                                  */
375 3fc6c082 bellard
#define MSR_DR   4  /* Data relocate                                         */
376 25ba3a68 j_mayer
#define MSR_PE   3  /* Protection enable on 403                              */
377 d26bfc9a j_mayer
#define MSR_PX   2  /* Protection exclusive on 403                  x        */
378 d26bfc9a j_mayer
#define MSR_PMM  2  /* Performance monitor mark on POWER            x        */
379 d26bfc9a j_mayer
#define MSR_RI   1  /* Recoverable interrupt                        1        */
380 d26bfc9a j_mayer
#define MSR_LE   0  /* Little-endian mode                           1 hflags */
381 0411a972 j_mayer
382 0411a972 j_mayer
#define msr_sf   ((env->msr >> MSR_SF)   & 1)
383 0411a972 j_mayer
#define msr_isf  ((env->msr >> MSR_ISF)  & 1)
384 a4f30719 j_mayer
#define msr_shv  ((env->msr >> MSR_SHV)  & 1)
385 0411a972 j_mayer
#define msr_cm   ((env->msr >> MSR_CM)   & 1)
386 0411a972 j_mayer
#define msr_icm  ((env->msr >> MSR_ICM)  & 1)
387 a4f30719 j_mayer
#define msr_thv  ((env->msr >> MSR_THV)  & 1)
388 0411a972 j_mayer
#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
389 0411a972 j_mayer
#define msr_vr   ((env->msr >> MSR_VR)   & 1)
390 f9320410 aurel32
#define msr_spe  ((env->msr >> MSR_SPE)  & 1)
391 0411a972 j_mayer
#define msr_ap   ((env->msr >> MSR_AP)   & 1)
392 0411a972 j_mayer
#define msr_sa   ((env->msr >> MSR_SA)   & 1)
393 0411a972 j_mayer
#define msr_key  ((env->msr >> MSR_KEY)  & 1)
394 0411a972 j_mayer
#define msr_pow  ((env->msr >> MSR_POW)  & 1)
395 0411a972 j_mayer
#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
396 0411a972 j_mayer
#define msr_ce   ((env->msr >> MSR_CE)   & 1)
397 0411a972 j_mayer
#define msr_ile  ((env->msr >> MSR_ILE)  & 1)
398 0411a972 j_mayer
#define msr_ee   ((env->msr >> MSR_EE)   & 1)
399 0411a972 j_mayer
#define msr_pr   ((env->msr >> MSR_PR)   & 1)
400 0411a972 j_mayer
#define msr_fp   ((env->msr >> MSR_FP)   & 1)
401 0411a972 j_mayer
#define msr_me   ((env->msr >> MSR_ME)   & 1)
402 0411a972 j_mayer
#define msr_fe0  ((env->msr >> MSR_FE0)  & 1)
403 0411a972 j_mayer
#define msr_se   ((env->msr >> MSR_SE)   & 1)
404 0411a972 j_mayer
#define msr_dwe  ((env->msr >> MSR_DWE)  & 1)
405 0411a972 j_mayer
#define msr_uble ((env->msr >> MSR_UBLE) & 1)
406 0411a972 j_mayer
#define msr_be   ((env->msr >> MSR_BE)   & 1)
407 0411a972 j_mayer
#define msr_de   ((env->msr >> MSR_DE)   & 1)
408 0411a972 j_mayer
#define msr_fe1  ((env->msr >> MSR_FE1)  & 1)
409 0411a972 j_mayer
#define msr_al   ((env->msr >> MSR_AL)   & 1)
410 0411a972 j_mayer
#define msr_ep   ((env->msr >> MSR_EP)   & 1)
411 0411a972 j_mayer
#define msr_ir   ((env->msr >> MSR_IR)   & 1)
412 0411a972 j_mayer
#define msr_dr   ((env->msr >> MSR_DR)   & 1)
413 0411a972 j_mayer
#define msr_pe   ((env->msr >> MSR_PE)   & 1)
414 0411a972 j_mayer
#define msr_px   ((env->msr >> MSR_PX)   & 1)
415 0411a972 j_mayer
#define msr_pmm  ((env->msr >> MSR_PMM)  & 1)
416 0411a972 j_mayer
#define msr_ri   ((env->msr >> MSR_RI)   & 1)
417 0411a972 j_mayer
#define msr_le   ((env->msr >> MSR_LE)   & 1)
418 a4f30719 j_mayer
/* Hypervisor bit is more specific */
419 a4f30719 j_mayer
#if defined(TARGET_PPC64)
420 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_SHV)
421 a4f30719 j_mayer
#define msr_hv  msr_shv
422 a4f30719 j_mayer
#else
423 a4f30719 j_mayer
#if defined(PPC_EMULATE_32BITS_HYPV)
424 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_THV)
425 a4f30719 j_mayer
#define msr_hv  msr_thv
426 a4f30719 j_mayer
#else
427 a4f30719 j_mayer
#define MSR_HVB (0ULL)
428 a4f30719 j_mayer
#define msr_hv  (0)
429 a4f30719 j_mayer
#endif
430 a4f30719 j_mayer
#endif
431 79aceca5 bellard
432 d26bfc9a j_mayer
enum {
433 4018bae9 j_mayer
    POWERPC_FLAG_NONE     = 0x00000000,
434 d26bfc9a j_mayer
    /* Flag for MSR bit 25 signification (VRE/SPE)                           */
435 4018bae9 j_mayer
    POWERPC_FLAG_SPE      = 0x00000001,
436 4018bae9 j_mayer
    POWERPC_FLAG_VRE      = 0x00000002,
437 d26bfc9a j_mayer
    /* Flag for MSR bit 17 signification (TGPR/CE)                           */
438 4018bae9 j_mayer
    POWERPC_FLAG_TGPR     = 0x00000004,
439 4018bae9 j_mayer
    POWERPC_FLAG_CE       = 0x00000008,
440 d26bfc9a j_mayer
    /* Flag for MSR bit 10 signification (SE/DWE/UBLE)                       */
441 4018bae9 j_mayer
    POWERPC_FLAG_SE       = 0x00000010,
442 4018bae9 j_mayer
    POWERPC_FLAG_DWE      = 0x00000020,
443 4018bae9 j_mayer
    POWERPC_FLAG_UBLE     = 0x00000040,
444 d26bfc9a j_mayer
    /* Flag for MSR bit 9 signification (BE/DE)                              */
445 4018bae9 j_mayer
    POWERPC_FLAG_BE       = 0x00000080,
446 4018bae9 j_mayer
    POWERPC_FLAG_DE       = 0x00000100,
447 a4f30719 j_mayer
    /* Flag for MSR bit 2 signification (PX/PMM)                             */
448 4018bae9 j_mayer
    POWERPC_FLAG_PX       = 0x00000200,
449 4018bae9 j_mayer
    POWERPC_FLAG_PMM      = 0x00000400,
450 4018bae9 j_mayer
    /* Flag for special features                                             */
451 4018bae9 j_mayer
    /* Decrementer clock: RTC clock (POWER, 601) or bus clock                */
452 4018bae9 j_mayer
    POWERPC_FLAG_RTC_CLK  = 0x00010000,
453 4018bae9 j_mayer
    POWERPC_FLAG_BUS_CLK  = 0x00020000,
454 d26bfc9a j_mayer
};
455 d26bfc9a j_mayer
456 7c58044c j_mayer
/*****************************************************************************/
457 7c58044c j_mayer
/* Floating point status and control register                                */
458 7c58044c j_mayer
#define FPSCR_FX     31 /* Floating-point exception summary                  */
459 7c58044c j_mayer
#define FPSCR_FEX    30 /* Floating-point enabled exception summary          */
460 7c58044c j_mayer
#define FPSCR_VX     29 /* Floating-point invalid operation exception summ.  */
461 7c58044c j_mayer
#define FPSCR_OX     28 /* Floating-point overflow exception                 */
462 7c58044c j_mayer
#define FPSCR_UX     27 /* Floating-point underflow exception                */
463 7c58044c j_mayer
#define FPSCR_ZX     26 /* Floating-point zero divide exception              */
464 7c58044c j_mayer
#define FPSCR_XX     25 /* Floating-point inexact exception                  */
465 7c58044c j_mayer
#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
466 7c58044c j_mayer
#define FPSCR_VXISI  23 /* Floating-point invalid operation exception (inf)  */
467 7c58044c j_mayer
#define FPSCR_VXIDI  22 /* Floating-point invalid operation exception (inf)  */
468 7c58044c j_mayer
#define FPSCR_VXZDZ  21 /* Floating-point invalid operation exception (zero) */
469 7c58044c j_mayer
#define FPSCR_VXIMZ  20 /* Floating-point invalid operation exception (inf)  */
470 7c58044c j_mayer
#define FPSCR_VXVC   19 /* Floating-point invalid operation exception (comp) */
471 7c58044c j_mayer
#define FPSCR_FR     18 /* Floating-point fraction rounded                   */
472 7c58044c j_mayer
#define FPSCR_FI     17 /* Floating-point fraction inexact                   */
473 7c58044c j_mayer
#define FPSCR_C      16 /* Floating-point result class descriptor            */
474 7c58044c j_mayer
#define FPSCR_FL     15 /* Floating-point less than or negative              */
475 7c58044c j_mayer
#define FPSCR_FG     14 /* Floating-point greater than or negative           */
476 7c58044c j_mayer
#define FPSCR_FE     13 /* Floating-point equal or zero                      */
477 7c58044c j_mayer
#define FPSCR_FU     12 /* Floating-point unordered or NaN                   */
478 7c58044c j_mayer
#define FPSCR_FPCC   12 /* Floating-point condition code                     */
479 7c58044c j_mayer
#define FPSCR_FPRF   12 /* Floating-point result flags                       */
480 7c58044c j_mayer
#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
481 7c58044c j_mayer
#define FPSCR_VXSQRT 9  /* Floating-point invalid operation exception (sqrt) */
482 7c58044c j_mayer
#define FPSCR_VXCVI  8  /* Floating-point invalid operation exception (int)  */
483 7c58044c j_mayer
#define FPSCR_VE     7  /* Floating-point invalid operation exception enable */
484 7c58044c j_mayer
#define FPSCR_OE     6  /* Floating-point overflow exception enable          */
485 7c58044c j_mayer
#define FPSCR_UE     5  /* Floating-point undeflow exception enable          */
486 7c58044c j_mayer
#define FPSCR_ZE     4  /* Floating-point zero divide exception enable       */
487 7c58044c j_mayer
#define FPSCR_XE     3  /* Floating-point inexact exception enable           */
488 7c58044c j_mayer
#define FPSCR_NI     2  /* Floating-point non-IEEE mode                      */
489 7c58044c j_mayer
#define FPSCR_RN1    1
490 7c58044c j_mayer
#define FPSCR_RN     0  /* Floating-point rounding control                   */
491 7c58044c j_mayer
#define fpscr_fex    (((env->fpscr) >> FPSCR_FEX)    & 0x1)
492 7c58044c j_mayer
#define fpscr_vx     (((env->fpscr) >> FPSCR_VX)     & 0x1)
493 7c58044c j_mayer
#define fpscr_ox     (((env->fpscr) >> FPSCR_OX)     & 0x1)
494 7c58044c j_mayer
#define fpscr_ux     (((env->fpscr) >> FPSCR_UX)     & 0x1)
495 7c58044c j_mayer
#define fpscr_zx     (((env->fpscr) >> FPSCR_ZX)     & 0x1)
496 7c58044c j_mayer
#define fpscr_xx     (((env->fpscr) >> FPSCR_XX)     & 0x1)
497 7c58044c j_mayer
#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
498 7c58044c j_mayer
#define fpscr_vxisi  (((env->fpscr) >> FPSCR_VXISI)  & 0x1)
499 7c58044c j_mayer
#define fpscr_vxidi  (((env->fpscr) >> FPSCR_VXIDI)  & 0x1)
500 7c58044c j_mayer
#define fpscr_vxzdz  (((env->fpscr) >> FPSCR_VXZDZ)  & 0x1)
501 7c58044c j_mayer
#define fpscr_vximz  (((env->fpscr) >> FPSCR_VXIMZ)  & 0x1)
502 7c58044c j_mayer
#define fpscr_vxvc   (((env->fpscr) >> FPSCR_VXVC)   & 0x1)
503 7c58044c j_mayer
#define fpscr_fpcc   (((env->fpscr) >> FPSCR_FPCC)   & 0xF)
504 7c58044c j_mayer
#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
505 7c58044c j_mayer
#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
506 7c58044c j_mayer
#define fpscr_vxcvi  (((env->fpscr) >> FPSCR_VXCVI)  & 0x1)
507 7c58044c j_mayer
#define fpscr_ve     (((env->fpscr) >> FPSCR_VE)     & 0x1)
508 7c58044c j_mayer
#define fpscr_oe     (((env->fpscr) >> FPSCR_OE)     & 0x1)
509 7c58044c j_mayer
#define fpscr_ue     (((env->fpscr) >> FPSCR_UE)     & 0x1)
510 7c58044c j_mayer
#define fpscr_ze     (((env->fpscr) >> FPSCR_ZE)     & 0x1)
511 7c58044c j_mayer
#define fpscr_xe     (((env->fpscr) >> FPSCR_XE)     & 0x1)
512 7c58044c j_mayer
#define fpscr_ni     (((env->fpscr) >> FPSCR_NI)     & 0x1)
513 7c58044c j_mayer
#define fpscr_rn     (((env->fpscr) >> FPSCR_RN)     & 0x3)
514 7c58044c j_mayer
/* Invalid operation exception summary */
515 7c58044c j_mayer
#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI)  | \
516 7c58044c j_mayer
                                  (1 << FPSCR_VXIDI)  | (1 << FPSCR_VXZDZ)  | \
517 7c58044c j_mayer
                                  (1 << FPSCR_VXIMZ)  | (1 << FPSCR_VXVC)   | \
518 7c58044c j_mayer
                                  (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
519 7c58044c j_mayer
                                  (1 << FPSCR_VXCVI)))
520 7c58044c j_mayer
/* exception summary */
521 7c58044c j_mayer
#define fpscr_ex  (((env->fpscr) >> FPSCR_XX) & 0x1F)
522 7c58044c j_mayer
/* enabled exception summary */
523 7c58044c j_mayer
#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) &  \
524 7c58044c j_mayer
                   0x1F)
525 7c58044c j_mayer
526 7c58044c j_mayer
/*****************************************************************************/
527 7c58044c j_mayer
/* The whole PowerPC CPU context */
528 6ebbf390 j_mayer
#define NB_MMU_MODES 3
529 6ebbf390 j_mayer
530 3fc6c082 bellard
struct CPUPPCState {
531 3fc6c082 bellard
    /* First are the most commonly used resources
532 3fc6c082 bellard
     * during translated code execution
533 3fc6c082 bellard
     */
534 f78fb44e aurel32
#if (TARGET_LONG_BITS > HOST_LONG_BITS) || !defined(TARGET_PPC64)
535 3fc6c082 bellard
    /* temporary fixed-point registers
536 57c26279 j_mayer
     * used to emulate 64 bits registers on 32 bits hosts
537 5fafdf24 ths
     */
538 57c26279 j_mayer
    uint64_t t0, t1, t2;
539 3fc6c082 bellard
#endif
540 a9d9eb8f j_mayer
    ppc_avr_t avr0, avr1, avr2;
541 d9bce9d9 j_mayer
542 79aceca5 bellard
    /* general purpose registers */
543 76a66253 j_mayer
    ppc_gpr_t gpr[32];
544 65d6c0f3 j_mayer
#if !defined(TARGET_PPC64)
545 3cd7d1dd j_mayer
    /* Storage for GPR MSB, used by the SPE extension */
546 3cd7d1dd j_mayer
    ppc_gpr_t gprh[32];
547 3cd7d1dd j_mayer
#endif
548 3fc6c082 bellard
    /* LR */
549 3fc6c082 bellard
    target_ulong lr;
550 3fc6c082 bellard
    /* CTR */
551 3fc6c082 bellard
    target_ulong ctr;
552 3fc6c082 bellard
    /* condition register */
553 3fc6c082 bellard
    uint8_t crf[8];
554 79aceca5 bellard
    /* XER */
555 3fc6c082 bellard
    /* XXX: We use only 5 fields, but we want to keep the structure aligned */
556 3fc6c082 bellard
    uint8_t xer[8];
557 79aceca5 bellard
    /* Reservation address */
558 3fc6c082 bellard
    target_ulong reserve;
559 3fc6c082 bellard
560 3fc6c082 bellard
    /* Those ones are used in supervisor mode only */
561 79aceca5 bellard
    /* machine state register */
562 0411a972 j_mayer
    target_ulong msr;
563 3fc6c082 bellard
    /* temporary general purpose registers */
564 76a66253 j_mayer
    ppc_gpr_t tgpr[4]; /* Used to speed-up TLB assist handlers */
565 3fc6c082 bellard
566 3fc6c082 bellard
    /* Floating point execution context */
567 76a66253 j_mayer
    /* temporary float registers */
568 4ecc3190 bellard
    float64 ft0;
569 4ecc3190 bellard
    float64 ft1;
570 4ecc3190 bellard
    float64 ft2;
571 4ecc3190 bellard
    float_status fp_status;
572 3fc6c082 bellard
    /* floating point registers */
573 3fc6c082 bellard
    float64 fpr[32];
574 3fc6c082 bellard
    /* floating point status and control register */
575 7c58044c j_mayer
    uint32_t fpscr;
576 4ecc3190 bellard
577 a316d335 bellard
    CPU_COMMON
578 a316d335 bellard
579 ac9eb073 bellard
    int access_type; /* when a memory exception occurs, the access
580 ac9eb073 bellard
                        type is stored here */
581 a541f297 bellard
582 f2e63a42 j_mayer
    /* MMU context - only relevant for full system emulation */
583 f2e63a42 j_mayer
#if !defined(CONFIG_USER_ONLY)
584 f2e63a42 j_mayer
#if defined(TARGET_PPC64)
585 3fc6c082 bellard
    /* Address space register */
586 3fc6c082 bellard
    target_ulong asr;
587 f2e63a42 j_mayer
    /* PowerPC 64 SLB area */
588 f2e63a42 j_mayer
    int slb_nr;
589 f2e63a42 j_mayer
#endif
590 3fc6c082 bellard
    /* segment registers */
591 3fc6c082 bellard
    target_ulong sdr1;
592 3fc6c082 bellard
    target_ulong sr[16];
593 3fc6c082 bellard
    /* BATs */
594 3fc6c082 bellard
    int nb_BATs;
595 3fc6c082 bellard
    target_ulong DBAT[2][8];
596 3fc6c082 bellard
    target_ulong IBAT[2][8];
597 f2e63a42 j_mayer
    /* PowerPC TLB registers (for 4xx and 60x software driven TLBs) */
598 f2e63a42 j_mayer
    int nb_tlb;      /* Total number of TLB                                  */
599 f2e63a42 j_mayer
    int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
600 f2e63a42 j_mayer
    int nb_ways;     /* Number of ways in the TLB set                        */
601 f2e63a42 j_mayer
    int last_way;    /* Last used way used to allocate TLB in a LRU way      */
602 f2e63a42 j_mayer
    int id_tlbs;     /* If 1, MMU has separated TLBs for instructions & data */
603 f2e63a42 j_mayer
    int nb_pids;     /* Number of available PID registers                    */
604 f2e63a42 j_mayer
    ppc_tlb_t *tlb;  /* TLB is optional. Allocate them only if needed        */
605 f2e63a42 j_mayer
    /* 403 dedicated access protection registers */
606 f2e63a42 j_mayer
    target_ulong pb[4];
607 f2e63a42 j_mayer
#endif
608 9fddaa0c bellard
609 3fc6c082 bellard
    /* Other registers */
610 3fc6c082 bellard
    /* Special purpose registers */
611 3fc6c082 bellard
    target_ulong spr[1024];
612 f2e63a42 j_mayer
    ppc_spr_t spr_cb[1024];
613 3fc6c082 bellard
    /* Altivec registers */
614 3fc6c082 bellard
    ppc_avr_t avr[32];
615 3fc6c082 bellard
    uint32_t vscr;
616 d9bce9d9 j_mayer
    /* SPE registers */
617 d9bce9d9 j_mayer
    ppc_gpr_t spe_acc;
618 0487d6a8 j_mayer
    float_status spe_status;
619 d9bce9d9 j_mayer
    uint32_t spe_fscr;
620 3fc6c082 bellard
621 3fc6c082 bellard
    /* Internal devices resources */
622 9fddaa0c bellard
    /* Time base and decrementer */
623 9fddaa0c bellard
    ppc_tb_t *tb_env;
624 3fc6c082 bellard
    /* Device control registers */
625 3fc6c082 bellard
    ppc_dcr_t *dcr_env;
626 3fc6c082 bellard
627 d63001d1 j_mayer
    int dcache_line_size;
628 d63001d1 j_mayer
    int icache_line_size;
629 d63001d1 j_mayer
630 3fc6c082 bellard
    /* Those resources are used during exception processing */
631 3fc6c082 bellard
    /* CPU model definition */
632 a750fc0b j_mayer
    target_ulong msr_mask;
633 7820dbf3 j_mayer
    powerpc_mmu_t mmu_model;
634 7820dbf3 j_mayer
    powerpc_excp_t excp_model;
635 7820dbf3 j_mayer
    powerpc_input_t bus_model;
636 237c0af0 j_mayer
    int bfd_mach;
637 3fc6c082 bellard
    uint32_t flags;
638 3fc6c082 bellard
639 3fc6c082 bellard
    int error_code;
640 47103572 j_mayer
    uint32_t pending_interrupts;
641 e9df014c j_mayer
#if !defined(CONFIG_USER_ONLY)
642 e9df014c j_mayer
    /* This is the IRQ controller, which is implementation dependant
643 e9df014c j_mayer
     * and only relevant when emulating a complete machine.
644 e9df014c j_mayer
     */
645 e9df014c j_mayer
    uint32_t irq_input_state;
646 e9df014c j_mayer
    void **irq_inputs;
647 e1833e1f j_mayer
    /* Exception vectors */
648 e1833e1f j_mayer
    target_ulong excp_vectors[POWERPC_EXCP_NB];
649 e1833e1f j_mayer
    target_ulong excp_prefix;
650 e1833e1f j_mayer
    target_ulong ivor_mask;
651 e1833e1f j_mayer
    target_ulong ivpr_mask;
652 d63001d1 j_mayer
    target_ulong hreset_vector;
653 e9df014c j_mayer
#endif
654 3fc6c082 bellard
655 3fc6c082 bellard
    /* Those resources are used only during code translation */
656 3fc6c082 bellard
    /* Next instruction pointer */
657 3fc6c082 bellard
    target_ulong nip;
658 f2e63a42 j_mayer
659 3fc6c082 bellard
    /* opcode handlers */
660 3fc6c082 bellard
    opc_handler_t *opcodes[0x40];
661 3fc6c082 bellard
662 3fc6c082 bellard
    /* Those resources are used only in Qemu core */
663 056401ea j_mayer
    target_ulong hflags;      /* hflags is a MSR & HFLAGS_MASK         */
664 056401ea j_mayer
    target_ulong hflags_nmsr; /* specific hflags, not comming from MSR */
665 6ebbf390 j_mayer
    int mmu_idx;         /* precomputed MMU index to speed up mem accesses */
666 3fc6c082 bellard
667 9fddaa0c bellard
    /* Power management */
668 9fddaa0c bellard
    int power_mode;
669 cd346349 j_mayer
    int (*check_pow)(CPUPPCState *env);
670 a541f297 bellard
671 6d506e6d bellard
    /* temporary hack to handle OSI calls (only used if non NULL) */
672 6d506e6d bellard
    int (*osi_call)(struct CPUPPCState *env);
673 3fc6c082 bellard
};
674 79aceca5 bellard
675 76a66253 j_mayer
/* Context used internally during MMU translations */
676 76a66253 j_mayer
typedef struct mmu_ctx_t mmu_ctx_t;
677 76a66253 j_mayer
struct mmu_ctx_t {
678 76a66253 j_mayer
    target_phys_addr_t raddr;      /* Real address              */
679 76a66253 j_mayer
    int prot;                      /* Protection bits           */
680 76a66253 j_mayer
    target_phys_addr_t pg_addr[2]; /* PTE tables base addresses */
681 76a66253 j_mayer
    target_ulong ptem;             /* Virtual segment ID | API  */
682 76a66253 j_mayer
    int key;                       /* Access key                */
683 b227a8e9 j_mayer
    int nx;                        /* Non-execute area          */
684 76a66253 j_mayer
};
685 76a66253 j_mayer
686 3fc6c082 bellard
/*****************************************************************************/
687 aaed909a bellard
CPUPPCState *cpu_ppc_init (const char *cpu_model);
688 2e70f6ef pbrook
void ppc_translate_init(void);
689 36081602 j_mayer
int cpu_ppc_exec (CPUPPCState *s);
690 36081602 j_mayer
void cpu_ppc_close (CPUPPCState *s);
691 79aceca5 bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
692 79aceca5 bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
693 79aceca5 bellard
   is returned if the signal was handled by the virtual CPU.  */
694 36081602 j_mayer
int cpu_ppc_signal_handler (int host_signum, void *pinfo,
695 36081602 j_mayer
                            void *puc);
696 79aceca5 bellard
697 a541f297 bellard
void do_interrupt (CPUPPCState *env);
698 e9df014c j_mayer
void ppc_hw_interrupt (CPUPPCState *env);
699 36081602 j_mayer
void cpu_loop_exit (void);
700 a541f297 bellard
701 9a64fbe4 bellard
void dump_stack (CPUPPCState *env);
702 a541f297 bellard
703 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
704 3fc6c082 bellard
target_ulong do_load_ibatu (CPUPPCState *env, int nr);
705 3fc6c082 bellard
target_ulong do_load_ibatl (CPUPPCState *env, int nr);
706 3fc6c082 bellard
void do_store_ibatu (CPUPPCState *env, int nr, target_ulong value);
707 3fc6c082 bellard
void do_store_ibatl (CPUPPCState *env, int nr, target_ulong value);
708 3fc6c082 bellard
target_ulong do_load_dbatu (CPUPPCState *env, int nr);
709 3fc6c082 bellard
target_ulong do_load_dbatl (CPUPPCState *env, int nr);
710 3fc6c082 bellard
void do_store_dbatu (CPUPPCState *env, int nr, target_ulong value);
711 3fc6c082 bellard
void do_store_dbatl (CPUPPCState *env, int nr, target_ulong value);
712 056401ea j_mayer
void do_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value);
713 056401ea j_mayer
void do_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value);
714 3fc6c082 bellard
target_ulong do_load_sdr1 (CPUPPCState *env);
715 3fc6c082 bellard
void do_store_sdr1 (CPUPPCState *env, target_ulong value);
716 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
717 d9bce9d9 j_mayer
target_ulong ppc_load_asr (CPUPPCState *env);
718 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value);
719 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr);
720 12de9a39 j_mayer
void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs);
721 12de9a39 j_mayer
#endif /* defined(TARGET_PPC64) */
722 12de9a39 j_mayer
#if 0 // Unused
723 3fc6c082 bellard
target_ulong do_load_sr (CPUPPCState *env, int srnum);
724 76a66253 j_mayer
#endif
725 12de9a39 j_mayer
void do_store_sr (CPUPPCState *env, int srnum, target_ulong value);
726 12de9a39 j_mayer
#endif /* !defined(CONFIG_USER_ONLY) */
727 bfa1e5cf j_mayer
target_ulong ppc_load_xer (CPUPPCState *env);
728 bfa1e5cf j_mayer
void ppc_store_xer (CPUPPCState *env, target_ulong value);
729 0411a972 j_mayer
void ppc_store_msr (CPUPPCState *env, target_ulong value);
730 3fc6c082 bellard
731 0a032cbe j_mayer
void cpu_ppc_reset (void *opaque);
732 a541f297 bellard
733 3fc6c082 bellard
void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
734 aaed909a bellard
735 aaed909a bellard
const ppc_def_t *cpu_ppc_find_by_name (const unsigned char *name);
736 aaed909a bellard
int cpu_ppc_register_internal (CPUPPCState *env, const ppc_def_t *def);
737 85c4adf6 bellard
738 9fddaa0c bellard
/* Time-base and decrementer management */
739 9fddaa0c bellard
#ifndef NO_CPU_IO_DEFS
740 9fddaa0c bellard
uint32_t cpu_ppc_load_tbl (CPUPPCState *env);
741 9fddaa0c bellard
uint32_t cpu_ppc_load_tbu (CPUPPCState *env);
742 9fddaa0c bellard
void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value);
743 9fddaa0c bellard
void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value);
744 a062e36c j_mayer
uint32_t cpu_ppc_load_atbl (CPUPPCState *env);
745 a062e36c j_mayer
uint32_t cpu_ppc_load_atbu (CPUPPCState *env);
746 a062e36c j_mayer
void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value);
747 a062e36c j_mayer
void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value);
748 9fddaa0c bellard
uint32_t cpu_ppc_load_decr (CPUPPCState *env);
749 9fddaa0c bellard
void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value);
750 58a7d328 j_mayer
uint32_t cpu_ppc_load_hdecr (CPUPPCState *env);
751 58a7d328 j_mayer
void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value);
752 58a7d328 j_mayer
uint64_t cpu_ppc_load_purr (CPUPPCState *env);
753 58a7d328 j_mayer
void cpu_ppc_store_purr (CPUPPCState *env, uint64_t value);
754 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env);
755 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env);
756 d9bce9d9 j_mayer
#if !defined(CONFIG_USER_ONLY)
757 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value);
758 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value);
759 d9bce9d9 j_mayer
target_ulong load_40x_pit (CPUPPCState *env);
760 d9bce9d9 j_mayer
void store_40x_pit (CPUPPCState *env, target_ulong val);
761 8ecc7913 j_mayer
void store_40x_dbcr0 (CPUPPCState *env, uint32_t val);
762 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val);
763 d9bce9d9 j_mayer
void store_booke_tcr (CPUPPCState *env, target_ulong val);
764 d9bce9d9 j_mayer
void store_booke_tsr (CPUPPCState *env, target_ulong val);
765 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env);
766 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr);
767 daf4f96e j_mayer
#if defined(TARGET_PPC64)
768 daf4f96e j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env);
769 daf4f96e j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0);
770 daf4f96e j_mayer
#endif
771 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid);
772 d9bce9d9 j_mayer
#endif
773 9fddaa0c bellard
#endif
774 79aceca5 bellard
775 6b542af7 j_mayer
static always_inline uint64_t ppc_dump_gpr (CPUPPCState *env, int gprn)
776 6b542af7 j_mayer
{
777 6b542af7 j_mayer
    uint64_t gprv;
778 6b542af7 j_mayer
779 6b542af7 j_mayer
    gprv = env->gpr[gprn];
780 6b542af7 j_mayer
#if !defined(TARGET_PPC64)
781 6b542af7 j_mayer
    if (env->flags & POWERPC_FLAG_SPE) {
782 6b542af7 j_mayer
        /* If the CPU implements the SPE extension, we have to get the
783 6b542af7 j_mayer
         * high bits of the GPR from the gprh storage area
784 6b542af7 j_mayer
         */
785 6b542af7 j_mayer
        gprv &= 0xFFFFFFFFULL;
786 6b542af7 j_mayer
        gprv |= (uint64_t)env->gprh[gprn] << 32;
787 6b542af7 j_mayer
    }
788 6b542af7 j_mayer
#endif
789 6b542af7 j_mayer
790 6b542af7 j_mayer
    return gprv;
791 6b542af7 j_mayer
}
792 6b542af7 j_mayer
793 2e719ba3 j_mayer
/* Device control registers */
794 2e719ba3 j_mayer
int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, target_ulong *valp);
795 2e719ba3 j_mayer
int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, target_ulong val);
796 2e719ba3 j_mayer
797 9467d44c ths
#define CPUState CPUPPCState
798 9467d44c ths
#define cpu_init cpu_ppc_init
799 9467d44c ths
#define cpu_exec cpu_ppc_exec
800 9467d44c ths
#define cpu_gen_code cpu_ppc_gen_code
801 9467d44c ths
#define cpu_signal_handler cpu_ppc_signal_handler
802 c732abe2 j_mayer
#define cpu_list ppc_cpu_list
803 9467d44c ths
804 b3c7724c pbrook
#define CPU_SAVE_VERSION 3
805 b3c7724c pbrook
806 6ebbf390 j_mayer
/* MMU modes definitions */
807 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _user
808 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _kernel
809 6ebbf390 j_mayer
#define MMU_MODE2_SUFFIX _hypv
810 6ebbf390 j_mayer
#define MMU_USER_IDX 0
811 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
812 6ebbf390 j_mayer
{
813 6ebbf390 j_mayer
    return env->mmu_idx;
814 6ebbf390 j_mayer
}
815 6ebbf390 j_mayer
816 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
817 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
818 6e68e076 pbrook
{
819 6e68e076 pbrook
    int i;
820 f8ed7070 pbrook
    if (newsp)
821 6e68e076 pbrook
        env->gpr[1] = newsp;
822 6e68e076 pbrook
    for (i = 7; i < 32; i++)
823 6e68e076 pbrook
        env->gpr[i] = 0;
824 6e68e076 pbrook
}
825 6e68e076 pbrook
#endif
826 6e68e076 pbrook
827 2e70f6ef pbrook
#define CPU_PC_FROM_TB(env, tb) env->nip = tb->pc
828 2e70f6ef pbrook
829 79aceca5 bellard
#include "cpu-all.h"
830 79aceca5 bellard
831 3fc6c082 bellard
/*****************************************************************************/
832 3fc6c082 bellard
/* Registers definitions */
833 79aceca5 bellard
#define XER_SO 31
834 79aceca5 bellard
#define XER_OV 30
835 79aceca5 bellard
#define XER_CA 29
836 3fc6c082 bellard
#define XER_CMP 8
837 36081602 j_mayer
#define XER_BC  0
838 3fc6c082 bellard
#define xer_so  env->xer[4]
839 3fc6c082 bellard
#define xer_ov  env->xer[6]
840 3fc6c082 bellard
#define xer_ca  env->xer[2]
841 3fc6c082 bellard
#define xer_cmp env->xer[1]
842 36081602 j_mayer
#define xer_bc  env->xer[0]
843 79aceca5 bellard
844 3fc6c082 bellard
/* SPR definitions */
845 80d11f44 j_mayer
#define SPR_MQ                (0x000)
846 80d11f44 j_mayer
#define SPR_XER               (0x001)
847 80d11f44 j_mayer
#define SPR_601_VRTCU         (0x004)
848 80d11f44 j_mayer
#define SPR_601_VRTCL         (0x005)
849 80d11f44 j_mayer
#define SPR_601_UDECR         (0x006)
850 80d11f44 j_mayer
#define SPR_LR                (0x008)
851 80d11f44 j_mayer
#define SPR_CTR               (0x009)
852 80d11f44 j_mayer
#define SPR_DSISR             (0x012)
853 80d11f44 j_mayer
#define SPR_DAR               (0x013) /* DAE for PowerPC 601 */
854 80d11f44 j_mayer
#define SPR_601_RTCU          (0x014)
855 80d11f44 j_mayer
#define SPR_601_RTCL          (0x015)
856 80d11f44 j_mayer
#define SPR_DECR              (0x016)
857 80d11f44 j_mayer
#define SPR_SDR1              (0x019)
858 80d11f44 j_mayer
#define SPR_SRR0              (0x01A)
859 80d11f44 j_mayer
#define SPR_SRR1              (0x01B)
860 80d11f44 j_mayer
#define SPR_AMR               (0x01D)
861 80d11f44 j_mayer
#define SPR_BOOKE_PID         (0x030)
862 80d11f44 j_mayer
#define SPR_BOOKE_DECAR       (0x036)
863 80d11f44 j_mayer
#define SPR_BOOKE_CSRR0       (0x03A)
864 80d11f44 j_mayer
#define SPR_BOOKE_CSRR1       (0x03B)
865 80d11f44 j_mayer
#define SPR_BOOKE_DEAR        (0x03D)
866 80d11f44 j_mayer
#define SPR_BOOKE_ESR         (0x03E)
867 80d11f44 j_mayer
#define SPR_BOOKE_IVPR        (0x03F)
868 80d11f44 j_mayer
#define SPR_MPC_EIE           (0x050)
869 80d11f44 j_mayer
#define SPR_MPC_EID           (0x051)
870 80d11f44 j_mayer
#define SPR_MPC_NRI           (0x052)
871 80d11f44 j_mayer
#define SPR_CTRL              (0x088)
872 80d11f44 j_mayer
#define SPR_MPC_CMPA          (0x090)
873 80d11f44 j_mayer
#define SPR_MPC_CMPB          (0x091)
874 80d11f44 j_mayer
#define SPR_MPC_CMPC          (0x092)
875 80d11f44 j_mayer
#define SPR_MPC_CMPD          (0x093)
876 80d11f44 j_mayer
#define SPR_MPC_ECR           (0x094)
877 80d11f44 j_mayer
#define SPR_MPC_DER           (0x095)
878 80d11f44 j_mayer
#define SPR_MPC_COUNTA        (0x096)
879 80d11f44 j_mayer
#define SPR_MPC_COUNTB        (0x097)
880 80d11f44 j_mayer
#define SPR_UCTRL             (0x098)
881 80d11f44 j_mayer
#define SPR_MPC_CMPE          (0x098)
882 80d11f44 j_mayer
#define SPR_MPC_CMPF          (0x099)
883 80d11f44 j_mayer
#define SPR_MPC_CMPG          (0x09A)
884 80d11f44 j_mayer
#define SPR_MPC_CMPH          (0x09B)
885 80d11f44 j_mayer
#define SPR_MPC_LCTRL1        (0x09C)
886 80d11f44 j_mayer
#define SPR_MPC_LCTRL2        (0x09D)
887 80d11f44 j_mayer
#define SPR_MPC_ICTRL         (0x09E)
888 80d11f44 j_mayer
#define SPR_MPC_BAR           (0x09F)
889 80d11f44 j_mayer
#define SPR_VRSAVE            (0x100)
890 80d11f44 j_mayer
#define SPR_USPRG0            (0x100)
891 80d11f44 j_mayer
#define SPR_USPRG1            (0x101)
892 80d11f44 j_mayer
#define SPR_USPRG2            (0x102)
893 80d11f44 j_mayer
#define SPR_USPRG3            (0x103)
894 80d11f44 j_mayer
#define SPR_USPRG4            (0x104)
895 80d11f44 j_mayer
#define SPR_USPRG5            (0x105)
896 80d11f44 j_mayer
#define SPR_USPRG6            (0x106)
897 80d11f44 j_mayer
#define SPR_USPRG7            (0x107)
898 80d11f44 j_mayer
#define SPR_VTBL              (0x10C)
899 80d11f44 j_mayer
#define SPR_VTBU              (0x10D)
900 80d11f44 j_mayer
#define SPR_SPRG0             (0x110)
901 80d11f44 j_mayer
#define SPR_SPRG1             (0x111)
902 80d11f44 j_mayer
#define SPR_SPRG2             (0x112)
903 80d11f44 j_mayer
#define SPR_SPRG3             (0x113)
904 80d11f44 j_mayer
#define SPR_SPRG4             (0x114)
905 80d11f44 j_mayer
#define SPR_SCOMC             (0x114)
906 80d11f44 j_mayer
#define SPR_SPRG5             (0x115)
907 80d11f44 j_mayer
#define SPR_SCOMD             (0x115)
908 80d11f44 j_mayer
#define SPR_SPRG6             (0x116)
909 80d11f44 j_mayer
#define SPR_SPRG7             (0x117)
910 80d11f44 j_mayer
#define SPR_ASR               (0x118)
911 80d11f44 j_mayer
#define SPR_EAR               (0x11A)
912 80d11f44 j_mayer
#define SPR_TBL               (0x11C)
913 80d11f44 j_mayer
#define SPR_TBU               (0x11D)
914 80d11f44 j_mayer
#define SPR_TBU40             (0x11E)
915 80d11f44 j_mayer
#define SPR_SVR               (0x11E)
916 80d11f44 j_mayer
#define SPR_BOOKE_PIR         (0x11E)
917 80d11f44 j_mayer
#define SPR_PVR               (0x11F)
918 80d11f44 j_mayer
#define SPR_HSPRG0            (0x130)
919 80d11f44 j_mayer
#define SPR_BOOKE_DBSR        (0x130)
920 80d11f44 j_mayer
#define SPR_HSPRG1            (0x131)
921 80d11f44 j_mayer
#define SPR_HDSISR            (0x132)
922 80d11f44 j_mayer
#define SPR_HDAR              (0x133)
923 80d11f44 j_mayer
#define SPR_BOOKE_DBCR0       (0x134)
924 80d11f44 j_mayer
#define SPR_IBCR              (0x135)
925 80d11f44 j_mayer
#define SPR_PURR              (0x135)
926 80d11f44 j_mayer
#define SPR_BOOKE_DBCR1       (0x135)
927 80d11f44 j_mayer
#define SPR_DBCR              (0x136)
928 80d11f44 j_mayer
#define SPR_HDEC              (0x136)
929 80d11f44 j_mayer
#define SPR_BOOKE_DBCR2       (0x136)
930 80d11f44 j_mayer
#define SPR_HIOR              (0x137)
931 80d11f44 j_mayer
#define SPR_MBAR              (0x137)
932 80d11f44 j_mayer
#define SPR_RMOR              (0x138)
933 80d11f44 j_mayer
#define SPR_BOOKE_IAC1        (0x138)
934 80d11f44 j_mayer
#define SPR_HRMOR             (0x139)
935 80d11f44 j_mayer
#define SPR_BOOKE_IAC2        (0x139)
936 80d11f44 j_mayer
#define SPR_HSRR0             (0x13A)
937 80d11f44 j_mayer
#define SPR_BOOKE_IAC3        (0x13A)
938 80d11f44 j_mayer
#define SPR_HSRR1             (0x13B)
939 80d11f44 j_mayer
#define SPR_BOOKE_IAC4        (0x13B)
940 80d11f44 j_mayer
#define SPR_LPCR              (0x13C)
941 80d11f44 j_mayer
#define SPR_BOOKE_DAC1        (0x13C)
942 80d11f44 j_mayer
#define SPR_LPIDR             (0x13D)
943 80d11f44 j_mayer
#define SPR_DABR2             (0x13D)
944 80d11f44 j_mayer
#define SPR_BOOKE_DAC2        (0x13D)
945 80d11f44 j_mayer
#define SPR_BOOKE_DVC1        (0x13E)
946 80d11f44 j_mayer
#define SPR_BOOKE_DVC2        (0x13F)
947 80d11f44 j_mayer
#define SPR_BOOKE_TSR         (0x150)
948 80d11f44 j_mayer
#define SPR_BOOKE_TCR         (0x154)
949 80d11f44 j_mayer
#define SPR_BOOKE_IVOR0       (0x190)
950 80d11f44 j_mayer
#define SPR_BOOKE_IVOR1       (0x191)
951 80d11f44 j_mayer
#define SPR_BOOKE_IVOR2       (0x192)
952 80d11f44 j_mayer
#define SPR_BOOKE_IVOR3       (0x193)
953 80d11f44 j_mayer
#define SPR_BOOKE_IVOR4       (0x194)
954 80d11f44 j_mayer
#define SPR_BOOKE_IVOR5       (0x195)
955 80d11f44 j_mayer
#define SPR_BOOKE_IVOR6       (0x196)
956 80d11f44 j_mayer
#define SPR_BOOKE_IVOR7       (0x197)
957 80d11f44 j_mayer
#define SPR_BOOKE_IVOR8       (0x198)
958 80d11f44 j_mayer
#define SPR_BOOKE_IVOR9       (0x199)
959 80d11f44 j_mayer
#define SPR_BOOKE_IVOR10      (0x19A)
960 80d11f44 j_mayer
#define SPR_BOOKE_IVOR11      (0x19B)
961 80d11f44 j_mayer
#define SPR_BOOKE_IVOR12      (0x19C)
962 80d11f44 j_mayer
#define SPR_BOOKE_IVOR13      (0x19D)
963 80d11f44 j_mayer
#define SPR_BOOKE_IVOR14      (0x19E)
964 80d11f44 j_mayer
#define SPR_BOOKE_IVOR15      (0x19F)
965 80d11f44 j_mayer
#define SPR_BOOKE_SPEFSCR     (0x200)
966 80d11f44 j_mayer
#define SPR_Exxx_BBEAR        (0x201)
967 80d11f44 j_mayer
#define SPR_Exxx_BBTAR        (0x202)
968 80d11f44 j_mayer
#define SPR_Exxx_L1CFG0       (0x203)
969 80d11f44 j_mayer
#define SPR_Exxx_NPIDR        (0x205)
970 80d11f44 j_mayer
#define SPR_ATBL              (0x20E)
971 80d11f44 j_mayer
#define SPR_ATBU              (0x20F)
972 80d11f44 j_mayer
#define SPR_IBAT0U            (0x210)
973 80d11f44 j_mayer
#define SPR_BOOKE_IVOR32      (0x210)
974 80d11f44 j_mayer
#define SPR_RCPU_MI_GRA       (0x210)
975 80d11f44 j_mayer
#define SPR_IBAT0L            (0x211)
976 80d11f44 j_mayer
#define SPR_BOOKE_IVOR33      (0x211)
977 80d11f44 j_mayer
#define SPR_IBAT1U            (0x212)
978 80d11f44 j_mayer
#define SPR_BOOKE_IVOR34      (0x212)
979 80d11f44 j_mayer
#define SPR_IBAT1L            (0x213)
980 80d11f44 j_mayer
#define SPR_BOOKE_IVOR35      (0x213)
981 80d11f44 j_mayer
#define SPR_IBAT2U            (0x214)
982 80d11f44 j_mayer
#define SPR_BOOKE_IVOR36      (0x214)
983 80d11f44 j_mayer
#define SPR_IBAT2L            (0x215)
984 80d11f44 j_mayer
#define SPR_BOOKE_IVOR37      (0x215)
985 80d11f44 j_mayer
#define SPR_IBAT3U            (0x216)
986 80d11f44 j_mayer
#define SPR_IBAT3L            (0x217)
987 80d11f44 j_mayer
#define SPR_DBAT0U            (0x218)
988 80d11f44 j_mayer
#define SPR_RCPU_L2U_GRA      (0x218)
989 80d11f44 j_mayer
#define SPR_DBAT0L            (0x219)
990 80d11f44 j_mayer
#define SPR_DBAT1U            (0x21A)
991 80d11f44 j_mayer
#define SPR_DBAT1L            (0x21B)
992 80d11f44 j_mayer
#define SPR_DBAT2U            (0x21C)
993 80d11f44 j_mayer
#define SPR_DBAT2L            (0x21D)
994 80d11f44 j_mayer
#define SPR_DBAT3U            (0x21E)
995 80d11f44 j_mayer
#define SPR_DBAT3L            (0x21F)
996 80d11f44 j_mayer
#define SPR_IBAT4U            (0x230)
997 80d11f44 j_mayer
#define SPR_RPCU_BBCMCR       (0x230)
998 80d11f44 j_mayer
#define SPR_MPC_IC_CST        (0x230)
999 80d11f44 j_mayer
#define SPR_Exxx_CTXCR        (0x230)
1000 80d11f44 j_mayer
#define SPR_IBAT4L            (0x231)
1001 80d11f44 j_mayer
#define SPR_MPC_IC_ADR        (0x231)
1002 80d11f44 j_mayer
#define SPR_Exxx_DBCR3        (0x231)
1003 80d11f44 j_mayer
#define SPR_IBAT5U            (0x232)
1004 80d11f44 j_mayer
#define SPR_MPC_IC_DAT        (0x232)
1005 80d11f44 j_mayer
#define SPR_Exxx_DBCNT        (0x232)
1006 80d11f44 j_mayer
#define SPR_IBAT5L            (0x233)
1007 80d11f44 j_mayer
#define SPR_IBAT6U            (0x234)
1008 80d11f44 j_mayer
#define SPR_IBAT6L            (0x235)
1009 80d11f44 j_mayer
#define SPR_IBAT7U            (0x236)
1010 80d11f44 j_mayer
#define SPR_IBAT7L            (0x237)
1011 80d11f44 j_mayer
#define SPR_DBAT4U            (0x238)
1012 80d11f44 j_mayer
#define SPR_RCPU_L2U_MCR      (0x238)
1013 80d11f44 j_mayer
#define SPR_MPC_DC_CST        (0x238)
1014 80d11f44 j_mayer
#define SPR_Exxx_ALTCTXCR     (0x238)
1015 80d11f44 j_mayer
#define SPR_DBAT4L            (0x239)
1016 80d11f44 j_mayer
#define SPR_MPC_DC_ADR        (0x239)
1017 80d11f44 j_mayer
#define SPR_DBAT5U            (0x23A)
1018 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR0      (0x23A)
1019 80d11f44 j_mayer
#define SPR_MPC_DC_DAT        (0x23A)
1020 80d11f44 j_mayer
#define SPR_DBAT5L            (0x23B)
1021 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR1      (0x23B)
1022 80d11f44 j_mayer
#define SPR_DBAT6U            (0x23C)
1023 80d11f44 j_mayer
#define SPR_BOOKE_MCSR        (0x23C)
1024 80d11f44 j_mayer
#define SPR_DBAT6L            (0x23D)
1025 80d11f44 j_mayer
#define SPR_Exxx_MCAR         (0x23D)
1026 80d11f44 j_mayer
#define SPR_DBAT7U            (0x23E)
1027 80d11f44 j_mayer
#define SPR_BOOKE_DSRR0       (0x23E)
1028 80d11f44 j_mayer
#define SPR_DBAT7L            (0x23F)
1029 80d11f44 j_mayer
#define SPR_BOOKE_DSRR1       (0x23F)
1030 80d11f44 j_mayer
#define SPR_BOOKE_SPRG8       (0x25C)
1031 80d11f44 j_mayer
#define SPR_BOOKE_SPRG9       (0x25D)
1032 80d11f44 j_mayer
#define SPR_BOOKE_MAS0        (0x270)
1033 80d11f44 j_mayer
#define SPR_BOOKE_MAS1        (0x271)
1034 80d11f44 j_mayer
#define SPR_BOOKE_MAS2        (0x272)
1035 80d11f44 j_mayer
#define SPR_BOOKE_MAS3        (0x273)
1036 80d11f44 j_mayer
#define SPR_BOOKE_MAS4        (0x274)
1037 80d11f44 j_mayer
#define SPR_BOOKE_MAS5        (0x275)
1038 80d11f44 j_mayer
#define SPR_BOOKE_MAS6        (0x276)
1039 80d11f44 j_mayer
#define SPR_BOOKE_PID1        (0x279)
1040 80d11f44 j_mayer
#define SPR_BOOKE_PID2        (0x27A)
1041 80d11f44 j_mayer
#define SPR_MPC_DPDR          (0x280)
1042 80d11f44 j_mayer
#define SPR_MPC_IMMR          (0x288)
1043 80d11f44 j_mayer
#define SPR_BOOKE_TLB0CFG     (0x2B0)
1044 80d11f44 j_mayer
#define SPR_BOOKE_TLB1CFG     (0x2B1)
1045 80d11f44 j_mayer
#define SPR_BOOKE_TLB2CFG     (0x2B2)
1046 80d11f44 j_mayer
#define SPR_BOOKE_TLB3CFG     (0x2B3)
1047 80d11f44 j_mayer
#define SPR_BOOKE_EPR         (0x2BE)
1048 80d11f44 j_mayer
#define SPR_PERF0             (0x300)
1049 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA0      (0x300)
1050 80d11f44 j_mayer
#define SPR_MPC_MI_CTR        (0x300)
1051 80d11f44 j_mayer
#define SPR_PERF1             (0x301)
1052 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA1      (0x301)
1053 80d11f44 j_mayer
#define SPR_PERF2             (0x302)
1054 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA2      (0x302)
1055 80d11f44 j_mayer
#define SPR_MPC_MI_AP         (0x302)
1056 80d11f44 j_mayer
#define SPR_PERF3             (0x303)
1057 082c6681 j_mayer
#define SPR_620_PMC1R         (0x303)
1058 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA3      (0x303)
1059 80d11f44 j_mayer
#define SPR_MPC_MI_EPN        (0x303)
1060 80d11f44 j_mayer
#define SPR_PERF4             (0x304)
1061 082c6681 j_mayer
#define SPR_620_PMC2R         (0x304)
1062 80d11f44 j_mayer
#define SPR_PERF5             (0x305)
1063 80d11f44 j_mayer
#define SPR_MPC_MI_TWC        (0x305)
1064 80d11f44 j_mayer
#define SPR_PERF6             (0x306)
1065 80d11f44 j_mayer
#define SPR_MPC_MI_RPN        (0x306)
1066 80d11f44 j_mayer
#define SPR_PERF7             (0x307)
1067 80d11f44 j_mayer
#define SPR_PERF8             (0x308)
1068 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA0     (0x308)
1069 80d11f44 j_mayer
#define SPR_MPC_MD_CTR        (0x308)
1070 80d11f44 j_mayer
#define SPR_PERF9             (0x309)
1071 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA1     (0x309)
1072 80d11f44 j_mayer
#define SPR_MPC_MD_CASID      (0x309)
1073 80d11f44 j_mayer
#define SPR_PERFA             (0x30A)
1074 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA2     (0x30A)
1075 80d11f44 j_mayer
#define SPR_MPC_MD_AP         (0x30A)
1076 80d11f44 j_mayer
#define SPR_PERFB             (0x30B)
1077 082c6681 j_mayer
#define SPR_620_MMCR0R        (0x30B)
1078 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA3     (0x30B)
1079 80d11f44 j_mayer
#define SPR_MPC_MD_EPN        (0x30B)
1080 80d11f44 j_mayer
#define SPR_PERFC             (0x30C)
1081 80d11f44 j_mayer
#define SPR_MPC_MD_TWB        (0x30C)
1082 80d11f44 j_mayer
#define SPR_PERFD             (0x30D)
1083 80d11f44 j_mayer
#define SPR_MPC_MD_TWC        (0x30D)
1084 80d11f44 j_mayer
#define SPR_PERFE             (0x30E)
1085 80d11f44 j_mayer
#define SPR_MPC_MD_RPN        (0x30E)
1086 80d11f44 j_mayer
#define SPR_PERFF             (0x30F)
1087 80d11f44 j_mayer
#define SPR_MPC_MD_TW         (0x30F)
1088 80d11f44 j_mayer
#define SPR_UPERF0            (0x310)
1089 80d11f44 j_mayer
#define SPR_UPERF1            (0x311)
1090 80d11f44 j_mayer
#define SPR_UPERF2            (0x312)
1091 80d11f44 j_mayer
#define SPR_UPERF3            (0x313)
1092 082c6681 j_mayer
#define SPR_620_PMC1W         (0x313)
1093 80d11f44 j_mayer
#define SPR_UPERF4            (0x314)
1094 082c6681 j_mayer
#define SPR_620_PMC2W         (0x314)
1095 80d11f44 j_mayer
#define SPR_UPERF5            (0x315)
1096 80d11f44 j_mayer
#define SPR_UPERF6            (0x316)
1097 80d11f44 j_mayer
#define SPR_UPERF7            (0x317)
1098 80d11f44 j_mayer
#define SPR_UPERF8            (0x318)
1099 80d11f44 j_mayer
#define SPR_UPERF9            (0x319)
1100 80d11f44 j_mayer
#define SPR_UPERFA            (0x31A)
1101 80d11f44 j_mayer
#define SPR_UPERFB            (0x31B)
1102 082c6681 j_mayer
#define SPR_620_MMCR0W        (0x31B)
1103 80d11f44 j_mayer
#define SPR_UPERFC            (0x31C)
1104 80d11f44 j_mayer
#define SPR_UPERFD            (0x31D)
1105 80d11f44 j_mayer
#define SPR_UPERFE            (0x31E)
1106 80d11f44 j_mayer
#define SPR_UPERFF            (0x31F)
1107 80d11f44 j_mayer
#define SPR_RCPU_MI_RA0       (0x320)
1108 80d11f44 j_mayer
#define SPR_MPC_MI_DBCAM      (0x320)
1109 80d11f44 j_mayer
#define SPR_RCPU_MI_RA1       (0x321)
1110 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM0     (0x321)
1111 80d11f44 j_mayer
#define SPR_RCPU_MI_RA2       (0x322)
1112 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM1     (0x322)
1113 80d11f44 j_mayer
#define SPR_RCPU_MI_RA3       (0x323)
1114 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA0      (0x328)
1115 80d11f44 j_mayer
#define SPR_MPC_MD_DBCAM      (0x328)
1116 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA1      (0x329)
1117 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM0     (0x329)
1118 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA2      (0x32A)
1119 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM1     (0x32A)
1120 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA3      (0x32B)
1121 80d11f44 j_mayer
#define SPR_440_INV0          (0x370)
1122 80d11f44 j_mayer
#define SPR_440_INV1          (0x371)
1123 80d11f44 j_mayer
#define SPR_440_INV2          (0x372)
1124 80d11f44 j_mayer
#define SPR_440_INV3          (0x373)
1125 80d11f44 j_mayer
#define SPR_440_ITV0          (0x374)
1126 80d11f44 j_mayer
#define SPR_440_ITV1          (0x375)
1127 80d11f44 j_mayer
#define SPR_440_ITV2          (0x376)
1128 80d11f44 j_mayer
#define SPR_440_ITV3          (0x377)
1129 80d11f44 j_mayer
#define SPR_440_CCR1          (0x378)
1130 80d11f44 j_mayer
#define SPR_DCRIPR            (0x37B)
1131 80d11f44 j_mayer
#define SPR_PPR               (0x380)
1132 bd928eba j_mayer
#define SPR_750_GQR0          (0x390)
1133 80d11f44 j_mayer
#define SPR_440_DNV0          (0x390)
1134 bd928eba j_mayer
#define SPR_750_GQR1          (0x391)
1135 80d11f44 j_mayer
#define SPR_440_DNV1          (0x391)
1136 bd928eba j_mayer
#define SPR_750_GQR2          (0x392)
1137 80d11f44 j_mayer
#define SPR_440_DNV2          (0x392)
1138 bd928eba j_mayer
#define SPR_750_GQR3          (0x393)
1139 80d11f44 j_mayer
#define SPR_440_DNV3          (0x393)
1140 bd928eba j_mayer
#define SPR_750_GQR4          (0x394)
1141 80d11f44 j_mayer
#define SPR_440_DTV0          (0x394)
1142 bd928eba j_mayer
#define SPR_750_GQR5          (0x395)
1143 80d11f44 j_mayer
#define SPR_440_DTV1          (0x395)
1144 bd928eba j_mayer
#define SPR_750_GQR6          (0x396)
1145 80d11f44 j_mayer
#define SPR_440_DTV2          (0x396)
1146 bd928eba j_mayer
#define SPR_750_GQR7          (0x397)
1147 80d11f44 j_mayer
#define SPR_440_DTV3          (0x397)
1148 bd928eba j_mayer
#define SPR_750_THRM4         (0x398)
1149 bd928eba j_mayer
#define SPR_750CL_HID2        (0x398)
1150 80d11f44 j_mayer
#define SPR_440_DVLIM         (0x398)
1151 bd928eba j_mayer
#define SPR_750_WPAR          (0x399)
1152 80d11f44 j_mayer
#define SPR_440_IVLIM         (0x399)
1153 bd928eba j_mayer
#define SPR_750_DMAU          (0x39A)
1154 bd928eba j_mayer
#define SPR_750_DMAL          (0x39B)
1155 80d11f44 j_mayer
#define SPR_440_RSTCFG        (0x39B)
1156 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRL     (0x39C)
1157 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRH     (0x39D)
1158 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRL     (0x39E)
1159 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRH     (0x39F)
1160 80d11f44 j_mayer
#define SPR_UMMCR2            (0x3A0)
1161 80d11f44 j_mayer
#define SPR_UPMC5             (0x3A1)
1162 80d11f44 j_mayer
#define SPR_UPMC6             (0x3A2)
1163 80d11f44 j_mayer
#define SPR_UBAMR             (0x3A7)
1164 80d11f44 j_mayer
#define SPR_UMMCR0            (0x3A8)
1165 80d11f44 j_mayer
#define SPR_UPMC1             (0x3A9)
1166 80d11f44 j_mayer
#define SPR_UPMC2             (0x3AA)
1167 80d11f44 j_mayer
#define SPR_USIAR             (0x3AB)
1168 80d11f44 j_mayer
#define SPR_UMMCR1            (0x3AC)
1169 80d11f44 j_mayer
#define SPR_UPMC3             (0x3AD)
1170 80d11f44 j_mayer
#define SPR_UPMC4             (0x3AE)
1171 80d11f44 j_mayer
#define SPR_USDA              (0x3AF)
1172 80d11f44 j_mayer
#define SPR_40x_ZPR           (0x3B0)
1173 80d11f44 j_mayer
#define SPR_BOOKE_MAS7        (0x3B0)
1174 80d11f44 j_mayer
#define SPR_620_PMR0          (0x3B0)
1175 80d11f44 j_mayer
#define SPR_MMCR2             (0x3B0)
1176 80d11f44 j_mayer
#define SPR_PMC5              (0x3B1)
1177 80d11f44 j_mayer
#define SPR_40x_PID           (0x3B1)
1178 80d11f44 j_mayer
#define SPR_620_PMR1          (0x3B1)
1179 80d11f44 j_mayer
#define SPR_PMC6              (0x3B2)
1180 80d11f44 j_mayer
#define SPR_440_MMUCR         (0x3B2)
1181 80d11f44 j_mayer
#define SPR_620_PMR2          (0x3B2)
1182 80d11f44 j_mayer
#define SPR_4xx_CCR0          (0x3B3)
1183 80d11f44 j_mayer
#define SPR_BOOKE_EPLC        (0x3B3)
1184 80d11f44 j_mayer
#define SPR_620_PMR3          (0x3B3)
1185 80d11f44 j_mayer
#define SPR_405_IAC3          (0x3B4)
1186 80d11f44 j_mayer
#define SPR_BOOKE_EPSC        (0x3B4)
1187 80d11f44 j_mayer
#define SPR_620_PMR4          (0x3B4)
1188 80d11f44 j_mayer
#define SPR_405_IAC4          (0x3B5)
1189 80d11f44 j_mayer
#define SPR_620_PMR5          (0x3B5)
1190 80d11f44 j_mayer
#define SPR_405_DVC1          (0x3B6)
1191 80d11f44 j_mayer
#define SPR_620_PMR6          (0x3B6)
1192 80d11f44 j_mayer
#define SPR_405_DVC2          (0x3B7)
1193 80d11f44 j_mayer
#define SPR_620_PMR7          (0x3B7)
1194 80d11f44 j_mayer
#define SPR_BAMR              (0x3B7)
1195 80d11f44 j_mayer
#define SPR_MMCR0             (0x3B8)
1196 80d11f44 j_mayer
#define SPR_620_PMR8          (0x3B8)
1197 80d11f44 j_mayer
#define SPR_PMC1              (0x3B9)
1198 80d11f44 j_mayer
#define SPR_40x_SGR           (0x3B9)
1199 80d11f44 j_mayer
#define SPR_620_PMR9          (0x3B9)
1200 80d11f44 j_mayer
#define SPR_PMC2              (0x3BA)
1201 80d11f44 j_mayer
#define SPR_40x_DCWR          (0x3BA)
1202 80d11f44 j_mayer
#define SPR_620_PMRA          (0x3BA)
1203 80d11f44 j_mayer
#define SPR_SIAR              (0x3BB)
1204 80d11f44 j_mayer
#define SPR_405_SLER          (0x3BB)
1205 80d11f44 j_mayer
#define SPR_620_PMRB          (0x3BB)
1206 80d11f44 j_mayer
#define SPR_MMCR1             (0x3BC)
1207 80d11f44 j_mayer
#define SPR_405_SU0R          (0x3BC)
1208 80d11f44 j_mayer
#define SPR_620_PMRC          (0x3BC)
1209 80d11f44 j_mayer
#define SPR_401_SKR           (0x3BC)
1210 80d11f44 j_mayer
#define SPR_PMC3              (0x3BD)
1211 80d11f44 j_mayer
#define SPR_405_DBCR1         (0x3BD)
1212 80d11f44 j_mayer
#define SPR_620_PMRD          (0x3BD)
1213 80d11f44 j_mayer
#define SPR_PMC4              (0x3BE)
1214 80d11f44 j_mayer
#define SPR_620_PMRE          (0x3BE)
1215 80d11f44 j_mayer
#define SPR_SDA               (0x3BF)
1216 80d11f44 j_mayer
#define SPR_620_PMRF          (0x3BF)
1217 80d11f44 j_mayer
#define SPR_403_VTBL          (0x3CC)
1218 80d11f44 j_mayer
#define SPR_403_VTBU          (0x3CD)
1219 80d11f44 j_mayer
#define SPR_DMISS             (0x3D0)
1220 80d11f44 j_mayer
#define SPR_DCMP              (0x3D1)
1221 80d11f44 j_mayer
#define SPR_HASH1             (0x3D2)
1222 80d11f44 j_mayer
#define SPR_HASH2             (0x3D3)
1223 80d11f44 j_mayer
#define SPR_BOOKE_ICDBDR      (0x3D3)
1224 80d11f44 j_mayer
#define SPR_TLBMISS           (0x3D4)
1225 80d11f44 j_mayer
#define SPR_IMISS             (0x3D4)
1226 80d11f44 j_mayer
#define SPR_40x_ESR           (0x3D4)
1227 80d11f44 j_mayer
#define SPR_PTEHI             (0x3D5)
1228 80d11f44 j_mayer
#define SPR_ICMP              (0x3D5)
1229 80d11f44 j_mayer
#define SPR_40x_DEAR          (0x3D5)
1230 80d11f44 j_mayer
#define SPR_PTELO             (0x3D6)
1231 80d11f44 j_mayer
#define SPR_RPA               (0x3D6)
1232 80d11f44 j_mayer
#define SPR_40x_EVPR          (0x3D6)
1233 80d11f44 j_mayer
#define SPR_L3PM              (0x3D7)
1234 80d11f44 j_mayer
#define SPR_403_CDBCR         (0x3D7)
1235 4e777442 j_mayer
#define SPR_L3ITCR0           (0x3D8)
1236 80d11f44 j_mayer
#define SPR_TCR               (0x3D8)
1237 80d11f44 j_mayer
#define SPR_40x_TSR           (0x3D8)
1238 80d11f44 j_mayer
#define SPR_IBR               (0x3DA)
1239 80d11f44 j_mayer
#define SPR_40x_TCR           (0x3DA)
1240 80d11f44 j_mayer
#define SPR_ESASRR            (0x3DB)
1241 80d11f44 j_mayer
#define SPR_40x_PIT           (0x3DB)
1242 80d11f44 j_mayer
#define SPR_403_TBL           (0x3DC)
1243 80d11f44 j_mayer
#define SPR_403_TBU           (0x3DD)
1244 80d11f44 j_mayer
#define SPR_SEBR              (0x3DE)
1245 80d11f44 j_mayer
#define SPR_40x_SRR2          (0x3DE)
1246 80d11f44 j_mayer
#define SPR_SER               (0x3DF)
1247 80d11f44 j_mayer
#define SPR_40x_SRR3          (0x3DF)
1248 4e777442 j_mayer
#define SPR_L3OHCR            (0x3E8)
1249 80d11f44 j_mayer
#define SPR_L3ITCR1           (0x3E9)
1250 80d11f44 j_mayer
#define SPR_L3ITCR2           (0x3EA)
1251 80d11f44 j_mayer
#define SPR_L3ITCR3           (0x3EB)
1252 80d11f44 j_mayer
#define SPR_HID0              (0x3F0)
1253 80d11f44 j_mayer
#define SPR_40x_DBSR          (0x3F0)
1254 80d11f44 j_mayer
#define SPR_HID1              (0x3F1)
1255 80d11f44 j_mayer
#define SPR_IABR              (0x3F2)
1256 80d11f44 j_mayer
#define SPR_40x_DBCR0         (0x3F2)
1257 80d11f44 j_mayer
#define SPR_601_HID2          (0x3F2)
1258 80d11f44 j_mayer
#define SPR_Exxx_L1CSR0       (0x3F2)
1259 80d11f44 j_mayer
#define SPR_ICTRL             (0x3F3)
1260 80d11f44 j_mayer
#define SPR_HID2              (0x3F3)
1261 bd928eba j_mayer
#define SPR_750CL_HID4        (0x3F3)
1262 80d11f44 j_mayer
#define SPR_Exxx_L1CSR1       (0x3F3)
1263 80d11f44 j_mayer
#define SPR_440_DBDR          (0x3F3)
1264 80d11f44 j_mayer
#define SPR_LDSTDB            (0x3F4)
1265 bd928eba j_mayer
#define SPR_750_TDCL          (0x3F4)
1266 80d11f44 j_mayer
#define SPR_40x_IAC1          (0x3F4)
1267 80d11f44 j_mayer
#define SPR_MMUCSR0           (0x3F4)
1268 80d11f44 j_mayer
#define SPR_DABR              (0x3F5)
1269 3fc6c082 bellard
#define DABR_MASK (~(target_ulong)0x7)
1270 80d11f44 j_mayer
#define SPR_Exxx_BUCSR        (0x3F5)
1271 80d11f44 j_mayer
#define SPR_40x_IAC2          (0x3F5)
1272 80d11f44 j_mayer
#define SPR_601_HID5          (0x3F5)
1273 80d11f44 j_mayer
#define SPR_40x_DAC1          (0x3F6)
1274 80d11f44 j_mayer
#define SPR_MSSCR0            (0x3F6)
1275 80d11f44 j_mayer
#define SPR_970_HID5          (0x3F6)
1276 80d11f44 j_mayer
#define SPR_MSSSR0            (0x3F7)
1277 4e777442 j_mayer
#define SPR_MSSCR1            (0x3F7)
1278 80d11f44 j_mayer
#define SPR_DABRX             (0x3F7)
1279 80d11f44 j_mayer
#define SPR_40x_DAC2          (0x3F7)
1280 80d11f44 j_mayer
#define SPR_MMUCFG            (0x3F7)
1281 80d11f44 j_mayer
#define SPR_LDSTCR            (0x3F8)
1282 80d11f44 j_mayer
#define SPR_L2PMCR            (0x3F8)
1283 bd928eba j_mayer
#define SPR_750FX_HID2        (0x3F8)
1284 082c6681 j_mayer
#define SPR_620_BUSCSR        (0x3F8)
1285 80d11f44 j_mayer
#define SPR_Exxx_L1FINV0      (0x3F8)
1286 80d11f44 j_mayer
#define SPR_L2CR              (0x3F9)
1287 082c6681 j_mayer
#define SPR_620_L2CR          (0x3F9)
1288 80d11f44 j_mayer
#define SPR_L3CR              (0x3FA)
1289 bd928eba j_mayer
#define SPR_750_TDCH          (0x3FA)
1290 80d11f44 j_mayer
#define SPR_IABR2             (0x3FA)
1291 80d11f44 j_mayer
#define SPR_40x_DCCR          (0x3FA)
1292 082c6681 j_mayer
#define SPR_620_L2SR          (0x3FA)
1293 80d11f44 j_mayer
#define SPR_ICTC              (0x3FB)
1294 80d11f44 j_mayer
#define SPR_40x_ICCR          (0x3FB)
1295 80d11f44 j_mayer
#define SPR_THRM1             (0x3FC)
1296 80d11f44 j_mayer
#define SPR_403_PBL1          (0x3FC)
1297 80d11f44 j_mayer
#define SPR_SP                (0x3FD)
1298 80d11f44 j_mayer
#define SPR_THRM2             (0x3FD)
1299 80d11f44 j_mayer
#define SPR_403_PBU1          (0x3FD)
1300 80d11f44 j_mayer
#define SPR_604_HID13         (0x3FD)
1301 80d11f44 j_mayer
#define SPR_LT                (0x3FE)
1302 80d11f44 j_mayer
#define SPR_THRM3             (0x3FE)
1303 80d11f44 j_mayer
#define SPR_RCPU_FPECR        (0x3FE)
1304 80d11f44 j_mayer
#define SPR_403_PBL2          (0x3FE)
1305 80d11f44 j_mayer
#define SPR_PIR               (0x3FF)
1306 80d11f44 j_mayer
#define SPR_403_PBU2          (0x3FF)
1307 80d11f44 j_mayer
#define SPR_601_HID15         (0x3FF)
1308 80d11f44 j_mayer
#define SPR_604_HID15         (0x3FF)
1309 80d11f44 j_mayer
#define SPR_E500_SVR          (0x3FF)
1310 79aceca5 bellard
1311 76a66253 j_mayer
/*****************************************************************************/
1312 9a64fbe4 bellard
/* Memory access type :
1313 9a64fbe4 bellard
 * may be needed for precise access rights control and precise exceptions.
1314 9a64fbe4 bellard
 */
1315 79aceca5 bellard
enum {
1316 9a64fbe4 bellard
    /* 1 bit to define user level / supervisor access */
1317 9a64fbe4 bellard
    ACCESS_USER  = 0x00,
1318 9a64fbe4 bellard
    ACCESS_SUPER = 0x01,
1319 9a64fbe4 bellard
    /* Type of instruction that generated the access */
1320 9a64fbe4 bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
1321 9a64fbe4 bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
1322 9a64fbe4 bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
1323 9a64fbe4 bellard
    ACCESS_RES   = 0x40, /* load/store with reservation      */
1324 9a64fbe4 bellard
    ACCESS_EXT   = 0x50, /* external access                  */
1325 9a64fbe4 bellard
    ACCESS_CACHE = 0x60, /* Cache manipulation               */
1326 9a64fbe4 bellard
};
1327 9a64fbe4 bellard
1328 47103572 j_mayer
/* Hardware interruption sources:
1329 47103572 j_mayer
 * all those exception can be raised simulteaneously
1330 47103572 j_mayer
 */
1331 e9df014c j_mayer
/* Input pins definitions */
1332 e9df014c j_mayer
enum {
1333 e9df014c j_mayer
    /* 6xx bus input pins */
1334 24be5ae3 j_mayer
    PPC6xx_INPUT_HRESET     = 0,
1335 24be5ae3 j_mayer
    PPC6xx_INPUT_SRESET     = 1,
1336 24be5ae3 j_mayer
    PPC6xx_INPUT_CKSTP_IN   = 2,
1337 24be5ae3 j_mayer
    PPC6xx_INPUT_MCP        = 3,
1338 24be5ae3 j_mayer
    PPC6xx_INPUT_SMI        = 4,
1339 24be5ae3 j_mayer
    PPC6xx_INPUT_INT        = 5,
1340 d68f1306 j_mayer
    PPC6xx_INPUT_TBEN       = 6,
1341 d68f1306 j_mayer
    PPC6xx_INPUT_WAKEUP     = 7,
1342 d68f1306 j_mayer
    PPC6xx_INPUT_NB,
1343 24be5ae3 j_mayer
};
1344 24be5ae3 j_mayer
1345 24be5ae3 j_mayer
enum {
1346 e9df014c j_mayer
    /* Embedded PowerPC input pins */
1347 24be5ae3 j_mayer
    PPCBookE_INPUT_HRESET     = 0,
1348 24be5ae3 j_mayer
    PPCBookE_INPUT_SRESET     = 1,
1349 24be5ae3 j_mayer
    PPCBookE_INPUT_CKSTP_IN   = 2,
1350 24be5ae3 j_mayer
    PPCBookE_INPUT_MCP        = 3,
1351 24be5ae3 j_mayer
    PPCBookE_INPUT_SMI        = 4,
1352 24be5ae3 j_mayer
    PPCBookE_INPUT_INT        = 5,
1353 24be5ae3 j_mayer
    PPCBookE_INPUT_CINT       = 6,
1354 d68f1306 j_mayer
    PPCBookE_INPUT_NB,
1355 24be5ae3 j_mayer
};
1356 24be5ae3 j_mayer
1357 24be5ae3 j_mayer
enum {
1358 4e290a0b j_mayer
    /* PowerPC 40x input pins */
1359 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CORE = 0,
1360 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CHIP = 1,
1361 4e290a0b j_mayer
    PPC40x_INPUT_RESET_SYS  = 2,
1362 4e290a0b j_mayer
    PPC40x_INPUT_CINT       = 3,
1363 4e290a0b j_mayer
    PPC40x_INPUT_INT        = 4,
1364 4e290a0b j_mayer
    PPC40x_INPUT_HALT       = 5,
1365 4e290a0b j_mayer
    PPC40x_INPUT_DEBUG      = 6,
1366 4e290a0b j_mayer
    PPC40x_INPUT_NB,
1367 e9df014c j_mayer
};
1368 e9df014c j_mayer
1369 b4095fed j_mayer
enum {
1370 b4095fed j_mayer
    /* RCPU input pins */
1371 b4095fed j_mayer
    PPCRCPU_INPUT_PORESET   = 0,
1372 b4095fed j_mayer
    PPCRCPU_INPUT_HRESET    = 1,
1373 b4095fed j_mayer
    PPCRCPU_INPUT_SRESET    = 2,
1374 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ0      = 3,
1375 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ1      = 4,
1376 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ2      = 5,
1377 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ3      = 6,
1378 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ4      = 7,
1379 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ5      = 8,
1380 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ6      = 9,
1381 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ7      = 10,
1382 b4095fed j_mayer
    PPCRCPU_INPUT_NB,
1383 b4095fed j_mayer
};
1384 b4095fed j_mayer
1385 00af685f j_mayer
#if defined(TARGET_PPC64)
1386 d0dfae6e j_mayer
enum {
1387 d0dfae6e j_mayer
    /* PowerPC 970 input pins */
1388 d0dfae6e j_mayer
    PPC970_INPUT_HRESET     = 0,
1389 d0dfae6e j_mayer
    PPC970_INPUT_SRESET     = 1,
1390 d0dfae6e j_mayer
    PPC970_INPUT_CKSTP      = 2,
1391 d0dfae6e j_mayer
    PPC970_INPUT_TBEN       = 3,
1392 d0dfae6e j_mayer
    PPC970_INPUT_MCP        = 4,
1393 d0dfae6e j_mayer
    PPC970_INPUT_INT        = 5,
1394 d0dfae6e j_mayer
    PPC970_INPUT_THINT      = 6,
1395 7b62a955 j_mayer
    PPC970_INPUT_NB,
1396 d0dfae6e j_mayer
};
1397 00af685f j_mayer
#endif
1398 d0dfae6e j_mayer
1399 e9df014c j_mayer
/* Hardware exceptions definitions */
1400 47103572 j_mayer
enum {
1401 e9df014c j_mayer
    /* External hardware exception sources */
1402 e1833e1f j_mayer
    PPC_INTERRUPT_RESET     = 0,  /* Reset exception                      */
1403 d68f1306 j_mayer
    PPC_INTERRUPT_WAKEUP,         /* Wakeup exception                     */
1404 d68f1306 j_mayer
    PPC_INTERRUPT_MCK,            /* Machine check exception              */
1405 d68f1306 j_mayer
    PPC_INTERRUPT_EXT,            /* External interrupt                   */
1406 d68f1306 j_mayer
    PPC_INTERRUPT_SMI,            /* System management interrupt          */
1407 d68f1306 j_mayer
    PPC_INTERRUPT_CEXT,           /* Critical external interrupt          */
1408 d68f1306 j_mayer
    PPC_INTERRUPT_DEBUG,          /* External debug exception             */
1409 d68f1306 j_mayer
    PPC_INTERRUPT_THERM,          /* Thermal exception                    */
1410 e9df014c j_mayer
    /* Internal hardware exception sources */
1411 d68f1306 j_mayer
    PPC_INTERRUPT_DECR,           /* Decrementer exception                */
1412 d68f1306 j_mayer
    PPC_INTERRUPT_HDECR,          /* Hypervisor decrementer exception     */
1413 d68f1306 j_mayer
    PPC_INTERRUPT_PIT,            /* Programmable inteval timer interrupt */
1414 d68f1306 j_mayer
    PPC_INTERRUPT_FIT,            /* Fixed interval timer interrupt       */
1415 d68f1306 j_mayer
    PPC_INTERRUPT_WDT,            /* Watchdog timer interrupt             */
1416 d68f1306 j_mayer
    PPC_INTERRUPT_CDOORBELL,      /* Critical doorbell interrupt          */
1417 d68f1306 j_mayer
    PPC_INTERRUPT_DOORBELL,       /* Doorbell interrupt                   */
1418 d68f1306 j_mayer
    PPC_INTERRUPT_PERFM,          /* Performance monitor interrupt        */
1419 47103572 j_mayer
};
1420 47103572 j_mayer
1421 9a64fbe4 bellard
/*****************************************************************************/
1422 9a64fbe4 bellard
1423 79aceca5 bellard
#endif /* !defined (__CPU_PPC_H__) */