Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ feature-archipelago

History | View | Annotate | Download (24.2 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 3e457172 Blue Swirl
//#define DEBUG_OP
5 3e457172 Blue Swirl
6 4ad40f36 bellard
#define TARGET_HAS_ICE 1
7 4ad40f36 bellard
8 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
9 9042c0e2 ths
10 9349b4f9 Andreas Färber
#define CPUArchState struct CPUMIPSState
11 c2764719 pbrook
12 c5d6edc3 bellard
#include "config.h"
13 9a78eead Stefan Weil
#include "qemu-common.h"
14 6af0bf9c bellard
#include "mips-defs.h"
15 022c62cb Paolo Bonzini
#include "exec/cpu-defs.h"
16 6b4c305c Paolo Bonzini
#include "fpu/softfloat.h"
17 6af0bf9c bellard
18 ead9360e ths
struct CPUMIPSState;
19 6af0bf9c bellard
20 c227f099 Anthony Liguori
typedef struct r4k_tlb_t r4k_tlb_t;
21 c227f099 Anthony Liguori
struct r4k_tlb_t {
22 6af0bf9c bellard
    target_ulong VPN;
23 9c2149c8 ths
    uint32_t PageMask;
24 98c1b82b pbrook
    uint_fast8_t ASID;
25 98c1b82b pbrook
    uint_fast16_t G:1;
26 98c1b82b pbrook
    uint_fast16_t C0:3;
27 98c1b82b pbrook
    uint_fast16_t C1:3;
28 98c1b82b pbrook
    uint_fast16_t V0:1;
29 98c1b82b pbrook
    uint_fast16_t V1:1;
30 98c1b82b pbrook
    uint_fast16_t D0:1;
31 98c1b82b pbrook
    uint_fast16_t D1:1;
32 6af0bf9c bellard
    target_ulong PFN[2];
33 6af0bf9c bellard
};
34 6af0bf9c bellard
35 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
36 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
37 ead9360e ths
struct CPUMIPSTLBContext {
38 ead9360e ths
    uint32_t nb_tlb;
39 ead9360e ths
    uint32_t tlb_in_use;
40 a8170e5e Avi Kivity
    int (*map_address) (struct CPUMIPSState *env, hwaddr *physical, int *prot, target_ulong address, int rw, int access_type);
41 895c2d04 Blue Swirl
    void (*helper_tlbwi)(struct CPUMIPSState *env);
42 895c2d04 Blue Swirl
    void (*helper_tlbwr)(struct CPUMIPSState *env);
43 895c2d04 Blue Swirl
    void (*helper_tlbp)(struct CPUMIPSState *env);
44 895c2d04 Blue Swirl
    void (*helper_tlbr)(struct CPUMIPSState *env);
45 ead9360e ths
    union {
46 ead9360e ths
        struct {
47 c227f099 Anthony Liguori
            r4k_tlb_t tlb[MIPS_TLB_MAX];
48 ead9360e ths
        } r4k;
49 ead9360e ths
    } mmu;
50 ead9360e ths
};
51 3c7b48b7 Paul Brook
#endif
52 51b2772f ths
53 c227f099 Anthony Liguori
typedef union fpr_t fpr_t;
54 c227f099 Anthony Liguori
union fpr_t {
55 ead9360e ths
    float64  fd;   /* ieee double precision */
56 ead9360e ths
    float32  fs[2];/* ieee single precision */
57 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
58 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
59 ead9360e ths
};
60 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
61 4ff9786c Stefan Weil
 * in the fpr_t union regardless of the host endianness
62 ead9360e ths
 */
63 e2542fe2 Juan Quintela
#if defined(HOST_WORDS_BIGENDIAN)
64 ead9360e ths
#  define FP_ENDIAN_IDX 1
65 ead9360e ths
#else
66 ead9360e ths
#  define FP_ENDIAN_IDX 0
67 c570fd16 ths
#endif
68 ead9360e ths
69 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
70 ead9360e ths
struct CPUMIPSFPUContext {
71 6af0bf9c bellard
    /* Floating point registers */
72 c227f099 Anthony Liguori
    fpr_t fpr[32];
73 6ea83fed bellard
    float_status fp_status;
74 5a5012ec ths
    /* fpu implementation/revision register (fir) */
75 6af0bf9c bellard
    uint32_t fcr0;
76 b4dd99a3 Petar Jovanovic
#define FCR0_UFRP 28
77 5a5012ec ths
#define FCR0_F64 22
78 5a5012ec ths
#define FCR0_L 21
79 5a5012ec ths
#define FCR0_W 20
80 5a5012ec ths
#define FCR0_3D 19
81 5a5012ec ths
#define FCR0_PS 18
82 5a5012ec ths
#define FCR0_D 17
83 5a5012ec ths
#define FCR0_S 16
84 5a5012ec ths
#define FCR0_PRID 8
85 5a5012ec ths
#define FCR0_REV 0
86 6ea83fed bellard
    /* fcsr */
87 6ea83fed bellard
    uint32_t fcr31;
88 f01be154 ths
#define SET_FP_COND(num,env)     do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
89 f01be154 ths
#define CLEAR_FP_COND(num,env)   do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
90 f01be154 ths
#define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
91 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
92 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
93 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
94 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
95 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
96 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
97 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
98 6ea83fed bellard
#define FP_INEXACT        1
99 6ea83fed bellard
#define FP_UNDERFLOW      2
100 6ea83fed bellard
#define FP_OVERFLOW       4
101 6ea83fed bellard
#define FP_DIV0           8
102 6ea83fed bellard
#define FP_INVALID        16
103 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
104 ead9360e ths
};
105 ead9360e ths
106 623a930e ths
#define NB_MMU_MODES 3
107 6ebbf390 j_mayer
108 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
109 ead9360e ths
struct CPUMIPSMVPContext {
110 ead9360e ths
    int32_t CP0_MVPControl;
111 ead9360e ths
#define CP0MVPCo_CPA        3
112 ead9360e ths
#define CP0MVPCo_STLB        2
113 ead9360e ths
#define CP0MVPCo_VPC        1
114 ead9360e ths
#define CP0MVPCo_EVP        0
115 ead9360e ths
    int32_t CP0_MVPConf0;
116 ead9360e ths
#define CP0MVPC0_M        31
117 ead9360e ths
#define CP0MVPC0_TLBS        29
118 ead9360e ths
#define CP0MVPC0_GS        28
119 ead9360e ths
#define CP0MVPC0_PCP        27
120 ead9360e ths
#define CP0MVPC0_PTLBE        16
121 ead9360e ths
#define CP0MVPC0_TCA        15
122 ead9360e ths
#define CP0MVPC0_PVPE        10
123 ead9360e ths
#define CP0MVPC0_PTC        0
124 ead9360e ths
    int32_t CP0_MVPConf1;
125 ead9360e ths
#define CP0MVPC1_CIM        31
126 ead9360e ths
#define CP0MVPC1_CIF        30
127 ead9360e ths
#define CP0MVPC1_PCX        20
128 ead9360e ths
#define CP0MVPC1_PCP2        10
129 ead9360e ths
#define CP0MVPC1_PCP1        0
130 ead9360e ths
};
131 ead9360e ths
132 c227f099 Anthony Liguori
typedef struct mips_def_t mips_def_t;
133 ead9360e ths
134 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
135 ead9360e ths
#define MIPS_TC_MAX 5
136 f01be154 ths
#define MIPS_FPU_MAX 1
137 ead9360e ths
#define MIPS_DSP_ACC 4
138 ead9360e ths
139 b5dc7732 ths
typedef struct TCState TCState;
140 b5dc7732 ths
struct TCState {
141 b5dc7732 ths
    target_ulong gpr[32];
142 b5dc7732 ths
    target_ulong PC;
143 b5dc7732 ths
    target_ulong HI[MIPS_DSP_ACC];
144 b5dc7732 ths
    target_ulong LO[MIPS_DSP_ACC];
145 b5dc7732 ths
    target_ulong ACX[MIPS_DSP_ACC];
146 b5dc7732 ths
    target_ulong DSPControl;
147 b5dc7732 ths
    int32_t CP0_TCStatus;
148 b5dc7732 ths
#define CP0TCSt_TCU3        31
149 b5dc7732 ths
#define CP0TCSt_TCU2        30
150 b5dc7732 ths
#define CP0TCSt_TCU1        29
151 b5dc7732 ths
#define CP0TCSt_TCU0        28
152 b5dc7732 ths
#define CP0TCSt_TMX        27
153 b5dc7732 ths
#define CP0TCSt_RNST        23
154 b5dc7732 ths
#define CP0TCSt_TDS        21
155 b5dc7732 ths
#define CP0TCSt_DT        20
156 b5dc7732 ths
#define CP0TCSt_DA        15
157 b5dc7732 ths
#define CP0TCSt_A        13
158 b5dc7732 ths
#define CP0TCSt_TKSU        11
159 b5dc7732 ths
#define CP0TCSt_IXMT        10
160 b5dc7732 ths
#define CP0TCSt_TASID        0
161 b5dc7732 ths
    int32_t CP0_TCBind;
162 b5dc7732 ths
#define CP0TCBd_CurTC        21
163 b5dc7732 ths
#define CP0TCBd_TBE        17
164 b5dc7732 ths
#define CP0TCBd_CurVPE        0
165 b5dc7732 ths
    target_ulong CP0_TCHalt;
166 b5dc7732 ths
    target_ulong CP0_TCContext;
167 b5dc7732 ths
    target_ulong CP0_TCSchedule;
168 b5dc7732 ths
    target_ulong CP0_TCScheFBack;
169 b5dc7732 ths
    int32_t CP0_Debug_tcstatus;
170 b5dc7732 ths
};
171 b5dc7732 ths
172 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
173 ead9360e ths
struct CPUMIPSState {
174 b5dc7732 ths
    TCState active_tc;
175 f01be154 ths
    CPUMIPSFPUContext active_fpu;
176 b5dc7732 ths
177 ead9360e ths
    uint32_t current_tc;
178 f01be154 ths
    uint32_t current_fpu;
179 36d23958 ths
180 e034e2c3 ths
    uint32_t SEGBITS;
181 6d35524c ths
    uint32_t PABITS;
182 b6d96bed ths
    target_ulong SEGMask;
183 6d35524c ths
    target_ulong PAMask;
184 29929e34 ths
185 9c2149c8 ths
    int32_t CP0_Index;
186 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
187 9c2149c8 ths
    int32_t CP0_Random;
188 ead9360e ths
    int32_t CP0_VPEControl;
189 ead9360e ths
#define CP0VPECo_YSI        21
190 ead9360e ths
#define CP0VPECo_GSI        20
191 ead9360e ths
#define CP0VPECo_EXCPT        16
192 ead9360e ths
#define CP0VPECo_TE        15
193 ead9360e ths
#define CP0VPECo_TargTC        0
194 ead9360e ths
    int32_t CP0_VPEConf0;
195 ead9360e ths
#define CP0VPEC0_M        31
196 ead9360e ths
#define CP0VPEC0_XTC        21
197 ead9360e ths
#define CP0VPEC0_TCS        19
198 ead9360e ths
#define CP0VPEC0_SCS        18
199 ead9360e ths
#define CP0VPEC0_DSC        17
200 ead9360e ths
#define CP0VPEC0_ICS        16
201 ead9360e ths
#define CP0VPEC0_MVP        1
202 ead9360e ths
#define CP0VPEC0_VPA        0
203 ead9360e ths
    int32_t CP0_VPEConf1;
204 ead9360e ths
#define CP0VPEC1_NCX        20
205 ead9360e ths
#define CP0VPEC1_NCP2        10
206 ead9360e ths
#define CP0VPEC1_NCP1        0
207 ead9360e ths
    target_ulong CP0_YQMask;
208 ead9360e ths
    target_ulong CP0_VPESchedule;
209 ead9360e ths
    target_ulong CP0_VPEScheFBack;
210 ead9360e ths
    int32_t CP0_VPEOpt;
211 ead9360e ths
#define CP0VPEOpt_IWX7        15
212 ead9360e ths
#define CP0VPEOpt_IWX6        14
213 ead9360e ths
#define CP0VPEOpt_IWX5        13
214 ead9360e ths
#define CP0VPEOpt_IWX4        12
215 ead9360e ths
#define CP0VPEOpt_IWX3        11
216 ead9360e ths
#define CP0VPEOpt_IWX2        10
217 ead9360e ths
#define CP0VPEOpt_IWX1        9
218 ead9360e ths
#define CP0VPEOpt_IWX0        8
219 ead9360e ths
#define CP0VPEOpt_DWX7        7
220 ead9360e ths
#define CP0VPEOpt_DWX6        6
221 ead9360e ths
#define CP0VPEOpt_DWX5        5
222 ead9360e ths
#define CP0VPEOpt_DWX4        4
223 ead9360e ths
#define CP0VPEOpt_DWX3        3
224 ead9360e ths
#define CP0VPEOpt_DWX2        2
225 ead9360e ths
#define CP0VPEOpt_DWX1        1
226 ead9360e ths
#define CP0VPEOpt_DWX0        0
227 9c2149c8 ths
    target_ulong CP0_EntryLo0;
228 9c2149c8 ths
    target_ulong CP0_EntryLo1;
229 9c2149c8 ths
    target_ulong CP0_Context;
230 9c2149c8 ths
    int32_t CP0_PageMask;
231 9c2149c8 ths
    int32_t CP0_PageGrain;
232 9c2149c8 ths
    int32_t CP0_Wired;
233 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
234 ead9360e ths
    int32_t CP0_SRSConf0;
235 ead9360e ths
#define CP0SRSC0_M        31
236 ead9360e ths
#define CP0SRSC0_SRS3        20
237 ead9360e ths
#define CP0SRSC0_SRS2        10
238 ead9360e ths
#define CP0SRSC0_SRS1        0
239 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
240 ead9360e ths
    int32_t CP0_SRSConf1;
241 ead9360e ths
#define CP0SRSC1_M        31
242 ead9360e ths
#define CP0SRSC1_SRS6        20
243 ead9360e ths
#define CP0SRSC1_SRS5        10
244 ead9360e ths
#define CP0SRSC1_SRS4        0
245 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
246 ead9360e ths
    int32_t CP0_SRSConf2;
247 ead9360e ths
#define CP0SRSC2_M        31
248 ead9360e ths
#define CP0SRSC2_SRS9        20
249 ead9360e ths
#define CP0SRSC2_SRS8        10
250 ead9360e ths
#define CP0SRSC2_SRS7        0
251 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
252 ead9360e ths
    int32_t CP0_SRSConf3;
253 ead9360e ths
#define CP0SRSC3_M        31
254 ead9360e ths
#define CP0SRSC3_SRS12        20
255 ead9360e ths
#define CP0SRSC3_SRS11        10
256 ead9360e ths
#define CP0SRSC3_SRS10        0
257 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
258 ead9360e ths
    int32_t CP0_SRSConf4;
259 ead9360e ths
#define CP0SRSC4_SRS15        20
260 ead9360e ths
#define CP0SRSC4_SRS14        10
261 ead9360e ths
#define CP0SRSC4_SRS13        0
262 9c2149c8 ths
    int32_t CP0_HWREna;
263 c570fd16 ths
    target_ulong CP0_BadVAddr;
264 9c2149c8 ths
    int32_t CP0_Count;
265 9c2149c8 ths
    target_ulong CP0_EntryHi;
266 9c2149c8 ths
    int32_t CP0_Compare;
267 9c2149c8 ths
    int32_t CP0_Status;
268 6af0bf9c bellard
#define CP0St_CU3   31
269 6af0bf9c bellard
#define CP0St_CU2   30
270 6af0bf9c bellard
#define CP0St_CU1   29
271 6af0bf9c bellard
#define CP0St_CU0   28
272 6af0bf9c bellard
#define CP0St_RP    27
273 6ea83fed bellard
#define CP0St_FR    26
274 6af0bf9c bellard
#define CP0St_RE    25
275 7a387fff ths
#define CP0St_MX    24
276 7a387fff ths
#define CP0St_PX    23
277 6af0bf9c bellard
#define CP0St_BEV   22
278 6af0bf9c bellard
#define CP0St_TS    21
279 6af0bf9c bellard
#define CP0St_SR    20
280 6af0bf9c bellard
#define CP0St_NMI   19
281 6af0bf9c bellard
#define CP0St_IM    8
282 7a387fff ths
#define CP0St_KX    7
283 7a387fff ths
#define CP0St_SX    6
284 7a387fff ths
#define CP0St_UX    5
285 623a930e ths
#define CP0St_KSU   3
286 6af0bf9c bellard
#define CP0St_ERL   2
287 6af0bf9c bellard
#define CP0St_EXL   1
288 6af0bf9c bellard
#define CP0St_IE    0
289 9c2149c8 ths
    int32_t CP0_IntCtl;
290 ead9360e ths
#define CP0IntCtl_IPTI 29
291 ead9360e ths
#define CP0IntCtl_IPPC1 26
292 ead9360e ths
#define CP0IntCtl_VS 5
293 9c2149c8 ths
    int32_t CP0_SRSCtl;
294 ead9360e ths
#define CP0SRSCtl_HSS 26
295 ead9360e ths
#define CP0SRSCtl_EICSS 18
296 ead9360e ths
#define CP0SRSCtl_ESS 12
297 ead9360e ths
#define CP0SRSCtl_PSS 6
298 ead9360e ths
#define CP0SRSCtl_CSS 0
299 9c2149c8 ths
    int32_t CP0_SRSMap;
300 ead9360e ths
#define CP0SRSMap_SSV7 28
301 ead9360e ths
#define CP0SRSMap_SSV6 24
302 ead9360e ths
#define CP0SRSMap_SSV5 20
303 ead9360e ths
#define CP0SRSMap_SSV4 16
304 ead9360e ths
#define CP0SRSMap_SSV3 12
305 ead9360e ths
#define CP0SRSMap_SSV2 8
306 ead9360e ths
#define CP0SRSMap_SSV1 4
307 ead9360e ths
#define CP0SRSMap_SSV0 0
308 9c2149c8 ths
    int32_t CP0_Cause;
309 7a387fff ths
#define CP0Ca_BD   31
310 7a387fff ths
#define CP0Ca_TI   30
311 7a387fff ths
#define CP0Ca_CE   28
312 7a387fff ths
#define CP0Ca_DC   27
313 7a387fff ths
#define CP0Ca_PCI  26
314 6af0bf9c bellard
#define CP0Ca_IV   23
315 7a387fff ths
#define CP0Ca_WP   22
316 7a387fff ths
#define CP0Ca_IP    8
317 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
318 7a387fff ths
#define CP0Ca_EC    2
319 c570fd16 ths
    target_ulong CP0_EPC;
320 9c2149c8 ths
    int32_t CP0_PRid;
321 b29a0341 ths
    int32_t CP0_EBase;
322 9c2149c8 ths
    int32_t CP0_Config0;
323 6af0bf9c bellard
#define CP0C0_M    31
324 6af0bf9c bellard
#define CP0C0_K23  28
325 6af0bf9c bellard
#define CP0C0_KU   25
326 6af0bf9c bellard
#define CP0C0_MDU  20
327 6af0bf9c bellard
#define CP0C0_MM   17
328 6af0bf9c bellard
#define CP0C0_BM   16
329 6af0bf9c bellard
#define CP0C0_BE   15
330 6af0bf9c bellard
#define CP0C0_AT   13
331 6af0bf9c bellard
#define CP0C0_AR   10
332 6af0bf9c bellard
#define CP0C0_MT   7
333 7a387fff ths
#define CP0C0_VI   3
334 6af0bf9c bellard
#define CP0C0_K0   0
335 9c2149c8 ths
    int32_t CP0_Config1;
336 7a387fff ths
#define CP0C1_M    31
337 6af0bf9c bellard
#define CP0C1_MMU  25
338 6af0bf9c bellard
#define CP0C1_IS   22
339 6af0bf9c bellard
#define CP0C1_IL   19
340 6af0bf9c bellard
#define CP0C1_IA   16
341 6af0bf9c bellard
#define CP0C1_DS   13
342 6af0bf9c bellard
#define CP0C1_DL   10
343 6af0bf9c bellard
#define CP0C1_DA   7
344 7a387fff ths
#define CP0C1_C2   6
345 7a387fff ths
#define CP0C1_MD   5
346 6af0bf9c bellard
#define CP0C1_PC   4
347 6af0bf9c bellard
#define CP0C1_WR   3
348 6af0bf9c bellard
#define CP0C1_CA   2
349 6af0bf9c bellard
#define CP0C1_EP   1
350 6af0bf9c bellard
#define CP0C1_FP   0
351 9c2149c8 ths
    int32_t CP0_Config2;
352 7a387fff ths
#define CP0C2_M    31
353 7a387fff ths
#define CP0C2_TU   28
354 7a387fff ths
#define CP0C2_TS   24
355 7a387fff ths
#define CP0C2_TL   20
356 7a387fff ths
#define CP0C2_TA   16
357 7a387fff ths
#define CP0C2_SU   12
358 7a387fff ths
#define CP0C2_SS   8
359 7a387fff ths
#define CP0C2_SL   4
360 7a387fff ths
#define CP0C2_SA   0
361 9c2149c8 ths
    int32_t CP0_Config3;
362 7a387fff ths
#define CP0C3_M    31
363 bbfa8f72 Nathan Froyd
#define CP0C3_ISA_ON_EXC 16
364 7a387fff ths
#define CP0C3_DSPP 10
365 7a387fff ths
#define CP0C3_LPA  7
366 7a387fff ths
#define CP0C3_VEIC 6
367 7a387fff ths
#define CP0C3_VInt 5
368 7a387fff ths
#define CP0C3_SP   4
369 7a387fff ths
#define CP0C3_MT   2
370 7a387fff ths
#define CP0C3_SM   1
371 7a387fff ths
#define CP0C3_TL   0
372 b4160af1 Petar Jovanovic
    uint32_t CP0_Config4;
373 b4160af1 Petar Jovanovic
    uint32_t CP0_Config4_rw_bitmask;
374 b4160af1 Petar Jovanovic
#define CP0C4_M    31
375 b4dd99a3 Petar Jovanovic
    uint32_t CP0_Config5;
376 b4dd99a3 Petar Jovanovic
    uint32_t CP0_Config5_rw_bitmask;
377 b4dd99a3 Petar Jovanovic
#define CP0C5_M          31
378 b4dd99a3 Petar Jovanovic
#define CP0C5_K          30
379 b4dd99a3 Petar Jovanovic
#define CP0C5_CV         29
380 b4dd99a3 Petar Jovanovic
#define CP0C5_EVA        28
381 b4dd99a3 Petar Jovanovic
#define CP0C5_MSAEn      27
382 b4dd99a3 Petar Jovanovic
#define CP0C5_UFR        2
383 b4dd99a3 Petar Jovanovic
#define CP0C5_NFExists   0
384 e397ee33 ths
    int32_t CP0_Config6;
385 e397ee33 ths
    int32_t CP0_Config7;
386 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
387 5499b6ff Aurelien Jarno
    target_ulong lladdr;
388 590bc601 Paul Brook
    target_ulong llval;
389 590bc601 Paul Brook
    target_ulong llnewval;
390 590bc601 Paul Brook
    target_ulong llreg;
391 2a6e32dd Aurelien Jarno
    target_ulong CP0_LLAddr_rw_bitmask;
392 2a6e32dd Aurelien Jarno
    int CP0_LLAddr_shift;
393 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
394 fd88b6ab ths
    int32_t CP0_WatchHi[8];
395 9c2149c8 ths
    target_ulong CP0_XContext;
396 9c2149c8 ths
    int32_t CP0_Framemask;
397 9c2149c8 ths
    int32_t CP0_Debug;
398 ead9360e ths
#define CP0DB_DBD  31
399 6af0bf9c bellard
#define CP0DB_DM   30
400 6af0bf9c bellard
#define CP0DB_LSNM 28
401 6af0bf9c bellard
#define CP0DB_Doze 27
402 6af0bf9c bellard
#define CP0DB_Halt 26
403 6af0bf9c bellard
#define CP0DB_CNT  25
404 6af0bf9c bellard
#define CP0DB_IBEP 24
405 6af0bf9c bellard
#define CP0DB_DBEP 21
406 6af0bf9c bellard
#define CP0DB_IEXI 20
407 6af0bf9c bellard
#define CP0DB_VER  15
408 6af0bf9c bellard
#define CP0DB_DEC  10
409 6af0bf9c bellard
#define CP0DB_SSt  8
410 6af0bf9c bellard
#define CP0DB_DINT 5
411 6af0bf9c bellard
#define CP0DB_DIB  4
412 6af0bf9c bellard
#define CP0DB_DDBS 3
413 6af0bf9c bellard
#define CP0DB_DDBL 2
414 6af0bf9c bellard
#define CP0DB_DBp  1
415 6af0bf9c bellard
#define CP0DB_DSS  0
416 c570fd16 ths
    target_ulong CP0_DEPC;
417 9c2149c8 ths
    int32_t CP0_Performance0;
418 9c2149c8 ths
    int32_t CP0_TagLo;
419 9c2149c8 ths
    int32_t CP0_DataLo;
420 9c2149c8 ths
    int32_t CP0_TagHi;
421 9c2149c8 ths
    int32_t CP0_DataHi;
422 c570fd16 ths
    target_ulong CP0_ErrorEPC;
423 9c2149c8 ths
    int32_t CP0_DESAVE;
424 b5dc7732 ths
    /* We waste some space so we can handle shadow registers like TCs. */
425 b5dc7732 ths
    TCState tcs[MIPS_SHADOW_SET_MAX];
426 f01be154 ths
    CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
427 5cbdb3a3 Stefan Weil
    /* QEMU */
428 6af0bf9c bellard
    int error_code;
429 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
430 6af0bf9c bellard
    /* TMASK defines different execution modes */
431 853c3240 Jia Liu
#define MIPS_HFLAG_TMASK  0xC07FF
432 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
433 623a930e ths
    /* The KSU flags must be the lowest bits in hflags. The flag order
434 623a930e ths
       must be the same as defined for CP0 Status. This allows to use
435 623a930e ths
       the bits as the value of mmu_idx. */
436 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
437 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
438 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
439 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
440 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
441 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
442 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
443 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
444 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
445 b8aa4598 ths
    /* True if the MIPS IV COP1X instructions can be used.  This also
446 b8aa4598 ths
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
447 b8aa4598 ths
       and RSQRT.D.  */
448 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
449 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
450 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_UX     0x00200 /* 64-bit user mode                   */
451 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
452 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_M16_SHIFT 10
453 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
454 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
455 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
456 4ad40f36 bellard
     * this from three bits to two.  */
457 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK_BASE  0x03800
458 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
459 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
460 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
461 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
462 79ef2c4c Nathan Froyd
    /* Extra flags about the current pending branch.  */
463 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK_EXT 0x3C000
464 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
465 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
466 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
467 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BX     0x20000 /* branch exchanges execution mode    */
468 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
469 853c3240 Jia Liu
    /* MIPS DSP resources access. */
470 853c3240 Jia Liu
#define MIPS_HFLAG_DSP   0x40000  /* Enable access to MIPS DSP resources. */
471 853c3240 Jia Liu
#define MIPS_HFLAG_DSPR2 0x80000  /* Enable access to MIPS DSPR2 resources. */
472 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
473 1ba74fb8 aurel32
    target_ulong bcond;          /* Branch condition (if needed)       */
474 a316d335 bellard
475 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
476 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
477 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
478 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
479 e189e748 ths
    int insn_flags; /* Supported instruction set */
480 7a387fff ths
481 0eaef5aa ths
    target_ulong tls_value; /* For usermode emulation */
482 6f5b89a0 ths
483 a316d335 bellard
    CPU_COMMON
484 6ae81775 ths
485 51cc2e78 Blue Swirl
    CPUMIPSMVPContext *mvp;
486 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
487 51cc2e78 Blue Swirl
    CPUMIPSTLBContext *tlb;
488 3c7b48b7 Paul Brook
#endif
489 51cc2e78 Blue Swirl
490 c227f099 Anthony Liguori
    const mips_def_t *cpu_model;
491 33ac7f16 ths
    void *irq[8];
492 1246b259 Stefan Weil
    QEMUTimer *timer; /* Internal timer */
493 6af0bf9c bellard
};
494 6af0bf9c bellard
495 0f71a709 Andreas Färber
#include "cpu-qom.h"
496 0f71a709 Andreas Färber
497 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
498 a8170e5e Avi Kivity
int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
499 29929e34 ths
                        target_ulong address, int rw, int access_type);
500 a8170e5e Avi Kivity
int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
501 29929e34 ths
                           target_ulong address, int rw, int access_type);
502 a8170e5e Avi Kivity
int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
503 29929e34 ths
                     target_ulong address, int rw, int access_type);
504 895c2d04 Blue Swirl
void r4k_helper_tlbwi(CPUMIPSState *env);
505 895c2d04 Blue Swirl
void r4k_helper_tlbwr(CPUMIPSState *env);
506 895c2d04 Blue Swirl
void r4k_helper_tlbp(CPUMIPSState *env);
507 895c2d04 Blue Swirl
void r4k_helper_tlbr(CPUMIPSState *env);
508 33d68b5f ths
509 c658b94f Andreas Färber
void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
510 c658b94f Andreas Färber
                                bool is_write, bool is_exec, int unused,
511 c658b94f Andreas Färber
                                unsigned size);
512 3c7b48b7 Paul Brook
#endif
513 3c7b48b7 Paul Brook
514 9a78eead Stefan Weil
void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
515 647de6ca ths
516 9467d44c ths
#define cpu_exec cpu_mips_exec
517 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
518 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
519 c732abe2 j_mayer
#define cpu_list mips_cpu_list
520 9467d44c ths
521 084d0497 Richard Henderson
extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
522 084d0497 Richard Henderson
extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
523 084d0497 Richard Henderson
524 b3c7724c pbrook
#define CPU_SAVE_VERSION 3
525 b3c7724c pbrook
526 623a930e ths
/* MMU modes definitions. We carefully match the indices with our
527 623a930e ths
   hflags layout. */
528 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
529 623a930e ths
#define MMU_MODE1_SUFFIX _super
530 623a930e ths
#define MMU_MODE2_SUFFIX _user
531 623a930e ths
#define MMU_USER_IDX 2
532 7db13fae Andreas Färber
static inline int cpu_mmu_index (CPUMIPSState *env)
533 6ebbf390 j_mayer
{
534 623a930e ths
    return env->hflags & MIPS_HFLAG_KSU;
535 6ebbf390 j_mayer
}
536 6ebbf390 j_mayer
537 7db13fae Andreas Färber
static inline int cpu_mips_hw_interrupts_pending(CPUMIPSState *env)
538 138afb02 Edgar E. Iglesias
{
539 138afb02 Edgar E. Iglesias
    int32_t pending;
540 138afb02 Edgar E. Iglesias
    int32_t status;
541 138afb02 Edgar E. Iglesias
    int r;
542 138afb02 Edgar E. Iglesias
543 4cdc1cd1 Aurelien Jarno
    if (!(env->CP0_Status & (1 << CP0St_IE)) ||
544 4cdc1cd1 Aurelien Jarno
        (env->CP0_Status & (1 << CP0St_EXL)) ||
545 4cdc1cd1 Aurelien Jarno
        (env->CP0_Status & (1 << CP0St_ERL)) ||
546 344eecf6 Edgar E. Iglesias
        /* Note that the TCStatus IXMT field is initialized to zero,
547 344eecf6 Edgar E. Iglesias
           and only MT capable cores can set it to one. So we don't
548 344eecf6 Edgar E. Iglesias
           need to check for MT capabilities here.  */
549 344eecf6 Edgar E. Iglesias
        (env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)) ||
550 4cdc1cd1 Aurelien Jarno
        (env->hflags & MIPS_HFLAG_DM)) {
551 4cdc1cd1 Aurelien Jarno
        /* Interrupts are disabled */
552 4cdc1cd1 Aurelien Jarno
        return 0;
553 4cdc1cd1 Aurelien Jarno
    }
554 4cdc1cd1 Aurelien Jarno
555 138afb02 Edgar E. Iglesias
    pending = env->CP0_Cause & CP0Ca_IP_mask;
556 138afb02 Edgar E. Iglesias
    status = env->CP0_Status & CP0Ca_IP_mask;
557 138afb02 Edgar E. Iglesias
558 138afb02 Edgar E. Iglesias
    if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
559 138afb02 Edgar E. Iglesias
        /* A MIPS configured with a vectorizing external interrupt controller
560 138afb02 Edgar E. Iglesias
           will feed a vector into the Cause pending lines. The core treats
561 138afb02 Edgar E. Iglesias
           the status lines as a vector level, not as indiviual masks.  */
562 138afb02 Edgar E. Iglesias
        r = pending > status;
563 138afb02 Edgar E. Iglesias
    } else {
564 138afb02 Edgar E. Iglesias
        /* A MIPS configured with compatibility or VInt (Vectored Interrupts)
565 138afb02 Edgar E. Iglesias
           treats the pending lines as individual interrupt lines, the status
566 138afb02 Edgar E. Iglesias
           lines are individual masks.  */
567 138afb02 Edgar E. Iglesias
        r = pending & status;
568 138afb02 Edgar E. Iglesias
    }
569 138afb02 Edgar E. Iglesias
    return r;
570 138afb02 Edgar E. Iglesias
}
571 138afb02 Edgar E. Iglesias
572 022c62cb Paolo Bonzini
#include "exec/cpu-all.h"
573 6af0bf9c bellard
574 6af0bf9c bellard
/* Memory access type :
575 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
576 6af0bf9c bellard
 */
577 6af0bf9c bellard
enum {
578 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
579 6af0bf9c bellard
    ACCESS_USER  = 0x00,
580 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
581 6af0bf9c bellard
    /* 1 bit to indicate direction */
582 6af0bf9c bellard
    ACCESS_STORE = 0x02,
583 6af0bf9c bellard
    /* Type of instruction that generated the access */
584 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
585 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
586 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
587 6af0bf9c bellard
};
588 6af0bf9c bellard
589 6af0bf9c bellard
/* Exceptions */
590 6af0bf9c bellard
enum {
591 6af0bf9c bellard
    EXCP_NONE          = -1,
592 6af0bf9c bellard
    EXCP_RESET         = 0,
593 6af0bf9c bellard
    EXCP_SRESET,
594 6af0bf9c bellard
    EXCP_DSS,
595 6af0bf9c bellard
    EXCP_DINT,
596 14e51cc7 ths
    EXCP_DDBL,
597 14e51cc7 ths
    EXCP_DDBS,
598 6af0bf9c bellard
    EXCP_NMI,
599 6af0bf9c bellard
    EXCP_MCHECK,
600 14e51cc7 ths
    EXCP_EXT_INTERRUPT, /* 8 */
601 6af0bf9c bellard
    EXCP_DFWATCH,
602 14e51cc7 ths
    EXCP_DIB,
603 6af0bf9c bellard
    EXCP_IWATCH,
604 6af0bf9c bellard
    EXCP_AdEL,
605 6af0bf9c bellard
    EXCP_AdES,
606 6af0bf9c bellard
    EXCP_TLBF,
607 6af0bf9c bellard
    EXCP_IBE,
608 14e51cc7 ths
    EXCP_DBp, /* 16 */
609 6af0bf9c bellard
    EXCP_SYSCALL,
610 14e51cc7 ths
    EXCP_BREAK,
611 4ad40f36 bellard
    EXCP_CpU,
612 6af0bf9c bellard
    EXCP_RI,
613 6af0bf9c bellard
    EXCP_OVERFLOW,
614 6af0bf9c bellard
    EXCP_TRAP,
615 5a5012ec ths
    EXCP_FPE,
616 14e51cc7 ths
    EXCP_DWATCH, /* 24 */
617 6af0bf9c bellard
    EXCP_LTLBL,
618 6af0bf9c bellard
    EXCP_TLBL,
619 6af0bf9c bellard
    EXCP_TLBS,
620 6af0bf9c bellard
    EXCP_DBE,
621 ead9360e ths
    EXCP_THREAD,
622 14e51cc7 ths
    EXCP_MDMX,
623 14e51cc7 ths
    EXCP_C2E,
624 14e51cc7 ths
    EXCP_CACHE, /* 32 */
625 853c3240 Jia Liu
    EXCP_DSPDIS,
626 14e51cc7 ths
627 853c3240 Jia Liu
    EXCP_LAST = EXCP_DSPDIS,
628 6af0bf9c bellard
};
629 590bc601 Paul Brook
/* Dummy exception for conditional stores.  */
630 590bc601 Paul Brook
#define EXCP_SC 0x100
631 6af0bf9c bellard
632 f249412c Edgar E. Iglesias
/*
633 f249412c Edgar E. Iglesias
 * This is an interrnally generated WAKE request line.
634 f249412c Edgar E. Iglesias
 * It is driven by the CPU itself. Raised when the MT
635 f249412c Edgar E. Iglesias
 * block wants to wake a VPE from an inactive state and
636 f249412c Edgar E. Iglesias
 * cleared when VPE goes from active to inactive.
637 f249412c Edgar E. Iglesias
 */
638 f249412c Edgar E. Iglesias
#define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
639 f249412c Edgar E. Iglesias
640 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
641 78ce64f4 Andreas Färber
void mips_tcg_init(void);
642 30bf942d Andreas Färber
MIPSCPU *cpu_mips_init(const char *cpu_model);
643 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
644 6af0bf9c bellard
645 30bf942d Andreas Färber
static inline CPUMIPSState *cpu_init(const char *cpu_model)
646 30bf942d Andreas Färber
{
647 30bf942d Andreas Färber
    MIPSCPU *cpu = cpu_mips_init(cpu_model);
648 30bf942d Andreas Färber
    if (cpu == NULL) {
649 30bf942d Andreas Färber
        return NULL;
650 30bf942d Andreas Färber
    }
651 30bf942d Andreas Färber
    return &cpu->env;
652 30bf942d Andreas Färber
}
653 30bf942d Andreas Färber
654 b7e516ce Andreas Färber
/* TODO QOM'ify CPU reset and remove */
655 b7e516ce Andreas Färber
void cpu_state_reset(CPUMIPSState *s);
656 b7e516ce Andreas Färber
657 f9480ffc ths
/* mips_timer.c */
658 7db13fae Andreas Färber
uint32_t cpu_mips_get_random (CPUMIPSState *env);
659 7db13fae Andreas Färber
uint32_t cpu_mips_get_count (CPUMIPSState *env);
660 7db13fae Andreas Färber
void cpu_mips_store_count (CPUMIPSState *env, uint32_t value);
661 7db13fae Andreas Färber
void cpu_mips_store_compare (CPUMIPSState *env, uint32_t value);
662 7db13fae Andreas Färber
void cpu_mips_start_count(CPUMIPSState *env);
663 7db13fae Andreas Färber
void cpu_mips_stop_count(CPUMIPSState *env);
664 f9480ffc ths
665 5dc5d9f0 Aurelien Jarno
/* mips_int.c */
666 7db13fae Andreas Färber
void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
667 5dc5d9f0 Aurelien Jarno
668 f9480ffc ths
/* helper.c */
669 7db13fae Andreas Färber
int cpu_mips_handle_mmu_fault (CPUMIPSState *env, target_ulong address, int rw,
670 97b348e7 Blue Swirl
                               int mmu_idx);
671 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_mips_handle_mmu_fault
672 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
673 7db13fae Andreas Färber
void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra);
674 a8170e5e Avi Kivity
hwaddr cpu_mips_translate_address (CPUMIPSState *env, target_ulong address,
675 c36bbb28 Aurelien Jarno
                                               int rw);
676 3c7b48b7 Paul Brook
#endif
677 1239b472 Kwok Cheung Yeung
target_ulong exception_resume_pc (CPUMIPSState *env);
678 f9480ffc ths
679 7db13fae Andreas Färber
static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
680 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
681 6b917547 aliguori
{
682 6b917547 aliguori
    *pc = env->active_tc.PC;
683 6b917547 aliguori
    *cs_base = 0;
684 6b917547 aliguori
    *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
685 6b917547 aliguori
}
686 6b917547 aliguori
687 7db13fae Andreas Färber
static inline int mips_vpe_active(CPUMIPSState *env)
688 f249412c Edgar E. Iglesias
{
689 f249412c Edgar E. Iglesias
    int active = 1;
690 f249412c Edgar E. Iglesias
691 f249412c Edgar E. Iglesias
    /* Check that the VPE is enabled.  */
692 f249412c Edgar E. Iglesias
    if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) {
693 f249412c Edgar E. Iglesias
        active = 0;
694 f249412c Edgar E. Iglesias
    }
695 4abf79a4 Dong Xu Wang
    /* Check that the VPE is activated.  */
696 f249412c Edgar E. Iglesias
    if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) {
697 f249412c Edgar E. Iglesias
        active = 0;
698 f249412c Edgar E. Iglesias
    }
699 f249412c Edgar E. Iglesias
700 f249412c Edgar E. Iglesias
    /* Now verify that there are active thread contexts in the VPE.
701 f249412c Edgar E. Iglesias

702 f249412c Edgar E. Iglesias
       This assumes the CPU model will internally reschedule threads
703 f249412c Edgar E. Iglesias
       if the active one goes to sleep. If there are no threads available
704 f249412c Edgar E. Iglesias
       the active one will be in a sleeping state, and we can turn off
705 f249412c Edgar E. Iglesias
       the entire VPE.  */
706 f249412c Edgar E. Iglesias
    if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) {
707 f249412c Edgar E. Iglesias
        /* TC is not activated.  */
708 f249412c Edgar E. Iglesias
        active = 0;
709 f249412c Edgar E. Iglesias
    }
710 f249412c Edgar E. Iglesias
    if (env->active_tc.CP0_TCHalt & 1) {
711 f249412c Edgar E. Iglesias
        /* TC is in halt state.  */
712 f249412c Edgar E. Iglesias
        active = 0;
713 f249412c Edgar E. Iglesias
    }
714 f249412c Edgar E. Iglesias
715 f249412c Edgar E. Iglesias
    return active;
716 f249412c Edgar E. Iglesias
}
717 f249412c Edgar E. Iglesias
718 3993c6bd Andreas Färber
static inline bool cpu_has_work(CPUState *cpu)
719 f081c76c Blue Swirl
{
720 3993c6bd Andreas Färber
    CPUMIPSState *env = &MIPS_CPU(cpu)->env;
721 3993c6bd Andreas Färber
    bool has_work = false;
722 f081c76c Blue Swirl
723 f081c76c Blue Swirl
    /* It is implementation dependent if non-enabled interrupts
724 f081c76c Blue Swirl
       wake-up the CPU, however most of the implementations only
725 f081c76c Blue Swirl
       check for interrupts that can be taken. */
726 259186a7 Andreas Färber
    if ((cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
727 f081c76c Blue Swirl
        cpu_mips_hw_interrupts_pending(env)) {
728 3993c6bd Andreas Färber
        has_work = true;
729 f081c76c Blue Swirl
    }
730 f081c76c Blue Swirl
731 f249412c Edgar E. Iglesias
    /* MIPS-MT has the ability to halt the CPU.  */
732 f249412c Edgar E. Iglesias
    if (env->CP0_Config3 & (1 << CP0C3_MT)) {
733 f249412c Edgar E. Iglesias
        /* The QEMU model will issue an _WAKE request whenever the CPUs
734 f249412c Edgar E. Iglesias
           should be woken up.  */
735 259186a7 Andreas Färber
        if (cpu->interrupt_request & CPU_INTERRUPT_WAKE) {
736 3993c6bd Andreas Färber
            has_work = true;
737 f249412c Edgar E. Iglesias
        }
738 f249412c Edgar E. Iglesias
739 f249412c Edgar E. Iglesias
        if (!mips_vpe_active(env)) {
740 3993c6bd Andreas Färber
            has_work = false;
741 f249412c Edgar E. Iglesias
        }
742 f249412c Edgar E. Iglesias
    }
743 f081c76c Blue Swirl
    return has_work;
744 f081c76c Blue Swirl
}
745 f081c76c Blue Swirl
746 022c62cb Paolo Bonzini
#include "exec/exec-all.h"
747 f081c76c Blue Swirl
748 03e6e501 Maciej W. Rozycki
static inline void compute_hflags(CPUMIPSState *env)
749 03e6e501 Maciej W. Rozycki
{
750 03e6e501 Maciej W. Rozycki
    env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 |
751 03e6e501 Maciej W. Rozycki
                     MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU |
752 e1a4019c Eric Johnson
                     MIPS_HFLAG_UX | MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2);
753 03e6e501 Maciej W. Rozycki
    if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
754 03e6e501 Maciej W. Rozycki
        !(env->CP0_Status & (1 << CP0St_ERL)) &&
755 03e6e501 Maciej W. Rozycki
        !(env->hflags & MIPS_HFLAG_DM)) {
756 03e6e501 Maciej W. Rozycki
        env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU;
757 03e6e501 Maciej W. Rozycki
    }
758 03e6e501 Maciej W. Rozycki
#if defined(TARGET_MIPS64)
759 03e6e501 Maciej W. Rozycki
    if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) ||
760 03e6e501 Maciej W. Rozycki
        (env->CP0_Status & (1 << CP0St_PX)) ||
761 03e6e501 Maciej W. Rozycki
        (env->CP0_Status & (1 << CP0St_UX))) {
762 03e6e501 Maciej W. Rozycki
        env->hflags |= MIPS_HFLAG_64;
763 03e6e501 Maciej W. Rozycki
    }
764 03e6e501 Maciej W. Rozycki
    if (env->CP0_Status & (1 << CP0St_UX)) {
765 03e6e501 Maciej W. Rozycki
        env->hflags |= MIPS_HFLAG_UX;
766 03e6e501 Maciej W. Rozycki
    }
767 03e6e501 Maciej W. Rozycki
#endif
768 03e6e501 Maciej W. Rozycki
    if ((env->CP0_Status & (1 << CP0St_CU0)) ||
769 03e6e501 Maciej W. Rozycki
        !(env->hflags & MIPS_HFLAG_KSU)) {
770 03e6e501 Maciej W. Rozycki
        env->hflags |= MIPS_HFLAG_CP0;
771 03e6e501 Maciej W. Rozycki
    }
772 03e6e501 Maciej W. Rozycki
    if (env->CP0_Status & (1 << CP0St_CU1)) {
773 03e6e501 Maciej W. Rozycki
        env->hflags |= MIPS_HFLAG_FPU;
774 03e6e501 Maciej W. Rozycki
    }
775 03e6e501 Maciej W. Rozycki
    if (env->CP0_Status & (1 << CP0St_FR)) {
776 03e6e501 Maciej W. Rozycki
        env->hflags |= MIPS_HFLAG_F64;
777 03e6e501 Maciej W. Rozycki
    }
778 853c3240 Jia Liu
    if (env->insn_flags & ASE_DSPR2) {
779 853c3240 Jia Liu
        /* Enables access MIPS DSP resources, now our cpu is DSP ASER2,
780 853c3240 Jia Liu
           so enable to access DSPR2 resources. */
781 853c3240 Jia Liu
        if (env->CP0_Status & (1 << CP0St_MX)) {
782 853c3240 Jia Liu
            env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2;
783 853c3240 Jia Liu
        }
784 853c3240 Jia Liu
785 853c3240 Jia Liu
    } else if (env->insn_flags & ASE_DSP) {
786 853c3240 Jia Liu
        /* Enables access MIPS DSP resources, now our cpu is DSP ASE,
787 853c3240 Jia Liu
           so enable to access DSP resources. */
788 853c3240 Jia Liu
        if (env->CP0_Status & (1 << CP0St_MX)) {
789 853c3240 Jia Liu
            env->hflags |= MIPS_HFLAG_DSP;
790 853c3240 Jia Liu
        }
791 853c3240 Jia Liu
792 853c3240 Jia Liu
    }
793 03e6e501 Maciej W. Rozycki
    if (env->insn_flags & ISA_MIPS32R2) {
794 03e6e501 Maciej W. Rozycki
        if (env->active_fpu.fcr0 & (1 << FCR0_F64)) {
795 03e6e501 Maciej W. Rozycki
            env->hflags |= MIPS_HFLAG_COP1X;
796 03e6e501 Maciej W. Rozycki
        }
797 03e6e501 Maciej W. Rozycki
    } else if (env->insn_flags & ISA_MIPS32) {
798 03e6e501 Maciej W. Rozycki
        if (env->hflags & MIPS_HFLAG_64) {
799 03e6e501 Maciej W. Rozycki
            env->hflags |= MIPS_HFLAG_COP1X;
800 03e6e501 Maciej W. Rozycki
        }
801 03e6e501 Maciej W. Rozycki
    } else if (env->insn_flags & ISA_MIPS4) {
802 03e6e501 Maciej W. Rozycki
        /* All supported MIPS IV CPUs use the XX (CU3) to enable
803 03e6e501 Maciej W. Rozycki
           and disable the MIPS IV extensions to the MIPS III ISA.
804 03e6e501 Maciej W. Rozycki
           Some other MIPS IV CPUs ignore the bit, so the check here
805 03e6e501 Maciej W. Rozycki
           would be too restrictive for them.  */
806 03e6e501 Maciej W. Rozycki
        if (env->CP0_Status & (1 << CP0St_CU3)) {
807 03e6e501 Maciej W. Rozycki
            env->hflags |= MIPS_HFLAG_COP1X;
808 03e6e501 Maciej W. Rozycki
        }
809 03e6e501 Maciej W. Rozycki
    }
810 03e6e501 Maciej W. Rozycki
}
811 03e6e501 Maciej W. Rozycki
812 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */