Statistics
| Branch: | Revision:

root / hw / ppc_prep.c @ 0200db65

History | View | Annotate | Download (21.7 kB)

1 9a64fbe4 bellard
/*
2 a541f297 bellard
 * QEMU PPC PREP hardware System Emulator
3 5fafdf24 ths
 *
4 47103572 j_mayer
 * Copyright (c) 2003-2007 Jocelyn Mayer
5 5fafdf24 ths
 *
6 a541f297 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 a541f297 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 a541f297 bellard
 * in the Software without restriction, including without limitation the rights
9 a541f297 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 a541f297 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 a541f297 bellard
 * furnished to do so, subject to the following conditions:
12 a541f297 bellard
 *
13 a541f297 bellard
 * The above copyright notice and this permission notice shall be included in
14 a541f297 bellard
 * all copies or substantial portions of the Software.
15 a541f297 bellard
 *
16 a541f297 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 a541f297 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 a541f297 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 a541f297 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 a541f297 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 a541f297 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 a541f297 bellard
 * THE SOFTWARE.
23 9a64fbe4 bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "nvram.h"
26 87ecb68b pbrook
#include "pc.h"
27 87ecb68b pbrook
#include "fdc.h"
28 87ecb68b pbrook
#include "net.h"
29 87ecb68b pbrook
#include "sysemu.h"
30 87ecb68b pbrook
#include "isa.h"
31 87ecb68b pbrook
#include "pci.h"
32 18e08a55 Michael S. Tsirkin
#include "prep_pci.h"
33 18e08a55 Michael S. Tsirkin
#include "usb-ohci.h"
34 87ecb68b pbrook
#include "ppc.h"
35 87ecb68b pbrook
#include "boards.h"
36 3b3fb322 blueswir1
#include "qemu-log.h"
37 ec82026c Gerd Hoffmann
#include "ide.h"
38 ca20cf32 Blue Swirl
#include "loader.h"
39 1d914fa0 Isaku Yamahata
#include "mc146818rtc.h"
40 2446333c Blue Swirl
#include "blockdev.h"
41 1e39101c Avi Kivity
#include "exec-memory.h"
42 9fddaa0c bellard
43 9a64fbe4 bellard
//#define HARD_DEBUG_PPC_IO
44 a541f297 bellard
//#define DEBUG_PPC_IO
45 9a64fbe4 bellard
46 fe33cc71 j_mayer
/* SMP is not enabled, for now */
47 fe33cc71 j_mayer
#define MAX_CPUS 1
48 fe33cc71 j_mayer
49 e4bcb14c ths
#define MAX_IDE_BUS 2
50 e4bcb14c ths
51 bba831e8 Paul Brook
#define BIOS_SIZE (1024 * 1024)
52 b6b8bd18 bellard
#define BIOS_FILENAME "ppc_rom.bin"
53 b6b8bd18 bellard
#define KERNEL_LOAD_ADDR 0x01000000
54 b6b8bd18 bellard
#define INITRD_LOAD_ADDR 0x01800000
55 64201201 bellard
56 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
57 9a64fbe4 bellard
#define DEBUG_PPC_IO
58 9a64fbe4 bellard
#endif
59 9a64fbe4 bellard
60 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO)
61 001faf32 Blue Swirl
#define PPC_IO_DPRINTF(fmt, ...)                         \
62 9a64fbe4 bellard
do {                                                     \
63 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_IOPORT)) {            \
64 001faf32 Blue Swirl
        qemu_log("%s: " fmt, __func__ , ## __VA_ARGS__); \
65 9a64fbe4 bellard
    } else {                                             \
66 001faf32 Blue Swirl
        printf("%s : " fmt, __func__ , ## __VA_ARGS__);  \
67 9a64fbe4 bellard
    }                                                    \
68 9a64fbe4 bellard
} while (0)
69 9a64fbe4 bellard
#elif defined (DEBUG_PPC_IO)
70 0bf9e31a Blue Swirl
#define PPC_IO_DPRINTF(fmt, ...) \
71 0bf9e31a Blue Swirl
qemu_log_mask(CPU_LOG_IOPORT, fmt, ## __VA_ARGS__)
72 9a64fbe4 bellard
#else
73 001faf32 Blue Swirl
#define PPC_IO_DPRINTF(fmt, ...) do { } while (0)
74 9a64fbe4 bellard
#endif
75 9a64fbe4 bellard
76 64201201 bellard
/* Constants for devices init */
77 a541f297 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
78 a541f297 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
79 a541f297 bellard
static const int ide_irq[2] = { 13, 13 };
80 a541f297 bellard
81 a541f297 bellard
#define NE2000_NB_MAX 6
82 a541f297 bellard
83 a541f297 bellard
static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
84 a541f297 bellard
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
85 9a64fbe4 bellard
86 64d7e9a4 Blue Swirl
//static ISADevice *pit;
87 64201201 bellard
88 64201201 bellard
/* ISA IO ports bridge */
89 9a64fbe4 bellard
#define PPC_IO_BASE 0x80000000
90 9a64fbe4 bellard
91 b1d8e52e blueswir1
#if 0
92 64201201 bellard
/* Speaker port 0x61 */
93 b1d8e52e blueswir1
static int speaker_data_on;
94 b1d8e52e blueswir1
static int dummy_refresh_clock;
95 b1d8e52e blueswir1
#endif
96 64201201 bellard
97 36081602 j_mayer
static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
98 9a64fbe4 bellard
{
99 a541f297 bellard
#if 0
100 64201201 bellard
    speaker_data_on = (val >> 1) & 1;
101 64201201 bellard
    pit_set_gate(pit, 2, val & 1);
102 a541f297 bellard
#endif
103 9a64fbe4 bellard
}
104 9a64fbe4 bellard
105 47103572 j_mayer
static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
106 9a64fbe4 bellard
{
107 a541f297 bellard
#if 0
108 64201201 bellard
    int out;
109 74475455 Paolo Bonzini
    out = pit_get_out(pit, 2, qemu_get_clock_ns(vm_clock));
110 64201201 bellard
    dummy_refresh_clock ^= 1;
111 64201201 bellard
    return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
112 47103572 j_mayer
        (dummy_refresh_clock << 4);
113 a541f297 bellard
#endif
114 64201201 bellard
    return 0;
115 9a64fbe4 bellard
}
116 9a64fbe4 bellard
117 64201201 bellard
/* PCI intack register */
118 64201201 bellard
/* Read-only register (?) */
119 47103572 j_mayer
static void _PPC_intack_write (void *opaque,
120 c227f099 Anthony Liguori
                               target_phys_addr_t addr, uint32_t value)
121 64201201 bellard
{
122 90e189ec Blue Swirl
#if 0
123 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
124 90e189ec Blue Swirl
           value);
125 90e189ec Blue Swirl
#endif
126 64201201 bellard
}
127 64201201 bellard
128 c227f099 Anthony Liguori
static inline uint32_t _PPC_intack_read(target_phys_addr_t addr)
129 64201201 bellard
{
130 64201201 bellard
    uint32_t retval = 0;
131 64201201 bellard
132 4dd8c138 aurel32
    if ((addr & 0xf) == 0)
133 3de388f6 bellard
        retval = pic_intack_read(isa_pic);
134 90e189ec Blue Swirl
#if 0
135 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
136 90e189ec Blue Swirl
           retval);
137 90e189ec Blue Swirl
#endif
138 64201201 bellard
139 64201201 bellard
    return retval;
140 64201201 bellard
}
141 64201201 bellard
142 c227f099 Anthony Liguori
static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
143 64201201 bellard
{
144 64201201 bellard
    return _PPC_intack_read(addr);
145 64201201 bellard
}
146 64201201 bellard
147 c227f099 Anthony Liguori
static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
148 9a64fbe4 bellard
{
149 64201201 bellard
    return _PPC_intack_read(addr);
150 9a64fbe4 bellard
}
151 9a64fbe4 bellard
152 c227f099 Anthony Liguori
static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
153 9a64fbe4 bellard
{
154 64201201 bellard
    return _PPC_intack_read(addr);
155 9a64fbe4 bellard
}
156 9a64fbe4 bellard
157 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_intack_write[] = {
158 64201201 bellard
    &_PPC_intack_write,
159 64201201 bellard
    &_PPC_intack_write,
160 64201201 bellard
    &_PPC_intack_write,
161 64201201 bellard
};
162 64201201 bellard
163 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_intack_read[] = {
164 64201201 bellard
    &PPC_intack_readb,
165 64201201 bellard
    &PPC_intack_readw,
166 64201201 bellard
    &PPC_intack_readl,
167 64201201 bellard
};
168 64201201 bellard
169 64201201 bellard
/* PowerPC control and status registers */
170 64201201 bellard
#if 0 // Not used
171 64201201 bellard
static struct {
172 64201201 bellard
    /* IDs */
173 64201201 bellard
    uint32_t veni_devi;
174 64201201 bellard
    uint32_t revi;
175 64201201 bellard
    /* Control and status */
176 64201201 bellard
    uint32_t gcsr;
177 64201201 bellard
    uint32_t xcfr;
178 64201201 bellard
    uint32_t ct32;
179 64201201 bellard
    uint32_t mcsr;
180 64201201 bellard
    /* General purpose registers */
181 64201201 bellard
    uint32_t gprg[6];
182 64201201 bellard
    /* Exceptions */
183 64201201 bellard
    uint32_t feen;
184 64201201 bellard
    uint32_t fest;
185 64201201 bellard
    uint32_t fema;
186 64201201 bellard
    uint32_t fecl;
187 64201201 bellard
    uint32_t eeen;
188 64201201 bellard
    uint32_t eest;
189 64201201 bellard
    uint32_t eecl;
190 64201201 bellard
    uint32_t eeint;
191 64201201 bellard
    uint32_t eemck0;
192 64201201 bellard
    uint32_t eemck1;
193 64201201 bellard
    /* Error diagnostic */
194 64201201 bellard
} XCSR;
195 64201201 bellard

196 36081602 j_mayer
static void PPC_XCSR_writeb (void *opaque,
197 c227f099 Anthony Liguori
                             target_phys_addr_t addr, uint32_t value)
198 64201201 bellard
{
199 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
200 90e189ec Blue Swirl
           value);
201 64201201 bellard
}
202 64201201 bellard

203 36081602 j_mayer
static void PPC_XCSR_writew (void *opaque,
204 c227f099 Anthony Liguori
                             target_phys_addr_t addr, uint32_t value)
205 9a64fbe4 bellard
{
206 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
207 90e189ec Blue Swirl
           value);
208 9a64fbe4 bellard
}
209 9a64fbe4 bellard

210 36081602 j_mayer
static void PPC_XCSR_writel (void *opaque,
211 c227f099 Anthony Liguori
                             target_phys_addr_t addr, uint32_t value)
212 9a64fbe4 bellard
{
213 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
214 90e189ec Blue Swirl
           value);
215 9a64fbe4 bellard
}
216 9a64fbe4 bellard

217 c227f099 Anthony Liguori
static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
218 64201201 bellard
{
219 64201201 bellard
    uint32_t retval = 0;
220 9a64fbe4 bellard

221 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
222 90e189ec Blue Swirl
           retval);
223 9a64fbe4 bellard

224 64201201 bellard
    return retval;
225 64201201 bellard
}
226 64201201 bellard

227 c227f099 Anthony Liguori
static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
228 9a64fbe4 bellard
{
229 64201201 bellard
    uint32_t retval = 0;
230 64201201 bellard

231 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
232 90e189ec Blue Swirl
           retval);
233 64201201 bellard

234 64201201 bellard
    return retval;
235 9a64fbe4 bellard
}
236 9a64fbe4 bellard

237 c227f099 Anthony Liguori
static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
238 9a64fbe4 bellard
{
239 9a64fbe4 bellard
    uint32_t retval = 0;
240 9a64fbe4 bellard

241 90e189ec Blue Swirl
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
242 90e189ec Blue Swirl
           retval);
243 9a64fbe4 bellard

244 9a64fbe4 bellard
    return retval;
245 9a64fbe4 bellard
}
246 9a64fbe4 bellard

247 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_XCSR_write[] = {
248 64201201 bellard
    &PPC_XCSR_writeb,
249 64201201 bellard
    &PPC_XCSR_writew,
250 64201201 bellard
    &PPC_XCSR_writel,
251 9a64fbe4 bellard
};
252 9a64fbe4 bellard

253 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_XCSR_read[] = {
254 64201201 bellard
    &PPC_XCSR_readb,
255 64201201 bellard
    &PPC_XCSR_readw,
256 64201201 bellard
    &PPC_XCSR_readl,
257 9a64fbe4 bellard
};
258 b6b8bd18 bellard
#endif
259 9a64fbe4 bellard
260 64201201 bellard
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
261 c227f099 Anthony Liguori
typedef struct sysctrl_t {
262 c4781a51 j_mayer
    qemu_irq reset_irq;
263 43a34704 Blue Swirl
    M48t59State *nvram;
264 64201201 bellard
    uint8_t state;
265 64201201 bellard
    uint8_t syscontrol;
266 64201201 bellard
    uint8_t fake_io[2];
267 da9b266b bellard
    int contiguous_map;
268 fb3444b8 bellard
    int endian;
269 c227f099 Anthony Liguori
} sysctrl_t;
270 9a64fbe4 bellard
271 64201201 bellard
enum {
272 64201201 bellard
    STATE_HARDFILE = 0x01,
273 9a64fbe4 bellard
};
274 9a64fbe4 bellard
275 c227f099 Anthony Liguori
static sysctrl_t *sysctrl;
276 9a64fbe4 bellard
277 a541f297 bellard
static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
278 9a64fbe4 bellard
{
279 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
280 64201201 bellard
281 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
282 aae9366a j_mayer
                   val);
283 64201201 bellard
    sysctrl->fake_io[addr - 0x0398] = val;
284 9a64fbe4 bellard
}
285 9a64fbe4 bellard
286 a541f297 bellard
static uint32_t PREP_io_read (void *opaque, uint32_t addr)
287 9a64fbe4 bellard
{
288 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
289 9a64fbe4 bellard
290 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
291 64201201 bellard
                   sysctrl->fake_io[addr - 0x0398]);
292 64201201 bellard
    return sysctrl->fake_io[addr - 0x0398];
293 64201201 bellard
}
294 9a64fbe4 bellard
295 a541f297 bellard
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
296 9a64fbe4 bellard
{
297 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
298 64201201 bellard
299 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n",
300 aae9366a j_mayer
                   addr - PPC_IO_BASE, val);
301 9a64fbe4 bellard
    switch (addr) {
302 9a64fbe4 bellard
    case 0x0092:
303 9a64fbe4 bellard
        /* Special port 92 */
304 9a64fbe4 bellard
        /* Check soft reset asked */
305 64201201 bellard
        if (val & 0x01) {
306 c4781a51 j_mayer
            qemu_irq_raise(sysctrl->reset_irq);
307 c4781a51 j_mayer
        } else {
308 c4781a51 j_mayer
            qemu_irq_lower(sysctrl->reset_irq);
309 9a64fbe4 bellard
        }
310 9a64fbe4 bellard
        /* Check LE mode */
311 64201201 bellard
        if (val & 0x02) {
312 fb3444b8 bellard
            sysctrl->endian = 1;
313 fb3444b8 bellard
        } else {
314 fb3444b8 bellard
            sysctrl->endian = 0;
315 9a64fbe4 bellard
        }
316 9a64fbe4 bellard
        break;
317 64201201 bellard
    case 0x0800:
318 64201201 bellard
        /* Motorola CPU configuration register : read-only */
319 64201201 bellard
        break;
320 64201201 bellard
    case 0x0802:
321 64201201 bellard
        /* Motorola base module feature register : read-only */
322 64201201 bellard
        break;
323 64201201 bellard
    case 0x0803:
324 64201201 bellard
        /* Motorola base module status register : read-only */
325 64201201 bellard
        break;
326 9a64fbe4 bellard
    case 0x0808:
327 64201201 bellard
        /* Hardfile light register */
328 64201201 bellard
        if (val & 1)
329 64201201 bellard
            sysctrl->state |= STATE_HARDFILE;
330 64201201 bellard
        else
331 64201201 bellard
            sysctrl->state &= ~STATE_HARDFILE;
332 9a64fbe4 bellard
        break;
333 9a64fbe4 bellard
    case 0x0810:
334 9a64fbe4 bellard
        /* Password protect 1 register */
335 64201201 bellard
        if (sysctrl->nvram != NULL)
336 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 1);
337 9a64fbe4 bellard
        break;
338 9a64fbe4 bellard
    case 0x0812:
339 9a64fbe4 bellard
        /* Password protect 2 register */
340 64201201 bellard
        if (sysctrl->nvram != NULL)
341 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 2);
342 9a64fbe4 bellard
        break;
343 9a64fbe4 bellard
    case 0x0814:
344 64201201 bellard
        /* L2 invalidate register */
345 c68ea704 bellard
        //        tlb_flush(first_cpu, 1);
346 9a64fbe4 bellard
        break;
347 9a64fbe4 bellard
    case 0x081C:
348 9a64fbe4 bellard
        /* system control register */
349 64201201 bellard
        sysctrl->syscontrol = val & 0x0F;
350 9a64fbe4 bellard
        break;
351 9a64fbe4 bellard
    case 0x0850:
352 9a64fbe4 bellard
        /* I/O map type register */
353 da9b266b bellard
        sysctrl->contiguous_map = val & 0x01;
354 9a64fbe4 bellard
        break;
355 9a64fbe4 bellard
    default:
356 aae9366a j_mayer
        printf("ERROR: unaffected IO port write: %04" PRIx32
357 aae9366a j_mayer
               " => %02" PRIx32"\n", addr, val);
358 9a64fbe4 bellard
        break;
359 9a64fbe4 bellard
    }
360 9a64fbe4 bellard
}
361 9a64fbe4 bellard
362 a541f297 bellard
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
363 9a64fbe4 bellard
{
364 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
365 9a64fbe4 bellard
    uint32_t retval = 0xFF;
366 9a64fbe4 bellard
367 9a64fbe4 bellard
    switch (addr) {
368 9a64fbe4 bellard
    case 0x0092:
369 9a64fbe4 bellard
        /* Special port 92 */
370 64201201 bellard
        retval = 0x00;
371 64201201 bellard
        break;
372 64201201 bellard
    case 0x0800:
373 64201201 bellard
        /* Motorola CPU configuration register */
374 64201201 bellard
        retval = 0xEF; /* MPC750 */
375 64201201 bellard
        break;
376 64201201 bellard
    case 0x0802:
377 64201201 bellard
        /* Motorola Base module feature register */
378 64201201 bellard
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
379 64201201 bellard
        break;
380 64201201 bellard
    case 0x0803:
381 64201201 bellard
        /* Motorola base module status register */
382 64201201 bellard
        retval = 0xE0; /* Standard MPC750 */
383 9a64fbe4 bellard
        break;
384 9a64fbe4 bellard
    case 0x080C:
385 9a64fbe4 bellard
        /* Equipment present register:
386 9a64fbe4 bellard
         *  no L2 cache
387 9a64fbe4 bellard
         *  no upgrade processor
388 9a64fbe4 bellard
         *  no cards in PCI slots
389 9a64fbe4 bellard
         *  SCSI fuse is bad
390 9a64fbe4 bellard
         */
391 64201201 bellard
        retval = 0x3C;
392 64201201 bellard
        break;
393 64201201 bellard
    case 0x0810:
394 64201201 bellard
        /* Motorola base module extended feature register */
395 64201201 bellard
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
396 9a64fbe4 bellard
        break;
397 da9b266b bellard
    case 0x0814:
398 da9b266b bellard
        /* L2 invalidate: don't care */
399 da9b266b bellard
        break;
400 9a64fbe4 bellard
    case 0x0818:
401 9a64fbe4 bellard
        /* Keylock */
402 9a64fbe4 bellard
        retval = 0x00;
403 9a64fbe4 bellard
        break;
404 9a64fbe4 bellard
    case 0x081C:
405 9a64fbe4 bellard
        /* system control register
406 9a64fbe4 bellard
         * 7 - 6 / 1 - 0: L2 cache enable
407 9a64fbe4 bellard
         */
408 64201201 bellard
        retval = sysctrl->syscontrol;
409 9a64fbe4 bellard
        break;
410 9a64fbe4 bellard
    case 0x0823:
411 9a64fbe4 bellard
        /* */
412 9a64fbe4 bellard
        retval = 0x03; /* no L2 cache */
413 9a64fbe4 bellard
        break;
414 9a64fbe4 bellard
    case 0x0850:
415 9a64fbe4 bellard
        /* I/O map type register */
416 da9b266b bellard
        retval = sysctrl->contiguous_map;
417 9a64fbe4 bellard
        break;
418 9a64fbe4 bellard
    default:
419 aae9366a j_mayer
        printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
420 9a64fbe4 bellard
        break;
421 9a64fbe4 bellard
    }
422 aae9366a j_mayer
    PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n",
423 aae9366a j_mayer
                   addr - PPC_IO_BASE, retval);
424 9a64fbe4 bellard
425 9a64fbe4 bellard
    return retval;
426 9a64fbe4 bellard
}
427 9a64fbe4 bellard
428 c227f099 Anthony Liguori
static inline target_phys_addr_t prep_IO_address(sysctrl_t *sysctrl,
429 c227f099 Anthony Liguori
                                                 target_phys_addr_t addr)
430 da9b266b bellard
{
431 da9b266b bellard
    if (sysctrl->contiguous_map == 0) {
432 da9b266b bellard
        /* 64 KB contiguous space for IOs */
433 da9b266b bellard
        addr &= 0xFFFF;
434 da9b266b bellard
    } else {
435 da9b266b bellard
        /* 8 MB non-contiguous space for IOs */
436 da9b266b bellard
        addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
437 da9b266b bellard
    }
438 da9b266b bellard
439 da9b266b bellard
    return addr;
440 da9b266b bellard
}
441 da9b266b bellard
442 c227f099 Anthony Liguori
static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
443 da9b266b bellard
                                uint32_t value)
444 da9b266b bellard
{
445 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
446 da9b266b bellard
447 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
448 afcea8cb Blue Swirl
    cpu_outb(addr, value);
449 da9b266b bellard
}
450 da9b266b bellard
451 c227f099 Anthony Liguori
static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
452 da9b266b bellard
{
453 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
454 da9b266b bellard
    uint32_t ret;
455 da9b266b bellard
456 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
457 afcea8cb Blue Swirl
    ret = cpu_inb(addr);
458 da9b266b bellard
459 da9b266b bellard
    return ret;
460 da9b266b bellard
}
461 da9b266b bellard
462 c227f099 Anthony Liguori
static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
463 da9b266b bellard
                                uint32_t value)
464 da9b266b bellard
{
465 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
466 da9b266b bellard
467 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
468 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
469 afcea8cb Blue Swirl
    cpu_outw(addr, value);
470 da9b266b bellard
}
471 da9b266b bellard
472 c227f099 Anthony Liguori
static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
473 da9b266b bellard
{
474 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
475 da9b266b bellard
    uint32_t ret;
476 da9b266b bellard
477 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
478 afcea8cb Blue Swirl
    ret = cpu_inw(addr);
479 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
480 da9b266b bellard
481 da9b266b bellard
    return ret;
482 da9b266b bellard
}
483 da9b266b bellard
484 c227f099 Anthony Liguori
static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
485 da9b266b bellard
                                uint32_t value)
486 da9b266b bellard
{
487 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
488 da9b266b bellard
489 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
490 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
491 afcea8cb Blue Swirl
    cpu_outl(addr, value);
492 da9b266b bellard
}
493 da9b266b bellard
494 c227f099 Anthony Liguori
static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
495 da9b266b bellard
{
496 c227f099 Anthony Liguori
    sysctrl_t *sysctrl = opaque;
497 da9b266b bellard
    uint32_t ret;
498 da9b266b bellard
499 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
500 afcea8cb Blue Swirl
    ret = cpu_inl(addr);
501 90e189ec Blue Swirl
    PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
502 da9b266b bellard
503 da9b266b bellard
    return ret;
504 da9b266b bellard
}
505 da9b266b bellard
506 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const PPC_prep_io_write[] = {
507 da9b266b bellard
    &PPC_prep_io_writeb,
508 da9b266b bellard
    &PPC_prep_io_writew,
509 da9b266b bellard
    &PPC_prep_io_writel,
510 da9b266b bellard
};
511 da9b266b bellard
512 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const PPC_prep_io_read[] = {
513 da9b266b bellard
    &PPC_prep_io_readb,
514 da9b266b bellard
    &PPC_prep_io_readw,
515 da9b266b bellard
    &PPC_prep_io_readl,
516 da9b266b bellard
};
517 da9b266b bellard
518 64201201 bellard
#define NVRAM_SIZE        0x2000
519 a541f297 bellard
520 4556bd8b Blue Swirl
static void cpu_request_exit(void *opaque, int irq, int level)
521 4556bd8b Blue Swirl
{
522 4556bd8b Blue Swirl
    CPUState *env = cpu_single_env;
523 4556bd8b Blue Swirl
524 4556bd8b Blue Swirl
    if (env && level) {
525 4556bd8b Blue Swirl
        cpu_exit(env);
526 4556bd8b Blue Swirl
    }
527 4556bd8b Blue Swirl
}
528 4556bd8b Blue Swirl
529 26aa7d72 bellard
/* PowerPC PREP hardware initialisation */
530 c227f099 Anthony Liguori
static void ppc_prep_init (ram_addr_t ram_size,
531 3023f332 aliguori
                           const char *boot_device,
532 b881c2c6 blueswir1
                           const char *kernel_filename,
533 94fc95cd j_mayer
                           const char *kernel_cmdline,
534 94fc95cd j_mayer
                           const char *initrd_filename,
535 94fc95cd j_mayer
                           const char *cpu_model)
536 a541f297 bellard
{
537 49a2942d Blue Swirl
    CPUState *env = NULL;
538 5cea8590 Paul Brook
    char *filename;
539 c227f099 Anthony Liguori
    nvram_t nvram;
540 43a34704 Blue Swirl
    M48t59State *m48t59;
541 a541f297 bellard
    int PPC_io_memory;
542 4157a662 bellard
    int linux_boot, i, nb_nics1, bios_size;
543 c227f099 Anthony Liguori
    ram_addr_t ram_offset, bios_offset;
544 093209cd Blue Swirl
    uint32_t kernel_base, initrd_base;
545 093209cd Blue Swirl
    long kernel_size, initrd_size;
546 46e50e9d bellard
    PCIBus *pci_bus;
547 d537cf6c pbrook
    qemu_irq *i8259;
548 4556bd8b Blue Swirl
    qemu_irq *cpu_exit_irq;
549 28c5af54 j_mayer
    int ppc_boot_device;
550 f455e98c Gerd Hoffmann
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
551 fd8014e1 Gerd Hoffmann
    DriveInfo *fd[MAX_FD];
552 64201201 bellard
553 7267c094 Anthony Liguori
    sysctrl = g_malloc0(sizeof(sysctrl_t));
554 a541f297 bellard
555 a541f297 bellard
    linux_boot = (kernel_filename != NULL);
556 0a032cbe j_mayer
557 c68ea704 bellard
    /* init CPUs */
558 94fc95cd j_mayer
    if (cpu_model == NULL)
559 b37fc148 Gerd Hoffmann
        cpu_model = "602";
560 fe33cc71 j_mayer
    for (i = 0; i < smp_cpus; i++) {
561 aaed909a bellard
        env = cpu_init(cpu_model);
562 aaed909a bellard
        if (!env) {
563 aaed909a bellard
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
564 aaed909a bellard
            exit(1);
565 aaed909a bellard
        }
566 4018bae9 j_mayer
        if (env->flags & POWERPC_FLAG_RTC_CLK) {
567 4018bae9 j_mayer
            /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
568 4018bae9 j_mayer
            cpu_ppc_tb_init(env, 7812500UL);
569 4018bae9 j_mayer
        } else {
570 4018bae9 j_mayer
            /* Set time-base frequency to 100 Mhz */
571 4018bae9 j_mayer
            cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
572 4018bae9 j_mayer
        }
573 d84bda46 Blue Swirl
        qemu_register_reset((QEMUResetHandler*)&cpu_reset, env);
574 fe33cc71 j_mayer
    }
575 a541f297 bellard
576 a541f297 bellard
    /* allocate RAM */
577 1724f049 Alex Williamson
    ram_offset = qemu_ram_alloc(NULL, "ppc_prep.ram", ram_size);
578 cf9c147c blueswir1
    cpu_register_physical_memory(0, ram_size, ram_offset);
579 cf9c147c blueswir1
580 64201201 bellard
    /* allocate and load BIOS */
581 1724f049 Alex Williamson
    bios_offset = qemu_ram_alloc(NULL, "ppc_prep.bios", BIOS_SIZE);
582 1192dad8 j_mayer
    if (bios_name == NULL)
583 1192dad8 j_mayer
        bios_name = BIOS_FILENAME;
584 5cea8590 Paul Brook
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
585 5cea8590 Paul Brook
    if (filename) {
586 5cea8590 Paul Brook
        bios_size = get_image_size(filename);
587 5cea8590 Paul Brook
    } else {
588 5cea8590 Paul Brook
        bios_size = -1;
589 5cea8590 Paul Brook
    }
590 dcac9679 pbrook
    if (bios_size > 0 && bios_size <= BIOS_SIZE) {
591 c227f099 Anthony Liguori
        target_phys_addr_t bios_addr;
592 dcac9679 pbrook
        bios_size = (bios_size + 0xfff) & ~0xfff;
593 dcac9679 pbrook
        bios_addr = (uint32_t)(-bios_size);
594 dcac9679 pbrook
        cpu_register_physical_memory(bios_addr, bios_size,
595 dcac9679 pbrook
                                     bios_offset | IO_MEM_ROM);
596 5cea8590 Paul Brook
        bios_size = load_image_targphys(filename, bios_addr, bios_size);
597 dcac9679 pbrook
    }
598 4157a662 bellard
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
599 5cea8590 Paul Brook
        hw_error("qemu: could not load PPC PREP bios '%s'\n", bios_name);
600 5cea8590 Paul Brook
    }
601 5cea8590 Paul Brook
    if (filename) {
602 7267c094 Anthony Liguori
        g_free(filename);
603 64201201 bellard
    }
604 26aa7d72 bellard
605 a541f297 bellard
    if (linux_boot) {
606 64201201 bellard
        kernel_base = KERNEL_LOAD_ADDR;
607 a541f297 bellard
        /* now we can load the kernel */
608 dcac9679 pbrook
        kernel_size = load_image_targphys(kernel_filename, kernel_base,
609 dcac9679 pbrook
                                          ram_size - kernel_base);
610 64201201 bellard
        if (kernel_size < 0) {
611 2ac71179 Paul Brook
            hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
612 a541f297 bellard
            exit(1);
613 a541f297 bellard
        }
614 a541f297 bellard
        /* load initrd */
615 a541f297 bellard
        if (initrd_filename) {
616 64201201 bellard
            initrd_base = INITRD_LOAD_ADDR;
617 dcac9679 pbrook
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
618 dcac9679 pbrook
                                              ram_size - initrd_base);
619 a541f297 bellard
            if (initrd_size < 0) {
620 2ac71179 Paul Brook
                hw_error("qemu: could not load initial ram disk '%s'\n",
621 4a057712 j_mayer
                          initrd_filename);
622 a541f297 bellard
            }
623 64201201 bellard
        } else {
624 64201201 bellard
            initrd_base = 0;
625 64201201 bellard
            initrd_size = 0;
626 a541f297 bellard
        }
627 6ac0e82d balrog
        ppc_boot_device = 'm';
628 a541f297 bellard
    } else {
629 64201201 bellard
        kernel_base = 0;
630 64201201 bellard
        kernel_size = 0;
631 64201201 bellard
        initrd_base = 0;
632 64201201 bellard
        initrd_size = 0;
633 28c5af54 j_mayer
        ppc_boot_device = '\0';
634 28c5af54 j_mayer
        /* For now, OHW cannot boot from the network. */
635 0d913fdb j_mayer
        for (i = 0; boot_device[i] != '\0'; i++) {
636 0d913fdb j_mayer
            if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
637 0d913fdb j_mayer
                ppc_boot_device = boot_device[i];
638 28c5af54 j_mayer
                break;
639 0d913fdb j_mayer
            }
640 28c5af54 j_mayer
        }
641 28c5af54 j_mayer
        if (ppc_boot_device == '\0') {
642 28c5af54 j_mayer
            fprintf(stderr, "No valid boot device for Mac99 machine\n");
643 28c5af54 j_mayer
            exit(1);
644 28c5af54 j_mayer
        }
645 a541f297 bellard
    }
646 a541f297 bellard
647 64201201 bellard
    isa_mem_base = 0xc0000000;
648 dd37a5e4 j_mayer
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
649 2ac71179 Paul Brook
        hw_error("Only 6xx bus is supported on PREP machine\n");
650 dd37a5e4 j_mayer
    }
651 b37fc148 Gerd Hoffmann
    /* Hmm, prep has no pci-isa bridge ??? */
652 c2d0d012 Richard Henderson
    isa_bus_new(NULL, get_system_io());
653 bac8ad41 Avi Kivity
    i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
654 bac8ad41 Avi Kivity
    pci_bus = pci_prep_init(i8259, get_system_memory(), get_system_io());
655 b37fc148 Gerd Hoffmann
    isa_bus_irqs(i8259);
656 da9b266b bellard
    //    pci_bus = i440fx_init();
657 da9b266b bellard
    /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
658 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_prep_io_read,
659 2507c12a Alexander Graf
                                           PPC_prep_io_write, sysctrl,
660 8cb7da56 Alexander Graf
                                           DEVICE_LITTLE_ENDIAN);
661 da9b266b bellard
    cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
662 64201201 bellard
663 a541f297 bellard
    /* init basic PC hardware */
664 78895427 Gerd Hoffmann
    pci_vga_init(pci_bus);
665 64201201 bellard
    //    openpic = openpic_init(0x00000000, 0xF0000000, 1);
666 64d7e9a4 Blue Swirl
    //    pit = pit_init(0x40, 0);
667 7d932dfd Jan Kiszka
    rtc_init(2000, NULL);
668 a541f297 bellard
669 ac0be998 Gerd Hoffmann
    if (serial_hds[0])
670 ac0be998 Gerd Hoffmann
        serial_isa_init(0, serial_hds[0]);
671 a541f297 bellard
    nb_nics1 = nb_nics;
672 a541f297 bellard
    if (nb_nics1 > NE2000_NB_MAX)
673 a541f297 bellard
        nb_nics1 = NE2000_NB_MAX;
674 a541f297 bellard
    for(i = 0; i < nb_nics1; i++) {
675 5652ef78 aurel32
        if (nd_table[i].model == NULL) {
676 7267c094 Anthony Liguori
            nd_table[i].model = g_strdup("ne2k_isa");
677 5652ef78 aurel32
        }
678 5652ef78 aurel32
        if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
679 9453c5bc Gerd Hoffmann
            isa_ne2000_init(ne2000_io[i], ne2000_irq[i], &nd_table[i]);
680 a41b2ff2 pbrook
        } else {
681 07caea31 Markus Armbruster
            pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
682 a41b2ff2 pbrook
        }
683 a541f297 bellard
    }
684 a541f297 bellard
685 75717903 Isaku Yamahata
    ide_drive_get(hd, MAX_IDE_BUS);
686 81aa0647 Aurelien Jarno
    for(i = 0; i < MAX_IDE_BUS; i++) {
687 dea21e97 Gerd Hoffmann
        isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
688 e4bcb14c ths
                     hd[2 * i],
689 e4bcb14c ths
                     hd[2 * i + 1]);
690 a541f297 bellard
    }
691 11d23c35 Gerd Hoffmann
    isa_create_simple("i8042");
692 4556bd8b Blue Swirl
693 4556bd8b Blue Swirl
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
694 4556bd8b Blue Swirl
    DMA_init(1, cpu_exit_irq);
695 4556bd8b Blue Swirl
696 a541f297 bellard
    //    SB16_init();
697 a541f297 bellard
698 e4bcb14c ths
    for(i = 0; i < MAX_FD; i++) {
699 fd8014e1 Gerd Hoffmann
        fd[i] = drive_get(IF_FLOPPY, 0, i);
700 e4bcb14c ths
    }
701 86c86157 Gerd Hoffmann
    fdctrl_init_isa(fd);
702 a541f297 bellard
703 64201201 bellard
    /* Register speaker port */
704 64201201 bellard
    register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
705 64201201 bellard
    register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
706 a541f297 bellard
    /* Register fake IO ports for PREP */
707 c4781a51 j_mayer
    sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET];
708 64201201 bellard
    register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
709 64201201 bellard
    register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
710 a541f297 bellard
    /* System control ports */
711 64201201 bellard
    register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
712 64201201 bellard
    register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
713 64201201 bellard
    register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
714 64201201 bellard
    register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
715 64201201 bellard
    /* PCI intack location */
716 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_intack_read,
717 2507c12a Alexander Graf
                                           PPC_intack_write, NULL,
718 8cb7da56 Alexander Graf
                                           DEVICE_LITTLE_ENDIAN);
719 a541f297 bellard
    cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
720 64201201 bellard
    /* PowerPC control and status register group */
721 b6b8bd18 bellard
#if 0
722 1eed09cb Avi Kivity
    PPC_io_memory = cpu_register_io_memory(PPC_XCSR_read, PPC_XCSR_write,
723 8cb7da56 Alexander Graf
                                           NULL, DEVICE_LITTLE_ENDIAN);
724 64201201 bellard
    cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
725 b6b8bd18 bellard
#endif
726 a541f297 bellard
727 0d92ed30 pbrook
    if (usb_enabled) {
728 a67ba3b6 Paul Brook
        usb_ohci_init_pci(pci_bus, -1);
729 0d92ed30 pbrook
    }
730 0d92ed30 pbrook
731 3cbee15b j_mayer
    m48t59 = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
732 3cbee15b j_mayer
    if (m48t59 == NULL)
733 64201201 bellard
        return;
734 3cbee15b j_mayer
    sysctrl->nvram = m48t59;
735 64201201 bellard
736 64201201 bellard
    /* Initialise NVRAM */
737 3cbee15b j_mayer
    nvram.opaque = m48t59;
738 3cbee15b j_mayer
    nvram.read_fn = &m48t59_read;
739 3cbee15b j_mayer
    nvram.write_fn = &m48t59_write;
740 6ac0e82d balrog
    PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, ppc_boot_device,
741 64201201 bellard
                         kernel_base, kernel_size,
742 b6b8bd18 bellard
                         kernel_cmdline,
743 64201201 bellard
                         initrd_base, initrd_size,
744 64201201 bellard
                         /* XXX: need an option to load a NVRAM image */
745 b6b8bd18 bellard
                         0,
746 b6b8bd18 bellard
                         graphic_width, graphic_height, graphic_depth);
747 c0e564d5 bellard
748 c0e564d5 bellard
    /* Special port to get debug messages from Open-Firmware */
749 c0e564d5 bellard
    register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
750 a541f297 bellard
}
751 c0e564d5 bellard
752 f80f9ec9 Anthony Liguori
static QEMUMachine prep_machine = {
753 4b32e168 aliguori
    .name = "prep",
754 4b32e168 aliguori
    .desc = "PowerPC PREP platform",
755 4b32e168 aliguori
    .init = ppc_prep_init,
756 3d878caa balrog
    .max_cpus = MAX_CPUS,
757 c0e564d5 bellard
};
758 f80f9ec9 Anthony Liguori
759 f80f9ec9 Anthony Liguori
static void prep_machine_init(void)
760 f80f9ec9 Anthony Liguori
{
761 f80f9ec9 Anthony Liguori
    qemu_register_machine(&prep_machine);
762 f80f9ec9 Anthony Liguori
}
763 f80f9ec9 Anthony Liguori
764 f80f9ec9 Anthony Liguori
machine_init(prep_machine_init);