Statistics
| Branch: | Revision:

root / target-ppc / cpu.h @ ea375f9a

History | View | Annotate | Download (67.7 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation cpu definitions for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 79aceca5 bellard
 */
19 79aceca5 bellard
#if !defined (__CPU_PPC_H__)
20 79aceca5 bellard
#define __CPU_PPC_H__
21 79aceca5 bellard
22 3fc6c082 bellard
#include "config.h"
23 de270b3c j_mayer
#include <inttypes.h>
24 3fc6c082 bellard
25 a4f30719 j_mayer
//#define PPC_EMULATE_32BITS_HYPV
26 a4f30719 j_mayer
27 76a66253 j_mayer
#if defined (TARGET_PPC64)
28 3cd7d1dd j_mayer
/* PowerPC 64 definitions */
29 d9d7210c j_mayer
#define TARGET_LONG_BITS 64
30 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
31 3cd7d1dd j_mayer
32 3cd7d1dd j_mayer
#else /* defined (TARGET_PPC64) */
33 3cd7d1dd j_mayer
/* PowerPC 32 definitions */
34 d9d7210c j_mayer
#define TARGET_LONG_BITS 32
35 3cd7d1dd j_mayer
36 3cd7d1dd j_mayer
#if defined(TARGET_PPCEMB)
37 3cd7d1dd j_mayer
/* Specific definitions for PowerPC embedded */
38 3cd7d1dd j_mayer
/* BookE have 36 bits physical address space */
39 3cd7d1dd j_mayer
#if defined(CONFIG_USER_ONLY)
40 3cd7d1dd j_mayer
/* It looks like a lot of Linux programs assume page size
41 3cd7d1dd j_mayer
 * is 4kB long. This is evil, but we have to deal with it...
42 3cd7d1dd j_mayer
 */
43 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
44 3cd7d1dd j_mayer
#else /* defined(CONFIG_USER_ONLY) */
45 3cd7d1dd j_mayer
/* Pages can be 1 kB small */
46 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 10
47 3cd7d1dd j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
48 3cd7d1dd j_mayer
#else /* defined(TARGET_PPCEMB) */
49 3cd7d1dd j_mayer
/* "standard" PowerPC 32 definitions */
50 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 12
51 3cd7d1dd j_mayer
#endif /* defined(TARGET_PPCEMB) */
52 3cd7d1dd j_mayer
53 3cd7d1dd j_mayer
#endif /* defined (TARGET_PPC64) */
54 3cf1e035 bellard
55 c2764719 pbrook
#define CPUState struct CPUPPCState
56 c2764719 pbrook
57 79aceca5 bellard
#include "cpu-defs.h"
58 79aceca5 bellard
59 79aceca5 bellard
#include <setjmp.h>
60 79aceca5 bellard
61 4ecc3190 bellard
#include "softfloat.h"
62 4ecc3190 bellard
63 1fddef4b bellard
#define TARGET_HAS_ICE 1
64 1fddef4b bellard
65 7f70c937 blueswir1
#if defined (TARGET_PPC64)
66 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC64
67 76a66253 j_mayer
#else
68 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC
69 76a66253 j_mayer
#endif
70 9042c0e2 ths
71 3fc6c082 bellard
/*****************************************************************************/
72 a750fc0b j_mayer
/* MMU model                                                                 */
73 c227f099 Anthony Liguori
typedef enum powerpc_mmu_t powerpc_mmu_t;
74 c227f099 Anthony Liguori
enum powerpc_mmu_t {
75 add78955 j_mayer
    POWERPC_MMU_UNKNOWN    = 0x00000000,
76 a750fc0b j_mayer
    /* Standard 32 bits PowerPC MMU                            */
77 add78955 j_mayer
    POWERPC_MMU_32B        = 0x00000001,
78 a750fc0b j_mayer
    /* PowerPC 6xx MMU with software TLB                       */
79 add78955 j_mayer
    POWERPC_MMU_SOFT_6xx   = 0x00000002,
80 a750fc0b j_mayer
    /* PowerPC 74xx MMU with software TLB                      */
81 add78955 j_mayer
    POWERPC_MMU_SOFT_74xx  = 0x00000003,
82 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB                       */
83 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx   = 0x00000004,
84 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB and zones protections */
85 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx_Z = 0x00000005,
86 b4095fed j_mayer
    /* PowerPC MMU in real mode only                           */
87 add78955 j_mayer
    POWERPC_MMU_REAL       = 0x00000006,
88 b4095fed j_mayer
    /* Freescale MPC8xx MMU model                              */
89 add78955 j_mayer
    POWERPC_MMU_MPC8xx     = 0x00000007,
90 a750fc0b j_mayer
    /* BookE MMU model                                         */
91 add78955 j_mayer
    POWERPC_MMU_BOOKE      = 0x00000008,
92 a750fc0b j_mayer
    /* BookE FSL MMU model                                     */
93 add78955 j_mayer
    POWERPC_MMU_BOOKE_FSL  = 0x00000009,
94 faadf50e j_mayer
    /* PowerPC 601 MMU model (specific BATs format)            */
95 add78955 j_mayer
    POWERPC_MMU_601        = 0x0000000A,
96 00af685f j_mayer
#if defined(TARGET_PPC64)
97 add78955 j_mayer
#define POWERPC_MMU_64       0x00010000
98 12de9a39 j_mayer
    /* 64 bits PowerPC MMU                                     */
99 add78955 j_mayer
    POWERPC_MMU_64B        = POWERPC_MMU_64 | 0x00000001,
100 add78955 j_mayer
    /* 620 variant (no segment exceptions)                     */
101 add78955 j_mayer
    POWERPC_MMU_620        = POWERPC_MMU_64 | 0x00000002,
102 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
103 3fc6c082 bellard
};
104 3fc6c082 bellard
105 3fc6c082 bellard
/*****************************************************************************/
106 a750fc0b j_mayer
/* Exception model                                                           */
107 c227f099 Anthony Liguori
typedef enum powerpc_excp_t powerpc_excp_t;
108 c227f099 Anthony Liguori
enum powerpc_excp_t {
109 a750fc0b j_mayer
    POWERPC_EXCP_UNKNOWN   = 0,
110 3fc6c082 bellard
    /* Standard PowerPC exception model */
111 a750fc0b j_mayer
    POWERPC_EXCP_STD,
112 2662a059 j_mayer
    /* PowerPC 40x exception model      */
113 a750fc0b j_mayer
    POWERPC_EXCP_40x,
114 2662a059 j_mayer
    /* PowerPC 601 exception model      */
115 a750fc0b j_mayer
    POWERPC_EXCP_601,
116 2662a059 j_mayer
    /* PowerPC 602 exception model      */
117 a750fc0b j_mayer
    POWERPC_EXCP_602,
118 2662a059 j_mayer
    /* PowerPC 603 exception model      */
119 a750fc0b j_mayer
    POWERPC_EXCP_603,
120 a750fc0b j_mayer
    /* PowerPC 603e exception model     */
121 a750fc0b j_mayer
    POWERPC_EXCP_603E,
122 a750fc0b j_mayer
    /* PowerPC G2 exception model       */
123 a750fc0b j_mayer
    POWERPC_EXCP_G2,
124 2662a059 j_mayer
    /* PowerPC 604 exception model      */
125 a750fc0b j_mayer
    POWERPC_EXCP_604,
126 2662a059 j_mayer
    /* PowerPC 7x0 exception model      */
127 a750fc0b j_mayer
    POWERPC_EXCP_7x0,
128 2662a059 j_mayer
    /* PowerPC 7x5 exception model      */
129 a750fc0b j_mayer
    POWERPC_EXCP_7x5,
130 2662a059 j_mayer
    /* PowerPC 74xx exception model     */
131 a750fc0b j_mayer
    POWERPC_EXCP_74xx,
132 2662a059 j_mayer
    /* BookE exception model            */
133 a750fc0b j_mayer
    POWERPC_EXCP_BOOKE,
134 00af685f j_mayer
#if defined(TARGET_PPC64)
135 00af685f j_mayer
    /* PowerPC 970 exception model      */
136 00af685f j_mayer
    POWERPC_EXCP_970,
137 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
138 a750fc0b j_mayer
};
139 a750fc0b j_mayer
140 a750fc0b j_mayer
/*****************************************************************************/
141 e1833e1f j_mayer
/* Exception vectors definitions                                             */
142 e1833e1f j_mayer
enum {
143 e1833e1f j_mayer
    POWERPC_EXCP_NONE    = -1,
144 e1833e1f j_mayer
    /* The 64 first entries are used by the PowerPC embedded specification   */
145 e1833e1f j_mayer
    POWERPC_EXCP_CRITICAL = 0,  /* Critical input                            */
146 e1833e1f j_mayer
    POWERPC_EXCP_MCHECK   = 1,  /* Machine check exception                   */
147 e1833e1f j_mayer
    POWERPC_EXCP_DSI      = 2,  /* Data storage exception                    */
148 e1833e1f j_mayer
    POWERPC_EXCP_ISI      = 3,  /* Instruction storage exception             */
149 e1833e1f j_mayer
    POWERPC_EXCP_EXTERNAL = 4,  /* External input                            */
150 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN    = 5,  /* Alignment exception                       */
151 e1833e1f j_mayer
    POWERPC_EXCP_PROGRAM  = 6,  /* Program exception                         */
152 e1833e1f j_mayer
    POWERPC_EXCP_FPU      = 7,  /* Floating-point unavailable exception      */
153 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL  = 8,  /* System call exception                     */
154 e1833e1f j_mayer
    POWERPC_EXCP_APU      = 9,  /* Auxiliary processor unavailable           */
155 e1833e1f j_mayer
    POWERPC_EXCP_DECR     = 10, /* Decrementer exception                     */
156 e1833e1f j_mayer
    POWERPC_EXCP_FIT      = 11, /* Fixed-interval timer interrupt            */
157 e1833e1f j_mayer
    POWERPC_EXCP_WDT      = 12, /* Watchdog timer interrupt                  */
158 b4095fed j_mayer
    POWERPC_EXCP_DTLB     = 13, /* Data TLB miss                             */
159 b4095fed j_mayer
    POWERPC_EXCP_ITLB     = 14, /* Instruction TLB miss                      */
160 e1833e1f j_mayer
    POWERPC_EXCP_DEBUG    = 15, /* Debug interrupt                           */
161 e1833e1f j_mayer
    /* Vectors 16 to 31 are reserved                                         */
162 e1833e1f j_mayer
    POWERPC_EXCP_SPEU     = 32, /* SPE/embedded floating-point unavailable   */
163 e1833e1f j_mayer
    POWERPC_EXCP_EFPDI    = 33, /* Embedded floating-point data interrupt    */
164 e1833e1f j_mayer
    POWERPC_EXCP_EFPRI    = 34, /* Embedded floating-point round interrupt   */
165 e1833e1f j_mayer
    POWERPC_EXCP_EPERFM   = 35, /* Embedded performance monitor interrupt    */
166 e1833e1f j_mayer
    POWERPC_EXCP_DOORI    = 36, /* Embedded doorbell interrupt               */
167 e1833e1f j_mayer
    POWERPC_EXCP_DOORCI   = 37, /* Embedded doorbell critical interrupt      */
168 e1833e1f j_mayer
    /* Vectors 38 to 63 are reserved                                         */
169 e1833e1f j_mayer
    /* Exceptions defined in the PowerPC server specification                */
170 e1833e1f j_mayer
    POWERPC_EXCP_RESET    = 64, /* System reset exception                    */
171 e1833e1f j_mayer
    POWERPC_EXCP_DSEG     = 65, /* Data segment exception                    */
172 e1833e1f j_mayer
    POWERPC_EXCP_ISEG     = 66, /* Instruction segment exception             */
173 e1833e1f j_mayer
    POWERPC_EXCP_HDECR    = 67, /* Hypervisor decrementer exception          */
174 e1833e1f j_mayer
    POWERPC_EXCP_TRACE    = 68, /* Trace exception                           */
175 e1833e1f j_mayer
    POWERPC_EXCP_HDSI     = 69, /* Hypervisor data storage exception         */
176 e1833e1f j_mayer
    POWERPC_EXCP_HISI     = 70, /* Hypervisor instruction storage exception  */
177 e1833e1f j_mayer
    POWERPC_EXCP_HDSEG    = 71, /* Hypervisor data segment exception         */
178 e1833e1f j_mayer
    POWERPC_EXCP_HISEG    = 72, /* Hypervisor instruction segment exception  */
179 e1833e1f j_mayer
    POWERPC_EXCP_VPU      = 73, /* Vector unavailable exception              */
180 e1833e1f j_mayer
    /* 40x specific exceptions                                               */
181 e1833e1f j_mayer
    POWERPC_EXCP_PIT      = 74, /* Programmable interval timer interrupt     */
182 e1833e1f j_mayer
    /* 601 specific exceptions                                               */
183 e1833e1f j_mayer
    POWERPC_EXCP_IO       = 75, /* IO error exception                        */
184 e1833e1f j_mayer
    POWERPC_EXCP_RUNM     = 76, /* Run mode exception                        */
185 e1833e1f j_mayer
    /* 602 specific exceptions                                               */
186 e1833e1f j_mayer
    POWERPC_EXCP_EMUL     = 77, /* Emulation trap exception                  */
187 e1833e1f j_mayer
    /* 602/603 specific exceptions                                           */
188 b4095fed j_mayer
    POWERPC_EXCP_IFTLB    = 78, /* Instruction fetch TLB miss                */
189 e1833e1f j_mayer
    POWERPC_EXCP_DLTLB    = 79, /* Data load TLB miss                        */
190 e1833e1f j_mayer
    POWERPC_EXCP_DSTLB    = 80, /* Data store TLB miss                       */
191 e1833e1f j_mayer
    /* Exceptions available on most PowerPC                                  */
192 e1833e1f j_mayer
    POWERPC_EXCP_FPA      = 81, /* Floating-point assist exception           */
193 b4095fed j_mayer
    POWERPC_EXCP_DABR     = 82, /* Data address breakpoint                   */
194 b4095fed j_mayer
    POWERPC_EXCP_IABR     = 83, /* Instruction address breakpoint            */
195 b4095fed j_mayer
    POWERPC_EXCP_SMI      = 84, /* System management interrupt               */
196 b4095fed j_mayer
    POWERPC_EXCP_PERFM    = 85, /* Embedded performance monitor interrupt    */
197 e1833e1f j_mayer
    /* 7xx/74xx specific exceptions                                          */
198 b4095fed j_mayer
    POWERPC_EXCP_THERM    = 86, /* Thermal interrupt                         */
199 e1833e1f j_mayer
    /* 74xx specific exceptions                                              */
200 b4095fed j_mayer
    POWERPC_EXCP_VPUA     = 87, /* Vector assist exception                   */
201 e1833e1f j_mayer
    /* 970FX specific exceptions                                             */
202 b4095fed j_mayer
    POWERPC_EXCP_SOFTP    = 88, /* Soft patch exception                      */
203 b4095fed j_mayer
    POWERPC_EXCP_MAINT    = 89, /* Maintenance exception                     */
204 b4095fed j_mayer
    /* Freescale embeded cores specific exceptions                           */
205 b4095fed j_mayer
    POWERPC_EXCP_MEXTBR   = 90, /* Maskable external breakpoint              */
206 b4095fed j_mayer
    POWERPC_EXCP_NMEXTBR  = 91, /* Non maskable external breakpoint          */
207 b4095fed j_mayer
    POWERPC_EXCP_ITLBE    = 92, /* Instruction TLB error                     */
208 b4095fed j_mayer
    POWERPC_EXCP_DTLBE    = 93, /* Data TLB error                            */
209 e1833e1f j_mayer
    /* EOL                                                                   */
210 e1833e1f j_mayer
    POWERPC_EXCP_NB       = 96,
211 e1833e1f j_mayer
    /* Qemu exceptions: used internally during code translation              */
212 e1833e1f j_mayer
    POWERPC_EXCP_STOP         = 0x200, /* stop translation                   */
213 e1833e1f j_mayer
    POWERPC_EXCP_BRANCH       = 0x201, /* branch instruction                 */
214 e1833e1f j_mayer
    /* Qemu exceptions: special cases we want to stop translation            */
215 e1833e1f j_mayer
    POWERPC_EXCP_SYNC         = 0x202, /* context synchronizing instruction  */
216 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only      */
217 4425265b Nathan Froyd
    POWERPC_EXCP_STCX         = 0x204 /* Conditional stores in user mode     */
218 e1833e1f j_mayer
};
219 e1833e1f j_mayer
220 e1833e1f j_mayer
/* Exceptions error codes                                                    */
221 e1833e1f j_mayer
enum {
222 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_ALIGN                             */
223 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_FP      = 0x01,  /* FP alignment exception            */
224 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LST     = 0x02,  /* Unaligned mult/extern load/store  */
225 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LE      = 0x03,  /* Multiple little-endian access     */
226 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_PROT    = 0x04,  /* Access cross protection boundary  */
227 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_BAT     = 0x05,  /* Access cross a BAT/seg boundary   */
228 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_CACHE   = 0x06,  /* Impossible dcbz access            */
229 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_PROGRAM                           */
230 e1833e1f j_mayer
    /* FP exceptions                                                         */
231 e1833e1f j_mayer
    POWERPC_EXCP_FP            = 0x10,
232 e1833e1f j_mayer
    POWERPC_EXCP_FP_OX         = 0x01,  /* FP overflow                       */
233 e1833e1f j_mayer
    POWERPC_EXCP_FP_UX         = 0x02,  /* FP underflow                      */
234 e1833e1f j_mayer
    POWERPC_EXCP_FP_ZX         = 0x03,  /* FP divide by zero                 */
235 e1833e1f j_mayer
    POWERPC_EXCP_FP_XX         = 0x04,  /* FP inexact                        */
236 7c58044c j_mayer
    POWERPC_EXCP_FP_VXSNAN     = 0x05,  /* FP invalid SNaN op                */
237 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXISI      = 0x06,  /* FP invalid infinite subtraction   */
238 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIDI      = 0x07,  /* FP invalid infinite divide        */
239 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXZDZ      = 0x08,  /* FP invalid zero divide            */
240 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIMZ      = 0x09,  /* FP invalid infinite * zero        */
241 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXVC       = 0x0A,  /* FP invalid compare                */
242 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSOFT     = 0x0B,  /* FP invalid operation              */
243 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSQRT     = 0x0C,  /* FP invalid square root            */
244 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXCVI      = 0x0D,  /* FP invalid integer conversion     */
245 e1833e1f j_mayer
    /* Invalid instruction                                                   */
246 e1833e1f j_mayer
    POWERPC_EXCP_INVAL         = 0x20,
247 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_INVAL   = 0x01,  /* Invalid instruction               */
248 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_LSWX    = 0x02,  /* Invalid lswx instruction          */
249 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_SPR     = 0x03,  /* Invalid SPR access                */
250 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_FP      = 0x04,  /* Unimplemented mandatory fp instr  */
251 e1833e1f j_mayer
    /* Privileged instruction                                                */
252 e1833e1f j_mayer
    POWERPC_EXCP_PRIV          = 0x30,
253 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_OPC      = 0x01,  /* Privileged operation exception    */
254 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_REG      = 0x02,  /* Privileged register exception     */
255 e1833e1f j_mayer
    /* Trap                                                                  */
256 e1833e1f j_mayer
    POWERPC_EXCP_TRAP          = 0x40,
257 e1833e1f j_mayer
};
258 e1833e1f j_mayer
259 e1833e1f j_mayer
/*****************************************************************************/
260 a750fc0b j_mayer
/* Input pins model                                                          */
261 c227f099 Anthony Liguori
typedef enum powerpc_input_t powerpc_input_t;
262 c227f099 Anthony Liguori
enum powerpc_input_t {
263 a750fc0b j_mayer
    PPC_FLAGS_INPUT_UNKNOWN = 0,
264 2662a059 j_mayer
    /* PowerPC 6xx bus                  */
265 a750fc0b j_mayer
    PPC_FLAGS_INPUT_6xx,
266 2662a059 j_mayer
    /* BookE bus                        */
267 a750fc0b j_mayer
    PPC_FLAGS_INPUT_BookE,
268 a750fc0b j_mayer
    /* PowerPC 405 bus                  */
269 a750fc0b j_mayer
    PPC_FLAGS_INPUT_405,
270 2662a059 j_mayer
    /* PowerPC 970 bus                  */
271 a750fc0b j_mayer
    PPC_FLAGS_INPUT_970,
272 a750fc0b j_mayer
    /* PowerPC 401 bus                  */
273 a750fc0b j_mayer
    PPC_FLAGS_INPUT_401,
274 b4095fed j_mayer
    /* Freescale RCPU bus               */
275 b4095fed j_mayer
    PPC_FLAGS_INPUT_RCPU,
276 3fc6c082 bellard
};
277 3fc6c082 bellard
278 a750fc0b j_mayer
#define PPC_INPUT(env) (env->bus_model)
279 3fc6c082 bellard
280 be147d08 j_mayer
/*****************************************************************************/
281 c227f099 Anthony Liguori
typedef struct ppc_def_t ppc_def_t;
282 c227f099 Anthony Liguori
typedef struct opc_handler_t opc_handler_t;
283 79aceca5 bellard
284 3fc6c082 bellard
/*****************************************************************************/
285 3fc6c082 bellard
/* Types used to describe some PowerPC registers */
286 3fc6c082 bellard
typedef struct CPUPPCState CPUPPCState;
287 c227f099 Anthony Liguori
typedef struct ppc_tb_t ppc_tb_t;
288 c227f099 Anthony Liguori
typedef struct ppc_spr_t ppc_spr_t;
289 c227f099 Anthony Liguori
typedef struct ppc_dcr_t ppc_dcr_t;
290 c227f099 Anthony Liguori
typedef union ppc_avr_t ppc_avr_t;
291 c227f099 Anthony Liguori
typedef union ppc_tlb_t ppc_tlb_t;
292 76a66253 j_mayer
293 3fc6c082 bellard
/* SPR access micro-ops generations callbacks */
294 c227f099 Anthony Liguori
struct ppc_spr_t {
295 45d827d2 aurel32
    void (*uea_read)(void *opaque, int gpr_num, int spr_num);
296 45d827d2 aurel32
    void (*uea_write)(void *opaque, int spr_num, int gpr_num);
297 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
298 45d827d2 aurel32
    void (*oea_read)(void *opaque, int gpr_num, int spr_num);
299 45d827d2 aurel32
    void (*oea_write)(void *opaque, int spr_num, int gpr_num);
300 45d827d2 aurel32
    void (*hea_read)(void *opaque, int gpr_num, int spr_num);
301 45d827d2 aurel32
    void (*hea_write)(void *opaque, int spr_num, int gpr_num);
302 be147d08 j_mayer
#endif
303 b55266b5 blueswir1
    const char *name;
304 3fc6c082 bellard
};
305 3fc6c082 bellard
306 3fc6c082 bellard
/* Altivec registers (128 bits) */
307 c227f099 Anthony Liguori
union ppc_avr_t {
308 0f6fbcbc aurel32
    float32 f[4];
309 a9d9eb8f j_mayer
    uint8_t u8[16];
310 a9d9eb8f j_mayer
    uint16_t u16[8];
311 a9d9eb8f j_mayer
    uint32_t u32[4];
312 ab5f265d aurel32
    int8_t s8[16];
313 ab5f265d aurel32
    int16_t s16[8];
314 ab5f265d aurel32
    int32_t s32[4];
315 a9d9eb8f j_mayer
    uint64_t u64[2];
316 3fc6c082 bellard
};
317 9fddaa0c bellard
318 3fc6c082 bellard
/* Software TLB cache */
319 c227f099 Anthony Liguori
typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
320 c227f099 Anthony Liguori
struct ppc6xx_tlb_t {
321 76a66253 j_mayer
    target_ulong pte0;
322 76a66253 j_mayer
    target_ulong pte1;
323 76a66253 j_mayer
    target_ulong EPN;
324 1d0a48fb j_mayer
};
325 1d0a48fb j_mayer
326 c227f099 Anthony Liguori
typedef struct ppcemb_tlb_t ppcemb_tlb_t;
327 c227f099 Anthony Liguori
struct ppcemb_tlb_t {
328 c227f099 Anthony Liguori
    target_phys_addr_t RPN;
329 1d0a48fb j_mayer
    target_ulong EPN;
330 76a66253 j_mayer
    target_ulong PID;
331 c55e9aef j_mayer
    target_ulong size;
332 c55e9aef j_mayer
    uint32_t prot;
333 c55e9aef j_mayer
    uint32_t attr; /* Storage attributes */
334 1d0a48fb j_mayer
};
335 1d0a48fb j_mayer
336 c227f099 Anthony Liguori
union ppc_tlb_t {
337 c227f099 Anthony Liguori
    ppc6xx_tlb_t tlb6;
338 c227f099 Anthony Liguori
    ppcemb_tlb_t tlbe;
339 3fc6c082 bellard
};
340 3fc6c082 bellard
341 c227f099 Anthony Liguori
typedef struct ppc_slb_t ppc_slb_t;
342 c227f099 Anthony Liguori
struct ppc_slb_t {
343 8eee0af9 blueswir1
    uint64_t tmp64;
344 8eee0af9 blueswir1
    uint32_t tmp;
345 8eee0af9 blueswir1
};
346 8eee0af9 blueswir1
347 3fc6c082 bellard
/*****************************************************************************/
348 3fc6c082 bellard
/* Machine state register bits definition                                    */
349 76a66253 j_mayer
#define MSR_SF   63 /* Sixty-four-bit mode                            hflags */
350 bd928eba j_mayer
#define MSR_TAG  62 /* Tag-active mode (POWERx ?)                            */
351 3fc6c082 bellard
#define MSR_ISF  61 /* Sixty-four-bit interrupt mode on 630                  */
352 a4f30719 j_mayer
#define MSR_SHV  60 /* hypervisor state                               hflags */
353 363be49c j_mayer
#define MSR_CM   31 /* Computation mode for BookE                     hflags */
354 363be49c j_mayer
#define MSR_ICM  30 /* Interrupt computation mode for BookE                  */
355 a4f30719 j_mayer
#define MSR_THV  29 /* hypervisor state for 32 bits PowerPC           hflags */
356 363be49c j_mayer
#define MSR_UCLE 26 /* User-mode cache lock enable for BookE                 */
357 d26bfc9a j_mayer
#define MSR_VR   25 /* altivec available                            x hflags */
358 d26bfc9a j_mayer
#define MSR_SPE  25 /* SPE enable for BookE                         x hflags */
359 76a66253 j_mayer
#define MSR_AP   23 /* Access privilege state on 602                  hflags */
360 76a66253 j_mayer
#define MSR_SA   22 /* Supervisor access mode on 602                  hflags */
361 3fc6c082 bellard
#define MSR_KEY  19 /* key bit on 603e                                       */
362 25ba3a68 j_mayer
#define MSR_POW  18 /* Power management                                      */
363 d26bfc9a j_mayer
#define MSR_TGPR 17 /* TGPR usage on 602/603                        x        */
364 d26bfc9a j_mayer
#define MSR_CE   17 /* Critical interrupt enable on embedded PowerPC x       */
365 3fc6c082 bellard
#define MSR_ILE  16 /* Interrupt little-endian mode                          */
366 3fc6c082 bellard
#define MSR_EE   15 /* External interrupt enable                             */
367 76a66253 j_mayer
#define MSR_PR   14 /* Problem state                                  hflags */
368 76a66253 j_mayer
#define MSR_FP   13 /* Floating point available                       hflags */
369 3fc6c082 bellard
#define MSR_ME   12 /* Machine check interrupt enable                        */
370 76a66253 j_mayer
#define MSR_FE0  11 /* Floating point exception mode 0                hflags */
371 d26bfc9a j_mayer
#define MSR_SE   10 /* Single-step trace enable                     x hflags */
372 d26bfc9a j_mayer
#define MSR_DWE  10 /* Debug wait enable on 405                     x        */
373 d26bfc9a j_mayer
#define MSR_UBLE 10 /* User BTB lock enable on e500                 x        */
374 d26bfc9a j_mayer
#define MSR_BE   9  /* Branch trace enable                          x hflags */
375 d26bfc9a j_mayer
#define MSR_DE   9  /* Debug interrupts enable on embedded PowerPC  x        */
376 76a66253 j_mayer
#define MSR_FE1  8  /* Floating point exception mode 1                hflags */
377 3fc6c082 bellard
#define MSR_AL   7  /* AL bit on POWER                                       */
378 0411a972 j_mayer
#define MSR_EP   6  /* Exception prefix on 601                               */
379 3fc6c082 bellard
#define MSR_IR   5  /* Instruction relocate                                  */
380 3fc6c082 bellard
#define MSR_DR   4  /* Data relocate                                         */
381 25ba3a68 j_mayer
#define MSR_PE   3  /* Protection enable on 403                              */
382 d26bfc9a j_mayer
#define MSR_PX   2  /* Protection exclusive on 403                  x        */
383 d26bfc9a j_mayer
#define MSR_PMM  2  /* Performance monitor mark on POWER            x        */
384 d26bfc9a j_mayer
#define MSR_RI   1  /* Recoverable interrupt                        1        */
385 d26bfc9a j_mayer
#define MSR_LE   0  /* Little-endian mode                           1 hflags */
386 0411a972 j_mayer
387 0411a972 j_mayer
#define msr_sf   ((env->msr >> MSR_SF)   & 1)
388 0411a972 j_mayer
#define msr_isf  ((env->msr >> MSR_ISF)  & 1)
389 a4f30719 j_mayer
#define msr_shv  ((env->msr >> MSR_SHV)  & 1)
390 0411a972 j_mayer
#define msr_cm   ((env->msr >> MSR_CM)   & 1)
391 0411a972 j_mayer
#define msr_icm  ((env->msr >> MSR_ICM)  & 1)
392 a4f30719 j_mayer
#define msr_thv  ((env->msr >> MSR_THV)  & 1)
393 0411a972 j_mayer
#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
394 0411a972 j_mayer
#define msr_vr   ((env->msr >> MSR_VR)   & 1)
395 f9320410 aurel32
#define msr_spe  ((env->msr >> MSR_SPE)  & 1)
396 0411a972 j_mayer
#define msr_ap   ((env->msr >> MSR_AP)   & 1)
397 0411a972 j_mayer
#define msr_sa   ((env->msr >> MSR_SA)   & 1)
398 0411a972 j_mayer
#define msr_key  ((env->msr >> MSR_KEY)  & 1)
399 0411a972 j_mayer
#define msr_pow  ((env->msr >> MSR_POW)  & 1)
400 0411a972 j_mayer
#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
401 0411a972 j_mayer
#define msr_ce   ((env->msr >> MSR_CE)   & 1)
402 0411a972 j_mayer
#define msr_ile  ((env->msr >> MSR_ILE)  & 1)
403 0411a972 j_mayer
#define msr_ee   ((env->msr >> MSR_EE)   & 1)
404 0411a972 j_mayer
#define msr_pr   ((env->msr >> MSR_PR)   & 1)
405 0411a972 j_mayer
#define msr_fp   ((env->msr >> MSR_FP)   & 1)
406 0411a972 j_mayer
#define msr_me   ((env->msr >> MSR_ME)   & 1)
407 0411a972 j_mayer
#define msr_fe0  ((env->msr >> MSR_FE0)  & 1)
408 0411a972 j_mayer
#define msr_se   ((env->msr >> MSR_SE)   & 1)
409 0411a972 j_mayer
#define msr_dwe  ((env->msr >> MSR_DWE)  & 1)
410 0411a972 j_mayer
#define msr_uble ((env->msr >> MSR_UBLE) & 1)
411 0411a972 j_mayer
#define msr_be   ((env->msr >> MSR_BE)   & 1)
412 0411a972 j_mayer
#define msr_de   ((env->msr >> MSR_DE)   & 1)
413 0411a972 j_mayer
#define msr_fe1  ((env->msr >> MSR_FE1)  & 1)
414 0411a972 j_mayer
#define msr_al   ((env->msr >> MSR_AL)   & 1)
415 0411a972 j_mayer
#define msr_ep   ((env->msr >> MSR_EP)   & 1)
416 0411a972 j_mayer
#define msr_ir   ((env->msr >> MSR_IR)   & 1)
417 0411a972 j_mayer
#define msr_dr   ((env->msr >> MSR_DR)   & 1)
418 0411a972 j_mayer
#define msr_pe   ((env->msr >> MSR_PE)   & 1)
419 0411a972 j_mayer
#define msr_px   ((env->msr >> MSR_PX)   & 1)
420 0411a972 j_mayer
#define msr_pmm  ((env->msr >> MSR_PMM)  & 1)
421 0411a972 j_mayer
#define msr_ri   ((env->msr >> MSR_RI)   & 1)
422 0411a972 j_mayer
#define msr_le   ((env->msr >> MSR_LE)   & 1)
423 a4f30719 j_mayer
/* Hypervisor bit is more specific */
424 a4f30719 j_mayer
#if defined(TARGET_PPC64)
425 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_SHV)
426 a4f30719 j_mayer
#define msr_hv  msr_shv
427 a4f30719 j_mayer
#else
428 a4f30719 j_mayer
#if defined(PPC_EMULATE_32BITS_HYPV)
429 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_THV)
430 a4f30719 j_mayer
#define msr_hv  msr_thv
431 a4f30719 j_mayer
#else
432 a4f30719 j_mayer
#define MSR_HVB (0ULL)
433 a4f30719 j_mayer
#define msr_hv  (0)
434 a4f30719 j_mayer
#endif
435 a4f30719 j_mayer
#endif
436 79aceca5 bellard
437 d26bfc9a j_mayer
enum {
438 4018bae9 j_mayer
    POWERPC_FLAG_NONE     = 0x00000000,
439 d26bfc9a j_mayer
    /* Flag for MSR bit 25 signification (VRE/SPE)                           */
440 4018bae9 j_mayer
    POWERPC_FLAG_SPE      = 0x00000001,
441 4018bae9 j_mayer
    POWERPC_FLAG_VRE      = 0x00000002,
442 d26bfc9a j_mayer
    /* Flag for MSR bit 17 signification (TGPR/CE)                           */
443 4018bae9 j_mayer
    POWERPC_FLAG_TGPR     = 0x00000004,
444 4018bae9 j_mayer
    POWERPC_FLAG_CE       = 0x00000008,
445 d26bfc9a j_mayer
    /* Flag for MSR bit 10 signification (SE/DWE/UBLE)                       */
446 4018bae9 j_mayer
    POWERPC_FLAG_SE       = 0x00000010,
447 4018bae9 j_mayer
    POWERPC_FLAG_DWE      = 0x00000020,
448 4018bae9 j_mayer
    POWERPC_FLAG_UBLE     = 0x00000040,
449 d26bfc9a j_mayer
    /* Flag for MSR bit 9 signification (BE/DE)                              */
450 4018bae9 j_mayer
    POWERPC_FLAG_BE       = 0x00000080,
451 4018bae9 j_mayer
    POWERPC_FLAG_DE       = 0x00000100,
452 a4f30719 j_mayer
    /* Flag for MSR bit 2 signification (PX/PMM)                             */
453 4018bae9 j_mayer
    POWERPC_FLAG_PX       = 0x00000200,
454 4018bae9 j_mayer
    POWERPC_FLAG_PMM      = 0x00000400,
455 4018bae9 j_mayer
    /* Flag for special features                                             */
456 4018bae9 j_mayer
    /* Decrementer clock: RTC clock (POWER, 601) or bus clock                */
457 4018bae9 j_mayer
    POWERPC_FLAG_RTC_CLK  = 0x00010000,
458 4018bae9 j_mayer
    POWERPC_FLAG_BUS_CLK  = 0x00020000,
459 d26bfc9a j_mayer
};
460 d26bfc9a j_mayer
461 7c58044c j_mayer
/*****************************************************************************/
462 7c58044c j_mayer
/* Floating point status and control register                                */
463 7c58044c j_mayer
#define FPSCR_FX     31 /* Floating-point exception summary                  */
464 7c58044c j_mayer
#define FPSCR_FEX    30 /* Floating-point enabled exception summary          */
465 7c58044c j_mayer
#define FPSCR_VX     29 /* Floating-point invalid operation exception summ.  */
466 7c58044c j_mayer
#define FPSCR_OX     28 /* Floating-point overflow exception                 */
467 7c58044c j_mayer
#define FPSCR_UX     27 /* Floating-point underflow exception                */
468 7c58044c j_mayer
#define FPSCR_ZX     26 /* Floating-point zero divide exception              */
469 7c58044c j_mayer
#define FPSCR_XX     25 /* Floating-point inexact exception                  */
470 7c58044c j_mayer
#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
471 7c58044c j_mayer
#define FPSCR_VXISI  23 /* Floating-point invalid operation exception (inf)  */
472 7c58044c j_mayer
#define FPSCR_VXIDI  22 /* Floating-point invalid operation exception (inf)  */
473 7c58044c j_mayer
#define FPSCR_VXZDZ  21 /* Floating-point invalid operation exception (zero) */
474 7c58044c j_mayer
#define FPSCR_VXIMZ  20 /* Floating-point invalid operation exception (inf)  */
475 7c58044c j_mayer
#define FPSCR_VXVC   19 /* Floating-point invalid operation exception (comp) */
476 7c58044c j_mayer
#define FPSCR_FR     18 /* Floating-point fraction rounded                   */
477 7c58044c j_mayer
#define FPSCR_FI     17 /* Floating-point fraction inexact                   */
478 7c58044c j_mayer
#define FPSCR_C      16 /* Floating-point result class descriptor            */
479 7c58044c j_mayer
#define FPSCR_FL     15 /* Floating-point less than or negative              */
480 7c58044c j_mayer
#define FPSCR_FG     14 /* Floating-point greater than or negative           */
481 7c58044c j_mayer
#define FPSCR_FE     13 /* Floating-point equal or zero                      */
482 7c58044c j_mayer
#define FPSCR_FU     12 /* Floating-point unordered or NaN                   */
483 7c58044c j_mayer
#define FPSCR_FPCC   12 /* Floating-point condition code                     */
484 7c58044c j_mayer
#define FPSCR_FPRF   12 /* Floating-point result flags                       */
485 7c58044c j_mayer
#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
486 7c58044c j_mayer
#define FPSCR_VXSQRT 9  /* Floating-point invalid operation exception (sqrt) */
487 7c58044c j_mayer
#define FPSCR_VXCVI  8  /* Floating-point invalid operation exception (int)  */
488 7c58044c j_mayer
#define FPSCR_VE     7  /* Floating-point invalid operation exception enable */
489 7c58044c j_mayer
#define FPSCR_OE     6  /* Floating-point overflow exception enable          */
490 7c58044c j_mayer
#define FPSCR_UE     5  /* Floating-point undeflow exception enable          */
491 7c58044c j_mayer
#define FPSCR_ZE     4  /* Floating-point zero divide exception enable       */
492 7c58044c j_mayer
#define FPSCR_XE     3  /* Floating-point inexact exception enable           */
493 7c58044c j_mayer
#define FPSCR_NI     2  /* Floating-point non-IEEE mode                      */
494 7c58044c j_mayer
#define FPSCR_RN1    1
495 7c58044c j_mayer
#define FPSCR_RN     0  /* Floating-point rounding control                   */
496 7c58044c j_mayer
#define fpscr_fex    (((env->fpscr) >> FPSCR_FEX)    & 0x1)
497 7c58044c j_mayer
#define fpscr_vx     (((env->fpscr) >> FPSCR_VX)     & 0x1)
498 7c58044c j_mayer
#define fpscr_ox     (((env->fpscr) >> FPSCR_OX)     & 0x1)
499 7c58044c j_mayer
#define fpscr_ux     (((env->fpscr) >> FPSCR_UX)     & 0x1)
500 7c58044c j_mayer
#define fpscr_zx     (((env->fpscr) >> FPSCR_ZX)     & 0x1)
501 7c58044c j_mayer
#define fpscr_xx     (((env->fpscr) >> FPSCR_XX)     & 0x1)
502 7c58044c j_mayer
#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
503 7c58044c j_mayer
#define fpscr_vxisi  (((env->fpscr) >> FPSCR_VXISI)  & 0x1)
504 7c58044c j_mayer
#define fpscr_vxidi  (((env->fpscr) >> FPSCR_VXIDI)  & 0x1)
505 7c58044c j_mayer
#define fpscr_vxzdz  (((env->fpscr) >> FPSCR_VXZDZ)  & 0x1)
506 7c58044c j_mayer
#define fpscr_vximz  (((env->fpscr) >> FPSCR_VXIMZ)  & 0x1)
507 7c58044c j_mayer
#define fpscr_vxvc   (((env->fpscr) >> FPSCR_VXVC)   & 0x1)
508 7c58044c j_mayer
#define fpscr_fpcc   (((env->fpscr) >> FPSCR_FPCC)   & 0xF)
509 7c58044c j_mayer
#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
510 7c58044c j_mayer
#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
511 7c58044c j_mayer
#define fpscr_vxcvi  (((env->fpscr) >> FPSCR_VXCVI)  & 0x1)
512 7c58044c j_mayer
#define fpscr_ve     (((env->fpscr) >> FPSCR_VE)     & 0x1)
513 7c58044c j_mayer
#define fpscr_oe     (((env->fpscr) >> FPSCR_OE)     & 0x1)
514 7c58044c j_mayer
#define fpscr_ue     (((env->fpscr) >> FPSCR_UE)     & 0x1)
515 7c58044c j_mayer
#define fpscr_ze     (((env->fpscr) >> FPSCR_ZE)     & 0x1)
516 7c58044c j_mayer
#define fpscr_xe     (((env->fpscr) >> FPSCR_XE)     & 0x1)
517 7c58044c j_mayer
#define fpscr_ni     (((env->fpscr) >> FPSCR_NI)     & 0x1)
518 7c58044c j_mayer
#define fpscr_rn     (((env->fpscr) >> FPSCR_RN)     & 0x3)
519 7c58044c j_mayer
/* Invalid operation exception summary */
520 7c58044c j_mayer
#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI)  | \
521 7c58044c j_mayer
                                  (1 << FPSCR_VXIDI)  | (1 << FPSCR_VXZDZ)  | \
522 7c58044c j_mayer
                                  (1 << FPSCR_VXIMZ)  | (1 << FPSCR_VXVC)   | \
523 7c58044c j_mayer
                                  (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
524 7c58044c j_mayer
                                  (1 << FPSCR_VXCVI)))
525 7c58044c j_mayer
/* exception summary */
526 7c58044c j_mayer
#define fpscr_ex  (((env->fpscr) >> FPSCR_XX) & 0x1F)
527 7c58044c j_mayer
/* enabled exception summary */
528 7c58044c j_mayer
#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) &  \
529 7c58044c j_mayer
                   0x1F)
530 7c58044c j_mayer
531 7c58044c j_mayer
/*****************************************************************************/
532 6fa724a3 aurel32
/* Vector status and control register */
533 6fa724a3 aurel32
#define VSCR_NJ                16 /* Vector non-java */
534 6fa724a3 aurel32
#define VSCR_SAT        0 /* Vector saturation */
535 6fa724a3 aurel32
#define vscr_nj                (((env->vscr) >> VSCR_NJ)        & 0x1)
536 6fa724a3 aurel32
#define vscr_sat        (((env->vscr) >> VSCR_SAT)        & 0x1)
537 6fa724a3 aurel32
538 6fa724a3 aurel32
/*****************************************************************************/
539 7c58044c j_mayer
/* The whole PowerPC CPU context */
540 6ebbf390 j_mayer
#define NB_MMU_MODES 3
541 6ebbf390 j_mayer
542 3fc6c082 bellard
struct CPUPPCState {
543 3fc6c082 bellard
    /* First are the most commonly used resources
544 3fc6c082 bellard
     * during translated code execution
545 3fc6c082 bellard
     */
546 79aceca5 bellard
    /* general purpose registers */
547 bd7d9a6d aurel32
    target_ulong gpr[32];
548 65d6c0f3 j_mayer
#if !defined(TARGET_PPC64)
549 3cd7d1dd j_mayer
    /* Storage for GPR MSB, used by the SPE extension */
550 bd7d9a6d aurel32
    target_ulong gprh[32];
551 3cd7d1dd j_mayer
#endif
552 3fc6c082 bellard
    /* LR */
553 3fc6c082 bellard
    target_ulong lr;
554 3fc6c082 bellard
    /* CTR */
555 3fc6c082 bellard
    target_ulong ctr;
556 3fc6c082 bellard
    /* condition register */
557 47e4661c aurel32
    uint32_t crf[8];
558 79aceca5 bellard
    /* XER */
559 3d7b417e aurel32
    target_ulong xer;
560 79aceca5 bellard
    /* Reservation address */
561 18b21a2f Nathan Froyd
    target_ulong reserve_addr;
562 18b21a2f Nathan Froyd
    /* Reservation value */
563 18b21a2f Nathan Froyd
    target_ulong reserve_val;
564 4425265b Nathan Froyd
    /* Reservation store address */
565 4425265b Nathan Froyd
    target_ulong reserve_ea;
566 4425265b Nathan Froyd
    /* Reserved store source register and size */
567 4425265b Nathan Froyd
    target_ulong reserve_info;
568 3fc6c082 bellard
569 3fc6c082 bellard
    /* Those ones are used in supervisor mode only */
570 79aceca5 bellard
    /* machine state register */
571 0411a972 j_mayer
    target_ulong msr;
572 3fc6c082 bellard
    /* temporary general purpose registers */
573 bd7d9a6d aurel32
    target_ulong tgpr[4]; /* Used to speed-up TLB assist handlers */
574 3fc6c082 bellard
575 3fc6c082 bellard
    /* Floating point execution context */
576 4ecc3190 bellard
    float_status fp_status;
577 3fc6c082 bellard
    /* floating point registers */
578 3fc6c082 bellard
    float64 fpr[32];
579 3fc6c082 bellard
    /* floating point status and control register */
580 7c58044c j_mayer
    uint32_t fpscr;
581 4ecc3190 bellard
582 cb2dbfc3 Aurelien Jarno
    /* Next instruction pointer */
583 cb2dbfc3 Aurelien Jarno
    target_ulong nip;
584 a316d335 bellard
585 ac9eb073 bellard
    int access_type; /* when a memory exception occurs, the access
586 ac9eb073 bellard
                        type is stored here */
587 a541f297 bellard
588 cb2dbfc3 Aurelien Jarno
    CPU_COMMON
589 cb2dbfc3 Aurelien Jarno
590 f2e63a42 j_mayer
    /* MMU context - only relevant for full system emulation */
591 f2e63a42 j_mayer
#if !defined(CONFIG_USER_ONLY)
592 f2e63a42 j_mayer
#if defined(TARGET_PPC64)
593 3fc6c082 bellard
    /* Address space register */
594 3fc6c082 bellard
    target_ulong asr;
595 f2e63a42 j_mayer
    /* PowerPC 64 SLB area */
596 c227f099 Anthony Liguori
    ppc_slb_t slb[64];
597 f2e63a42 j_mayer
    int slb_nr;
598 f2e63a42 j_mayer
#endif
599 3fc6c082 bellard
    /* segment registers */
600 3fc6c082 bellard
    target_ulong sdr1;
601 74d37793 aurel32
    target_ulong sr[32];
602 3fc6c082 bellard
    /* BATs */
603 3fc6c082 bellard
    int nb_BATs;
604 3fc6c082 bellard
    target_ulong DBAT[2][8];
605 3fc6c082 bellard
    target_ulong IBAT[2][8];
606 f2e63a42 j_mayer
    /* PowerPC TLB registers (for 4xx and 60x software driven TLBs) */
607 f2e63a42 j_mayer
    int nb_tlb;      /* Total number of TLB                                  */
608 f2e63a42 j_mayer
    int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
609 f2e63a42 j_mayer
    int nb_ways;     /* Number of ways in the TLB set                        */
610 f2e63a42 j_mayer
    int last_way;    /* Last used way used to allocate TLB in a LRU way      */
611 f2e63a42 j_mayer
    int id_tlbs;     /* If 1, MMU has separated TLBs for instructions & data */
612 f2e63a42 j_mayer
    int nb_pids;     /* Number of available PID registers                    */
613 c227f099 Anthony Liguori
    ppc_tlb_t *tlb;  /* TLB is optional. Allocate them only if needed        */
614 f2e63a42 j_mayer
    /* 403 dedicated access protection registers */
615 f2e63a42 j_mayer
    target_ulong pb[4];
616 f2e63a42 j_mayer
#endif
617 9fddaa0c bellard
618 3fc6c082 bellard
    /* Other registers */
619 3fc6c082 bellard
    /* Special purpose registers */
620 3fc6c082 bellard
    target_ulong spr[1024];
621 c227f099 Anthony Liguori
    ppc_spr_t spr_cb[1024];
622 3fc6c082 bellard
    /* Altivec registers */
623 c227f099 Anthony Liguori
    ppc_avr_t avr[32];
624 3fc6c082 bellard
    uint32_t vscr;
625 d9bce9d9 j_mayer
    /* SPE registers */
626 2231ef10 aurel32
    uint64_t spe_acc;
627 d9bce9d9 j_mayer
    uint32_t spe_fscr;
628 fbd265b6 aurel32
    /* SPE and Altivec can share a status since they will never be used
629 fbd265b6 aurel32
     * simultaneously */
630 fbd265b6 aurel32
    float_status vec_status;
631 3fc6c082 bellard
632 3fc6c082 bellard
    /* Internal devices resources */
633 9fddaa0c bellard
    /* Time base and decrementer */
634 c227f099 Anthony Liguori
    ppc_tb_t *tb_env;
635 3fc6c082 bellard
    /* Device control registers */
636 c227f099 Anthony Liguori
    ppc_dcr_t *dcr_env;
637 3fc6c082 bellard
638 d63001d1 j_mayer
    int dcache_line_size;
639 d63001d1 j_mayer
    int icache_line_size;
640 d63001d1 j_mayer
641 3fc6c082 bellard
    /* Those resources are used during exception processing */
642 3fc6c082 bellard
    /* CPU model definition */
643 a750fc0b j_mayer
    target_ulong msr_mask;
644 c227f099 Anthony Liguori
    powerpc_mmu_t mmu_model;
645 c227f099 Anthony Liguori
    powerpc_excp_t excp_model;
646 c227f099 Anthony Liguori
    powerpc_input_t bus_model;
647 237c0af0 j_mayer
    int bfd_mach;
648 3fc6c082 bellard
    uint32_t flags;
649 c29b735c Nathan Froyd
    uint64_t insns_flags;
650 3fc6c082 bellard
651 3fc6c082 bellard
    int error_code;
652 47103572 j_mayer
    uint32_t pending_interrupts;
653 e9df014c j_mayer
#if !defined(CONFIG_USER_ONLY)
654 e9df014c j_mayer
    /* This is the IRQ controller, which is implementation dependant
655 e9df014c j_mayer
     * and only relevant when emulating a complete machine.
656 e9df014c j_mayer
     */
657 e9df014c j_mayer
    uint32_t irq_input_state;
658 e9df014c j_mayer
    void **irq_inputs;
659 e1833e1f j_mayer
    /* Exception vectors */
660 e1833e1f j_mayer
    target_ulong excp_vectors[POWERPC_EXCP_NB];
661 e1833e1f j_mayer
    target_ulong excp_prefix;
662 fc1c67bc Blue Swirl
    target_ulong hreset_excp_prefix;
663 e1833e1f j_mayer
    target_ulong ivor_mask;
664 e1833e1f j_mayer
    target_ulong ivpr_mask;
665 d63001d1 j_mayer
    target_ulong hreset_vector;
666 e9df014c j_mayer
#endif
667 3fc6c082 bellard
668 3fc6c082 bellard
    /* Those resources are used only during code translation */
669 3fc6c082 bellard
    /* opcode handlers */
670 c227f099 Anthony Liguori
    opc_handler_t *opcodes[0x40];
671 3fc6c082 bellard
672 3fc6c082 bellard
    /* Those resources are used only in Qemu core */
673 056401ea j_mayer
    target_ulong hflags;      /* hflags is a MSR & HFLAGS_MASK         */
674 056401ea j_mayer
    target_ulong hflags_nmsr; /* specific hflags, not comming from MSR */
675 6ebbf390 j_mayer
    int mmu_idx;         /* precomputed MMU index to speed up mem accesses */
676 3fc6c082 bellard
677 9fddaa0c bellard
    /* Power management */
678 9fddaa0c bellard
    int power_mode;
679 cd346349 j_mayer
    int (*check_pow)(CPUPPCState *env);
680 a541f297 bellard
681 6d506e6d bellard
    /* temporary hack to handle OSI calls (only used if non NULL) */
682 6d506e6d bellard
    int (*osi_call)(struct CPUPPCState *env);
683 3fc6c082 bellard
};
684 79aceca5 bellard
685 76a66253 j_mayer
/* Context used internally during MMU translations */
686 c227f099 Anthony Liguori
typedef struct mmu_ctx_t mmu_ctx_t;
687 c227f099 Anthony Liguori
struct mmu_ctx_t {
688 c227f099 Anthony Liguori
    target_phys_addr_t raddr;      /* Real address              */
689 c227f099 Anthony Liguori
    target_phys_addr_t eaddr;      /* Effective address         */
690 76a66253 j_mayer
    int prot;                      /* Protection bits           */
691 c227f099 Anthony Liguori
    target_phys_addr_t pg_addr[2]; /* PTE tables base addresses */
692 76a66253 j_mayer
    target_ulong ptem;             /* Virtual segment ID | API  */
693 76a66253 j_mayer
    int key;                       /* Access key                */
694 b227a8e9 j_mayer
    int nx;                        /* Non-execute area          */
695 76a66253 j_mayer
};
696 76a66253 j_mayer
697 3fc6c082 bellard
/*****************************************************************************/
698 aaed909a bellard
CPUPPCState *cpu_ppc_init (const char *cpu_model);
699 2e70f6ef pbrook
void ppc_translate_init(void);
700 36081602 j_mayer
int cpu_ppc_exec (CPUPPCState *s);
701 36081602 j_mayer
void cpu_ppc_close (CPUPPCState *s);
702 79aceca5 bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
703 79aceca5 bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
704 79aceca5 bellard
   is returned if the signal was handled by the virtual CPU.  */
705 36081602 j_mayer
int cpu_ppc_signal_handler (int host_signum, void *pinfo,
706 36081602 j_mayer
                            void *puc);
707 93220573 aurel32
int cpu_ppc_handle_mmu_fault (CPUPPCState *env, target_ulong address, int rw,
708 93220573 aurel32
                              int mmu_idx, int is_softmmu);
709 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_ppc_handle_mmu_fault
710 c227f099 Anthony Liguori
int get_physical_address (CPUPPCState *env, mmu_ctx_t *ctx, target_ulong vaddr,
711 93220573 aurel32
                          int rw, int access_type);
712 a541f297 bellard
void do_interrupt (CPUPPCState *env);
713 e9df014c j_mayer
void ppc_hw_interrupt (CPUPPCState *env);
714 a541f297 bellard
715 93220573 aurel32
void cpu_dump_rfi (target_ulong RA, target_ulong msr);
716 a541f297 bellard
717 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
718 93220573 aurel32
void ppc6xx_tlb_store (CPUPPCState *env, target_ulong EPN, int way, int is_code,
719 93220573 aurel32
                       target_ulong pte0, target_ulong pte1);
720 45d827d2 aurel32
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value);
721 45d827d2 aurel32
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value);
722 45d827d2 aurel32
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value);
723 45d827d2 aurel32
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value);
724 45d827d2 aurel32
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value);
725 45d827d2 aurel32
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value);
726 45d827d2 aurel32
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value);
727 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
728 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value);
729 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr);
730 f6b868fc blueswir1
target_ulong ppc_load_sr (CPUPPCState *env, int sr_nr);
731 f6b868fc blueswir1
void ppc_store_slb (CPUPPCState *env, target_ulong rb, target_ulong rs);
732 12de9a39 j_mayer
#endif /* defined(TARGET_PPC64) */
733 45d827d2 aurel32
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value);
734 12de9a39 j_mayer
#endif /* !defined(CONFIG_USER_ONLY) */
735 0411a972 j_mayer
void ppc_store_msr (CPUPPCState *env, target_ulong value);
736 3fc6c082 bellard
737 3fc6c082 bellard
void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
738 aaed909a bellard
739 c227f099 Anthony Liguori
const ppc_def_t *cpu_ppc_find_by_name (const char *name);
740 c227f099 Anthony Liguori
int cpu_ppc_register_internal (CPUPPCState *env, const ppc_def_t *def);
741 85c4adf6 bellard
742 9fddaa0c bellard
/* Time-base and decrementer management */
743 9fddaa0c bellard
#ifndef NO_CPU_IO_DEFS
744 e3ea6529 Alexander Graf
uint64_t cpu_ppc_load_tbl (CPUPPCState *env);
745 9fddaa0c bellard
uint32_t cpu_ppc_load_tbu (CPUPPCState *env);
746 9fddaa0c bellard
void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value);
747 9fddaa0c bellard
void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value);
748 b711de95 Aurelien Jarno
uint64_t cpu_ppc_load_atbl (CPUPPCState *env);
749 a062e36c j_mayer
uint32_t cpu_ppc_load_atbu (CPUPPCState *env);
750 a062e36c j_mayer
void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value);
751 a062e36c j_mayer
void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value);
752 9fddaa0c bellard
uint32_t cpu_ppc_load_decr (CPUPPCState *env);
753 9fddaa0c bellard
void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value);
754 58a7d328 j_mayer
uint32_t cpu_ppc_load_hdecr (CPUPPCState *env);
755 58a7d328 j_mayer
void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value);
756 58a7d328 j_mayer
uint64_t cpu_ppc_load_purr (CPUPPCState *env);
757 58a7d328 j_mayer
void cpu_ppc_store_purr (CPUPPCState *env, uint64_t value);
758 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env);
759 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env);
760 d9bce9d9 j_mayer
#if !defined(CONFIG_USER_ONLY)
761 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value);
762 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value);
763 d9bce9d9 j_mayer
target_ulong load_40x_pit (CPUPPCState *env);
764 d9bce9d9 j_mayer
void store_40x_pit (CPUPPCState *env, target_ulong val);
765 8ecc7913 j_mayer
void store_40x_dbcr0 (CPUPPCState *env, uint32_t val);
766 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val);
767 d9bce9d9 j_mayer
void store_booke_tcr (CPUPPCState *env, target_ulong val);
768 d9bce9d9 j_mayer
void store_booke_tsr (CPUPPCState *env, target_ulong val);
769 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env);
770 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr);
771 daf4f96e j_mayer
#if defined(TARGET_PPC64)
772 daf4f96e j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env);
773 daf4f96e j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0);
774 daf4f96e j_mayer
#endif
775 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid);
776 d9bce9d9 j_mayer
#endif
777 9fddaa0c bellard
#endif
778 79aceca5 bellard
779 636aa200 Blue Swirl
static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
780 6b542af7 j_mayer
{
781 6b542af7 j_mayer
    uint64_t gprv;
782 6b542af7 j_mayer
783 6b542af7 j_mayer
    gprv = env->gpr[gprn];
784 6b542af7 j_mayer
#if !defined(TARGET_PPC64)
785 6b542af7 j_mayer
    if (env->flags & POWERPC_FLAG_SPE) {
786 6b542af7 j_mayer
        /* If the CPU implements the SPE extension, we have to get the
787 6b542af7 j_mayer
         * high bits of the GPR from the gprh storage area
788 6b542af7 j_mayer
         */
789 6b542af7 j_mayer
        gprv &= 0xFFFFFFFFULL;
790 6b542af7 j_mayer
        gprv |= (uint64_t)env->gprh[gprn] << 32;
791 6b542af7 j_mayer
    }
792 6b542af7 j_mayer
#endif
793 6b542af7 j_mayer
794 6b542af7 j_mayer
    return gprv;
795 6b542af7 j_mayer
}
796 6b542af7 j_mayer
797 2e719ba3 j_mayer
/* Device control registers */
798 73b01960 Alexander Graf
int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
799 73b01960 Alexander Graf
int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
800 2e719ba3 j_mayer
801 9467d44c ths
#define cpu_init cpu_ppc_init
802 9467d44c ths
#define cpu_exec cpu_ppc_exec
803 9467d44c ths
#define cpu_gen_code cpu_ppc_gen_code
804 9467d44c ths
#define cpu_signal_handler cpu_ppc_signal_handler
805 c732abe2 j_mayer
#define cpu_list ppc_cpu_list
806 9467d44c ths
807 fc1c67bc Blue Swirl
#define CPU_SAVE_VERSION 4
808 b3c7724c pbrook
809 6ebbf390 j_mayer
/* MMU modes definitions */
810 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _user
811 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _kernel
812 6ebbf390 j_mayer
#define MMU_MODE2_SUFFIX _hypv
813 6ebbf390 j_mayer
#define MMU_USER_IDX 0
814 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
815 6ebbf390 j_mayer
{
816 6ebbf390 j_mayer
    return env->mmu_idx;
817 6ebbf390 j_mayer
}
818 6ebbf390 j_mayer
819 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
820 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
821 6e68e076 pbrook
{
822 f8ed7070 pbrook
    if (newsp)
823 6e68e076 pbrook
        env->gpr[1] = newsp;
824 d11f69b2 Nathan Froyd
    env->gpr[3] = 0;
825 6e68e076 pbrook
}
826 6e68e076 pbrook
#endif
827 6e68e076 pbrook
828 79aceca5 bellard
#include "cpu-all.h"
829 622ed360 aliguori
#include "exec-all.h"
830 79aceca5 bellard
831 3fc6c082 bellard
/*****************************************************************************/
832 e1571908 aurel32
/* CRF definitions */
833 57951c27 aurel32
#define CRF_LT        3
834 57951c27 aurel32
#define CRF_GT        2
835 57951c27 aurel32
#define CRF_EQ        1
836 57951c27 aurel32
#define CRF_SO        0
837 e6bba2ef Nathan Froyd
#define CRF_CH        (1 << CRF_LT)
838 e6bba2ef Nathan Froyd
#define CRF_CL        (1 << CRF_GT)
839 e6bba2ef Nathan Froyd
#define CRF_CH_OR_CL  (1 << CRF_EQ)
840 e6bba2ef Nathan Froyd
#define CRF_CH_AND_CL (1 << CRF_SO)
841 e1571908 aurel32
842 e1571908 aurel32
/* XER definitions */
843 3d7b417e aurel32
#define XER_SO  31
844 3d7b417e aurel32
#define XER_OV  30
845 3d7b417e aurel32
#define XER_CA  29
846 3d7b417e aurel32
#define XER_CMP  8
847 3d7b417e aurel32
#define XER_BC   0
848 3d7b417e aurel32
#define xer_so  ((env->xer >> XER_SO)  &    1)
849 3d7b417e aurel32
#define xer_ov  ((env->xer >> XER_OV)  &    1)
850 3d7b417e aurel32
#define xer_ca  ((env->xer >> XER_CA)  &    1)
851 3d7b417e aurel32
#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
852 3d7b417e aurel32
#define xer_bc  ((env->xer >> XER_BC)  & 0x7F)
853 79aceca5 bellard
854 3fc6c082 bellard
/* SPR definitions */
855 80d11f44 j_mayer
#define SPR_MQ                (0x000)
856 80d11f44 j_mayer
#define SPR_XER               (0x001)
857 80d11f44 j_mayer
#define SPR_601_VRTCU         (0x004)
858 80d11f44 j_mayer
#define SPR_601_VRTCL         (0x005)
859 80d11f44 j_mayer
#define SPR_601_UDECR         (0x006)
860 80d11f44 j_mayer
#define SPR_LR                (0x008)
861 80d11f44 j_mayer
#define SPR_CTR               (0x009)
862 80d11f44 j_mayer
#define SPR_DSISR             (0x012)
863 80d11f44 j_mayer
#define SPR_DAR               (0x013) /* DAE for PowerPC 601 */
864 80d11f44 j_mayer
#define SPR_601_RTCU          (0x014)
865 80d11f44 j_mayer
#define SPR_601_RTCL          (0x015)
866 80d11f44 j_mayer
#define SPR_DECR              (0x016)
867 80d11f44 j_mayer
#define SPR_SDR1              (0x019)
868 80d11f44 j_mayer
#define SPR_SRR0              (0x01A)
869 80d11f44 j_mayer
#define SPR_SRR1              (0x01B)
870 80d11f44 j_mayer
#define SPR_AMR               (0x01D)
871 80d11f44 j_mayer
#define SPR_BOOKE_PID         (0x030)
872 80d11f44 j_mayer
#define SPR_BOOKE_DECAR       (0x036)
873 80d11f44 j_mayer
#define SPR_BOOKE_CSRR0       (0x03A)
874 80d11f44 j_mayer
#define SPR_BOOKE_CSRR1       (0x03B)
875 80d11f44 j_mayer
#define SPR_BOOKE_DEAR        (0x03D)
876 80d11f44 j_mayer
#define SPR_BOOKE_ESR         (0x03E)
877 80d11f44 j_mayer
#define SPR_BOOKE_IVPR        (0x03F)
878 80d11f44 j_mayer
#define SPR_MPC_EIE           (0x050)
879 80d11f44 j_mayer
#define SPR_MPC_EID           (0x051)
880 80d11f44 j_mayer
#define SPR_MPC_NRI           (0x052)
881 80d11f44 j_mayer
#define SPR_CTRL              (0x088)
882 80d11f44 j_mayer
#define SPR_MPC_CMPA          (0x090)
883 80d11f44 j_mayer
#define SPR_MPC_CMPB          (0x091)
884 80d11f44 j_mayer
#define SPR_MPC_CMPC          (0x092)
885 80d11f44 j_mayer
#define SPR_MPC_CMPD          (0x093)
886 80d11f44 j_mayer
#define SPR_MPC_ECR           (0x094)
887 80d11f44 j_mayer
#define SPR_MPC_DER           (0x095)
888 80d11f44 j_mayer
#define SPR_MPC_COUNTA        (0x096)
889 80d11f44 j_mayer
#define SPR_MPC_COUNTB        (0x097)
890 80d11f44 j_mayer
#define SPR_UCTRL             (0x098)
891 80d11f44 j_mayer
#define SPR_MPC_CMPE          (0x098)
892 80d11f44 j_mayer
#define SPR_MPC_CMPF          (0x099)
893 80d11f44 j_mayer
#define SPR_MPC_CMPG          (0x09A)
894 80d11f44 j_mayer
#define SPR_MPC_CMPH          (0x09B)
895 80d11f44 j_mayer
#define SPR_MPC_LCTRL1        (0x09C)
896 80d11f44 j_mayer
#define SPR_MPC_LCTRL2        (0x09D)
897 80d11f44 j_mayer
#define SPR_MPC_ICTRL         (0x09E)
898 80d11f44 j_mayer
#define SPR_MPC_BAR           (0x09F)
899 80d11f44 j_mayer
#define SPR_VRSAVE            (0x100)
900 80d11f44 j_mayer
#define SPR_USPRG0            (0x100)
901 80d11f44 j_mayer
#define SPR_USPRG1            (0x101)
902 80d11f44 j_mayer
#define SPR_USPRG2            (0x102)
903 80d11f44 j_mayer
#define SPR_USPRG3            (0x103)
904 80d11f44 j_mayer
#define SPR_USPRG4            (0x104)
905 80d11f44 j_mayer
#define SPR_USPRG5            (0x105)
906 80d11f44 j_mayer
#define SPR_USPRG6            (0x106)
907 80d11f44 j_mayer
#define SPR_USPRG7            (0x107)
908 80d11f44 j_mayer
#define SPR_VTBL              (0x10C)
909 80d11f44 j_mayer
#define SPR_VTBU              (0x10D)
910 80d11f44 j_mayer
#define SPR_SPRG0             (0x110)
911 80d11f44 j_mayer
#define SPR_SPRG1             (0x111)
912 80d11f44 j_mayer
#define SPR_SPRG2             (0x112)
913 80d11f44 j_mayer
#define SPR_SPRG3             (0x113)
914 80d11f44 j_mayer
#define SPR_SPRG4             (0x114)
915 80d11f44 j_mayer
#define SPR_SCOMC             (0x114)
916 80d11f44 j_mayer
#define SPR_SPRG5             (0x115)
917 80d11f44 j_mayer
#define SPR_SCOMD             (0x115)
918 80d11f44 j_mayer
#define SPR_SPRG6             (0x116)
919 80d11f44 j_mayer
#define SPR_SPRG7             (0x117)
920 80d11f44 j_mayer
#define SPR_ASR               (0x118)
921 80d11f44 j_mayer
#define SPR_EAR               (0x11A)
922 80d11f44 j_mayer
#define SPR_TBL               (0x11C)
923 80d11f44 j_mayer
#define SPR_TBU               (0x11D)
924 80d11f44 j_mayer
#define SPR_TBU40             (0x11E)
925 80d11f44 j_mayer
#define SPR_SVR               (0x11E)
926 80d11f44 j_mayer
#define SPR_BOOKE_PIR         (0x11E)
927 80d11f44 j_mayer
#define SPR_PVR               (0x11F)
928 80d11f44 j_mayer
#define SPR_HSPRG0            (0x130)
929 80d11f44 j_mayer
#define SPR_BOOKE_DBSR        (0x130)
930 80d11f44 j_mayer
#define SPR_HSPRG1            (0x131)
931 80d11f44 j_mayer
#define SPR_HDSISR            (0x132)
932 80d11f44 j_mayer
#define SPR_HDAR              (0x133)
933 80d11f44 j_mayer
#define SPR_BOOKE_DBCR0       (0x134)
934 80d11f44 j_mayer
#define SPR_IBCR              (0x135)
935 80d11f44 j_mayer
#define SPR_PURR              (0x135)
936 80d11f44 j_mayer
#define SPR_BOOKE_DBCR1       (0x135)
937 80d11f44 j_mayer
#define SPR_DBCR              (0x136)
938 80d11f44 j_mayer
#define SPR_HDEC              (0x136)
939 80d11f44 j_mayer
#define SPR_BOOKE_DBCR2       (0x136)
940 80d11f44 j_mayer
#define SPR_HIOR              (0x137)
941 80d11f44 j_mayer
#define SPR_MBAR              (0x137)
942 80d11f44 j_mayer
#define SPR_RMOR              (0x138)
943 80d11f44 j_mayer
#define SPR_BOOKE_IAC1        (0x138)
944 80d11f44 j_mayer
#define SPR_HRMOR             (0x139)
945 80d11f44 j_mayer
#define SPR_BOOKE_IAC2        (0x139)
946 80d11f44 j_mayer
#define SPR_HSRR0             (0x13A)
947 80d11f44 j_mayer
#define SPR_BOOKE_IAC3        (0x13A)
948 80d11f44 j_mayer
#define SPR_HSRR1             (0x13B)
949 80d11f44 j_mayer
#define SPR_BOOKE_IAC4        (0x13B)
950 80d11f44 j_mayer
#define SPR_LPCR              (0x13C)
951 80d11f44 j_mayer
#define SPR_BOOKE_DAC1        (0x13C)
952 80d11f44 j_mayer
#define SPR_LPIDR             (0x13D)
953 80d11f44 j_mayer
#define SPR_DABR2             (0x13D)
954 80d11f44 j_mayer
#define SPR_BOOKE_DAC2        (0x13D)
955 80d11f44 j_mayer
#define SPR_BOOKE_DVC1        (0x13E)
956 80d11f44 j_mayer
#define SPR_BOOKE_DVC2        (0x13F)
957 80d11f44 j_mayer
#define SPR_BOOKE_TSR         (0x150)
958 80d11f44 j_mayer
#define SPR_BOOKE_TCR         (0x154)
959 80d11f44 j_mayer
#define SPR_BOOKE_IVOR0       (0x190)
960 80d11f44 j_mayer
#define SPR_BOOKE_IVOR1       (0x191)
961 80d11f44 j_mayer
#define SPR_BOOKE_IVOR2       (0x192)
962 80d11f44 j_mayer
#define SPR_BOOKE_IVOR3       (0x193)
963 80d11f44 j_mayer
#define SPR_BOOKE_IVOR4       (0x194)
964 80d11f44 j_mayer
#define SPR_BOOKE_IVOR5       (0x195)
965 80d11f44 j_mayer
#define SPR_BOOKE_IVOR6       (0x196)
966 80d11f44 j_mayer
#define SPR_BOOKE_IVOR7       (0x197)
967 80d11f44 j_mayer
#define SPR_BOOKE_IVOR8       (0x198)
968 80d11f44 j_mayer
#define SPR_BOOKE_IVOR9       (0x199)
969 80d11f44 j_mayer
#define SPR_BOOKE_IVOR10      (0x19A)
970 80d11f44 j_mayer
#define SPR_BOOKE_IVOR11      (0x19B)
971 80d11f44 j_mayer
#define SPR_BOOKE_IVOR12      (0x19C)
972 80d11f44 j_mayer
#define SPR_BOOKE_IVOR13      (0x19D)
973 80d11f44 j_mayer
#define SPR_BOOKE_IVOR14      (0x19E)
974 80d11f44 j_mayer
#define SPR_BOOKE_IVOR15      (0x19F)
975 80d11f44 j_mayer
#define SPR_BOOKE_SPEFSCR     (0x200)
976 80d11f44 j_mayer
#define SPR_Exxx_BBEAR        (0x201)
977 80d11f44 j_mayer
#define SPR_Exxx_BBTAR        (0x202)
978 80d11f44 j_mayer
#define SPR_Exxx_L1CFG0       (0x203)
979 80d11f44 j_mayer
#define SPR_Exxx_NPIDR        (0x205)
980 80d11f44 j_mayer
#define SPR_ATBL              (0x20E)
981 80d11f44 j_mayer
#define SPR_ATBU              (0x20F)
982 80d11f44 j_mayer
#define SPR_IBAT0U            (0x210)
983 80d11f44 j_mayer
#define SPR_BOOKE_IVOR32      (0x210)
984 80d11f44 j_mayer
#define SPR_RCPU_MI_GRA       (0x210)
985 80d11f44 j_mayer
#define SPR_IBAT0L            (0x211)
986 80d11f44 j_mayer
#define SPR_BOOKE_IVOR33      (0x211)
987 80d11f44 j_mayer
#define SPR_IBAT1U            (0x212)
988 80d11f44 j_mayer
#define SPR_BOOKE_IVOR34      (0x212)
989 80d11f44 j_mayer
#define SPR_IBAT1L            (0x213)
990 80d11f44 j_mayer
#define SPR_BOOKE_IVOR35      (0x213)
991 80d11f44 j_mayer
#define SPR_IBAT2U            (0x214)
992 80d11f44 j_mayer
#define SPR_BOOKE_IVOR36      (0x214)
993 80d11f44 j_mayer
#define SPR_IBAT2L            (0x215)
994 80d11f44 j_mayer
#define SPR_BOOKE_IVOR37      (0x215)
995 80d11f44 j_mayer
#define SPR_IBAT3U            (0x216)
996 80d11f44 j_mayer
#define SPR_IBAT3L            (0x217)
997 80d11f44 j_mayer
#define SPR_DBAT0U            (0x218)
998 80d11f44 j_mayer
#define SPR_RCPU_L2U_GRA      (0x218)
999 80d11f44 j_mayer
#define SPR_DBAT0L            (0x219)
1000 80d11f44 j_mayer
#define SPR_DBAT1U            (0x21A)
1001 80d11f44 j_mayer
#define SPR_DBAT1L            (0x21B)
1002 80d11f44 j_mayer
#define SPR_DBAT2U            (0x21C)
1003 80d11f44 j_mayer
#define SPR_DBAT2L            (0x21D)
1004 80d11f44 j_mayer
#define SPR_DBAT3U            (0x21E)
1005 80d11f44 j_mayer
#define SPR_DBAT3L            (0x21F)
1006 80d11f44 j_mayer
#define SPR_IBAT4U            (0x230)
1007 80d11f44 j_mayer
#define SPR_RPCU_BBCMCR       (0x230)
1008 80d11f44 j_mayer
#define SPR_MPC_IC_CST        (0x230)
1009 80d11f44 j_mayer
#define SPR_Exxx_CTXCR        (0x230)
1010 80d11f44 j_mayer
#define SPR_IBAT4L            (0x231)
1011 80d11f44 j_mayer
#define SPR_MPC_IC_ADR        (0x231)
1012 80d11f44 j_mayer
#define SPR_Exxx_DBCR3        (0x231)
1013 80d11f44 j_mayer
#define SPR_IBAT5U            (0x232)
1014 80d11f44 j_mayer
#define SPR_MPC_IC_DAT        (0x232)
1015 80d11f44 j_mayer
#define SPR_Exxx_DBCNT        (0x232)
1016 80d11f44 j_mayer
#define SPR_IBAT5L            (0x233)
1017 80d11f44 j_mayer
#define SPR_IBAT6U            (0x234)
1018 80d11f44 j_mayer
#define SPR_IBAT6L            (0x235)
1019 80d11f44 j_mayer
#define SPR_IBAT7U            (0x236)
1020 80d11f44 j_mayer
#define SPR_IBAT7L            (0x237)
1021 80d11f44 j_mayer
#define SPR_DBAT4U            (0x238)
1022 80d11f44 j_mayer
#define SPR_RCPU_L2U_MCR      (0x238)
1023 80d11f44 j_mayer
#define SPR_MPC_DC_CST        (0x238)
1024 80d11f44 j_mayer
#define SPR_Exxx_ALTCTXCR     (0x238)
1025 80d11f44 j_mayer
#define SPR_DBAT4L            (0x239)
1026 80d11f44 j_mayer
#define SPR_MPC_DC_ADR        (0x239)
1027 80d11f44 j_mayer
#define SPR_DBAT5U            (0x23A)
1028 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR0      (0x23A)
1029 80d11f44 j_mayer
#define SPR_MPC_DC_DAT        (0x23A)
1030 80d11f44 j_mayer
#define SPR_DBAT5L            (0x23B)
1031 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR1      (0x23B)
1032 80d11f44 j_mayer
#define SPR_DBAT6U            (0x23C)
1033 80d11f44 j_mayer
#define SPR_BOOKE_MCSR        (0x23C)
1034 80d11f44 j_mayer
#define SPR_DBAT6L            (0x23D)
1035 80d11f44 j_mayer
#define SPR_Exxx_MCAR         (0x23D)
1036 80d11f44 j_mayer
#define SPR_DBAT7U            (0x23E)
1037 80d11f44 j_mayer
#define SPR_BOOKE_DSRR0       (0x23E)
1038 80d11f44 j_mayer
#define SPR_DBAT7L            (0x23F)
1039 80d11f44 j_mayer
#define SPR_BOOKE_DSRR1       (0x23F)
1040 80d11f44 j_mayer
#define SPR_BOOKE_SPRG8       (0x25C)
1041 80d11f44 j_mayer
#define SPR_BOOKE_SPRG9       (0x25D)
1042 80d11f44 j_mayer
#define SPR_BOOKE_MAS0        (0x270)
1043 80d11f44 j_mayer
#define SPR_BOOKE_MAS1        (0x271)
1044 80d11f44 j_mayer
#define SPR_BOOKE_MAS2        (0x272)
1045 80d11f44 j_mayer
#define SPR_BOOKE_MAS3        (0x273)
1046 80d11f44 j_mayer
#define SPR_BOOKE_MAS4        (0x274)
1047 80d11f44 j_mayer
#define SPR_BOOKE_MAS5        (0x275)
1048 80d11f44 j_mayer
#define SPR_BOOKE_MAS6        (0x276)
1049 80d11f44 j_mayer
#define SPR_BOOKE_PID1        (0x279)
1050 80d11f44 j_mayer
#define SPR_BOOKE_PID2        (0x27A)
1051 80d11f44 j_mayer
#define SPR_MPC_DPDR          (0x280)
1052 80d11f44 j_mayer
#define SPR_MPC_IMMR          (0x288)
1053 80d11f44 j_mayer
#define SPR_BOOKE_TLB0CFG     (0x2B0)
1054 80d11f44 j_mayer
#define SPR_BOOKE_TLB1CFG     (0x2B1)
1055 80d11f44 j_mayer
#define SPR_BOOKE_TLB2CFG     (0x2B2)
1056 80d11f44 j_mayer
#define SPR_BOOKE_TLB3CFG     (0x2B3)
1057 80d11f44 j_mayer
#define SPR_BOOKE_EPR         (0x2BE)
1058 80d11f44 j_mayer
#define SPR_PERF0             (0x300)
1059 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA0      (0x300)
1060 80d11f44 j_mayer
#define SPR_MPC_MI_CTR        (0x300)
1061 80d11f44 j_mayer
#define SPR_PERF1             (0x301)
1062 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA1      (0x301)
1063 80d11f44 j_mayer
#define SPR_PERF2             (0x302)
1064 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA2      (0x302)
1065 80d11f44 j_mayer
#define SPR_MPC_MI_AP         (0x302)
1066 80d11f44 j_mayer
#define SPR_PERF3             (0x303)
1067 082c6681 j_mayer
#define SPR_620_PMC1R         (0x303)
1068 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA3      (0x303)
1069 80d11f44 j_mayer
#define SPR_MPC_MI_EPN        (0x303)
1070 80d11f44 j_mayer
#define SPR_PERF4             (0x304)
1071 082c6681 j_mayer
#define SPR_620_PMC2R         (0x304)
1072 80d11f44 j_mayer
#define SPR_PERF5             (0x305)
1073 80d11f44 j_mayer
#define SPR_MPC_MI_TWC        (0x305)
1074 80d11f44 j_mayer
#define SPR_PERF6             (0x306)
1075 80d11f44 j_mayer
#define SPR_MPC_MI_RPN        (0x306)
1076 80d11f44 j_mayer
#define SPR_PERF7             (0x307)
1077 80d11f44 j_mayer
#define SPR_PERF8             (0x308)
1078 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA0     (0x308)
1079 80d11f44 j_mayer
#define SPR_MPC_MD_CTR        (0x308)
1080 80d11f44 j_mayer
#define SPR_PERF9             (0x309)
1081 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA1     (0x309)
1082 80d11f44 j_mayer
#define SPR_MPC_MD_CASID      (0x309)
1083 80d11f44 j_mayer
#define SPR_PERFA             (0x30A)
1084 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA2     (0x30A)
1085 80d11f44 j_mayer
#define SPR_MPC_MD_AP         (0x30A)
1086 80d11f44 j_mayer
#define SPR_PERFB             (0x30B)
1087 082c6681 j_mayer
#define SPR_620_MMCR0R        (0x30B)
1088 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA3     (0x30B)
1089 80d11f44 j_mayer
#define SPR_MPC_MD_EPN        (0x30B)
1090 80d11f44 j_mayer
#define SPR_PERFC             (0x30C)
1091 80d11f44 j_mayer
#define SPR_MPC_MD_TWB        (0x30C)
1092 80d11f44 j_mayer
#define SPR_PERFD             (0x30D)
1093 80d11f44 j_mayer
#define SPR_MPC_MD_TWC        (0x30D)
1094 80d11f44 j_mayer
#define SPR_PERFE             (0x30E)
1095 80d11f44 j_mayer
#define SPR_MPC_MD_RPN        (0x30E)
1096 80d11f44 j_mayer
#define SPR_PERFF             (0x30F)
1097 80d11f44 j_mayer
#define SPR_MPC_MD_TW         (0x30F)
1098 80d11f44 j_mayer
#define SPR_UPERF0            (0x310)
1099 80d11f44 j_mayer
#define SPR_UPERF1            (0x311)
1100 80d11f44 j_mayer
#define SPR_UPERF2            (0x312)
1101 80d11f44 j_mayer
#define SPR_UPERF3            (0x313)
1102 082c6681 j_mayer
#define SPR_620_PMC1W         (0x313)
1103 80d11f44 j_mayer
#define SPR_UPERF4            (0x314)
1104 082c6681 j_mayer
#define SPR_620_PMC2W         (0x314)
1105 80d11f44 j_mayer
#define SPR_UPERF5            (0x315)
1106 80d11f44 j_mayer
#define SPR_UPERF6            (0x316)
1107 80d11f44 j_mayer
#define SPR_UPERF7            (0x317)
1108 80d11f44 j_mayer
#define SPR_UPERF8            (0x318)
1109 80d11f44 j_mayer
#define SPR_UPERF9            (0x319)
1110 80d11f44 j_mayer
#define SPR_UPERFA            (0x31A)
1111 80d11f44 j_mayer
#define SPR_UPERFB            (0x31B)
1112 082c6681 j_mayer
#define SPR_620_MMCR0W        (0x31B)
1113 80d11f44 j_mayer
#define SPR_UPERFC            (0x31C)
1114 80d11f44 j_mayer
#define SPR_UPERFD            (0x31D)
1115 80d11f44 j_mayer
#define SPR_UPERFE            (0x31E)
1116 80d11f44 j_mayer
#define SPR_UPERFF            (0x31F)
1117 80d11f44 j_mayer
#define SPR_RCPU_MI_RA0       (0x320)
1118 80d11f44 j_mayer
#define SPR_MPC_MI_DBCAM      (0x320)
1119 80d11f44 j_mayer
#define SPR_RCPU_MI_RA1       (0x321)
1120 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM0     (0x321)
1121 80d11f44 j_mayer
#define SPR_RCPU_MI_RA2       (0x322)
1122 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM1     (0x322)
1123 80d11f44 j_mayer
#define SPR_RCPU_MI_RA3       (0x323)
1124 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA0      (0x328)
1125 80d11f44 j_mayer
#define SPR_MPC_MD_DBCAM      (0x328)
1126 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA1      (0x329)
1127 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM0     (0x329)
1128 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA2      (0x32A)
1129 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM1     (0x32A)
1130 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA3      (0x32B)
1131 80d11f44 j_mayer
#define SPR_440_INV0          (0x370)
1132 80d11f44 j_mayer
#define SPR_440_INV1          (0x371)
1133 80d11f44 j_mayer
#define SPR_440_INV2          (0x372)
1134 80d11f44 j_mayer
#define SPR_440_INV3          (0x373)
1135 80d11f44 j_mayer
#define SPR_440_ITV0          (0x374)
1136 80d11f44 j_mayer
#define SPR_440_ITV1          (0x375)
1137 80d11f44 j_mayer
#define SPR_440_ITV2          (0x376)
1138 80d11f44 j_mayer
#define SPR_440_ITV3          (0x377)
1139 80d11f44 j_mayer
#define SPR_440_CCR1          (0x378)
1140 80d11f44 j_mayer
#define SPR_DCRIPR            (0x37B)
1141 80d11f44 j_mayer
#define SPR_PPR               (0x380)
1142 bd928eba j_mayer
#define SPR_750_GQR0          (0x390)
1143 80d11f44 j_mayer
#define SPR_440_DNV0          (0x390)
1144 bd928eba j_mayer
#define SPR_750_GQR1          (0x391)
1145 80d11f44 j_mayer
#define SPR_440_DNV1          (0x391)
1146 bd928eba j_mayer
#define SPR_750_GQR2          (0x392)
1147 80d11f44 j_mayer
#define SPR_440_DNV2          (0x392)
1148 bd928eba j_mayer
#define SPR_750_GQR3          (0x393)
1149 80d11f44 j_mayer
#define SPR_440_DNV3          (0x393)
1150 bd928eba j_mayer
#define SPR_750_GQR4          (0x394)
1151 80d11f44 j_mayer
#define SPR_440_DTV0          (0x394)
1152 bd928eba j_mayer
#define SPR_750_GQR5          (0x395)
1153 80d11f44 j_mayer
#define SPR_440_DTV1          (0x395)
1154 bd928eba j_mayer
#define SPR_750_GQR6          (0x396)
1155 80d11f44 j_mayer
#define SPR_440_DTV2          (0x396)
1156 bd928eba j_mayer
#define SPR_750_GQR7          (0x397)
1157 80d11f44 j_mayer
#define SPR_440_DTV3          (0x397)
1158 bd928eba j_mayer
#define SPR_750_THRM4         (0x398)
1159 bd928eba j_mayer
#define SPR_750CL_HID2        (0x398)
1160 80d11f44 j_mayer
#define SPR_440_DVLIM         (0x398)
1161 bd928eba j_mayer
#define SPR_750_WPAR          (0x399)
1162 80d11f44 j_mayer
#define SPR_440_IVLIM         (0x399)
1163 bd928eba j_mayer
#define SPR_750_DMAU          (0x39A)
1164 bd928eba j_mayer
#define SPR_750_DMAL          (0x39B)
1165 80d11f44 j_mayer
#define SPR_440_RSTCFG        (0x39B)
1166 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRL     (0x39C)
1167 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRH     (0x39D)
1168 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRL     (0x39E)
1169 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRH     (0x39F)
1170 80d11f44 j_mayer
#define SPR_UMMCR2            (0x3A0)
1171 80d11f44 j_mayer
#define SPR_UPMC5             (0x3A1)
1172 80d11f44 j_mayer
#define SPR_UPMC6             (0x3A2)
1173 80d11f44 j_mayer
#define SPR_UBAMR             (0x3A7)
1174 80d11f44 j_mayer
#define SPR_UMMCR0            (0x3A8)
1175 80d11f44 j_mayer
#define SPR_UPMC1             (0x3A9)
1176 80d11f44 j_mayer
#define SPR_UPMC2             (0x3AA)
1177 80d11f44 j_mayer
#define SPR_USIAR             (0x3AB)
1178 80d11f44 j_mayer
#define SPR_UMMCR1            (0x3AC)
1179 80d11f44 j_mayer
#define SPR_UPMC3             (0x3AD)
1180 80d11f44 j_mayer
#define SPR_UPMC4             (0x3AE)
1181 80d11f44 j_mayer
#define SPR_USDA              (0x3AF)
1182 80d11f44 j_mayer
#define SPR_40x_ZPR           (0x3B0)
1183 80d11f44 j_mayer
#define SPR_BOOKE_MAS7        (0x3B0)
1184 80d11f44 j_mayer
#define SPR_620_PMR0          (0x3B0)
1185 80d11f44 j_mayer
#define SPR_MMCR2             (0x3B0)
1186 80d11f44 j_mayer
#define SPR_PMC5              (0x3B1)
1187 80d11f44 j_mayer
#define SPR_40x_PID           (0x3B1)
1188 80d11f44 j_mayer
#define SPR_620_PMR1          (0x3B1)
1189 80d11f44 j_mayer
#define SPR_PMC6              (0x3B2)
1190 80d11f44 j_mayer
#define SPR_440_MMUCR         (0x3B2)
1191 80d11f44 j_mayer
#define SPR_620_PMR2          (0x3B2)
1192 80d11f44 j_mayer
#define SPR_4xx_CCR0          (0x3B3)
1193 80d11f44 j_mayer
#define SPR_BOOKE_EPLC        (0x3B3)
1194 80d11f44 j_mayer
#define SPR_620_PMR3          (0x3B3)
1195 80d11f44 j_mayer
#define SPR_405_IAC3          (0x3B4)
1196 80d11f44 j_mayer
#define SPR_BOOKE_EPSC        (0x3B4)
1197 80d11f44 j_mayer
#define SPR_620_PMR4          (0x3B4)
1198 80d11f44 j_mayer
#define SPR_405_IAC4          (0x3B5)
1199 80d11f44 j_mayer
#define SPR_620_PMR5          (0x3B5)
1200 80d11f44 j_mayer
#define SPR_405_DVC1          (0x3B6)
1201 80d11f44 j_mayer
#define SPR_620_PMR6          (0x3B6)
1202 80d11f44 j_mayer
#define SPR_405_DVC2          (0x3B7)
1203 80d11f44 j_mayer
#define SPR_620_PMR7          (0x3B7)
1204 80d11f44 j_mayer
#define SPR_BAMR              (0x3B7)
1205 80d11f44 j_mayer
#define SPR_MMCR0             (0x3B8)
1206 80d11f44 j_mayer
#define SPR_620_PMR8          (0x3B8)
1207 80d11f44 j_mayer
#define SPR_PMC1              (0x3B9)
1208 80d11f44 j_mayer
#define SPR_40x_SGR           (0x3B9)
1209 80d11f44 j_mayer
#define SPR_620_PMR9          (0x3B9)
1210 80d11f44 j_mayer
#define SPR_PMC2              (0x3BA)
1211 80d11f44 j_mayer
#define SPR_40x_DCWR          (0x3BA)
1212 80d11f44 j_mayer
#define SPR_620_PMRA          (0x3BA)
1213 80d11f44 j_mayer
#define SPR_SIAR              (0x3BB)
1214 80d11f44 j_mayer
#define SPR_405_SLER          (0x3BB)
1215 80d11f44 j_mayer
#define SPR_620_PMRB          (0x3BB)
1216 80d11f44 j_mayer
#define SPR_MMCR1             (0x3BC)
1217 80d11f44 j_mayer
#define SPR_405_SU0R          (0x3BC)
1218 80d11f44 j_mayer
#define SPR_620_PMRC          (0x3BC)
1219 80d11f44 j_mayer
#define SPR_401_SKR           (0x3BC)
1220 80d11f44 j_mayer
#define SPR_PMC3              (0x3BD)
1221 80d11f44 j_mayer
#define SPR_405_DBCR1         (0x3BD)
1222 80d11f44 j_mayer
#define SPR_620_PMRD          (0x3BD)
1223 80d11f44 j_mayer
#define SPR_PMC4              (0x3BE)
1224 80d11f44 j_mayer
#define SPR_620_PMRE          (0x3BE)
1225 80d11f44 j_mayer
#define SPR_SDA               (0x3BF)
1226 80d11f44 j_mayer
#define SPR_620_PMRF          (0x3BF)
1227 80d11f44 j_mayer
#define SPR_403_VTBL          (0x3CC)
1228 80d11f44 j_mayer
#define SPR_403_VTBU          (0x3CD)
1229 80d11f44 j_mayer
#define SPR_DMISS             (0x3D0)
1230 80d11f44 j_mayer
#define SPR_DCMP              (0x3D1)
1231 80d11f44 j_mayer
#define SPR_HASH1             (0x3D2)
1232 80d11f44 j_mayer
#define SPR_HASH2             (0x3D3)
1233 80d11f44 j_mayer
#define SPR_BOOKE_ICDBDR      (0x3D3)
1234 80d11f44 j_mayer
#define SPR_TLBMISS           (0x3D4)
1235 80d11f44 j_mayer
#define SPR_IMISS             (0x3D4)
1236 80d11f44 j_mayer
#define SPR_40x_ESR           (0x3D4)
1237 80d11f44 j_mayer
#define SPR_PTEHI             (0x3D5)
1238 80d11f44 j_mayer
#define SPR_ICMP              (0x3D5)
1239 80d11f44 j_mayer
#define SPR_40x_DEAR          (0x3D5)
1240 80d11f44 j_mayer
#define SPR_PTELO             (0x3D6)
1241 80d11f44 j_mayer
#define SPR_RPA               (0x3D6)
1242 80d11f44 j_mayer
#define SPR_40x_EVPR          (0x3D6)
1243 80d11f44 j_mayer
#define SPR_L3PM              (0x3D7)
1244 80d11f44 j_mayer
#define SPR_403_CDBCR         (0x3D7)
1245 4e777442 j_mayer
#define SPR_L3ITCR0           (0x3D8)
1246 80d11f44 j_mayer
#define SPR_TCR               (0x3D8)
1247 80d11f44 j_mayer
#define SPR_40x_TSR           (0x3D8)
1248 80d11f44 j_mayer
#define SPR_IBR               (0x3DA)
1249 80d11f44 j_mayer
#define SPR_40x_TCR           (0x3DA)
1250 80d11f44 j_mayer
#define SPR_ESASRR            (0x3DB)
1251 80d11f44 j_mayer
#define SPR_40x_PIT           (0x3DB)
1252 80d11f44 j_mayer
#define SPR_403_TBL           (0x3DC)
1253 80d11f44 j_mayer
#define SPR_403_TBU           (0x3DD)
1254 80d11f44 j_mayer
#define SPR_SEBR              (0x3DE)
1255 80d11f44 j_mayer
#define SPR_40x_SRR2          (0x3DE)
1256 80d11f44 j_mayer
#define SPR_SER               (0x3DF)
1257 80d11f44 j_mayer
#define SPR_40x_SRR3          (0x3DF)
1258 4e777442 j_mayer
#define SPR_L3OHCR            (0x3E8)
1259 80d11f44 j_mayer
#define SPR_L3ITCR1           (0x3E9)
1260 80d11f44 j_mayer
#define SPR_L3ITCR2           (0x3EA)
1261 80d11f44 j_mayer
#define SPR_L3ITCR3           (0x3EB)
1262 80d11f44 j_mayer
#define SPR_HID0              (0x3F0)
1263 80d11f44 j_mayer
#define SPR_40x_DBSR          (0x3F0)
1264 80d11f44 j_mayer
#define SPR_HID1              (0x3F1)
1265 80d11f44 j_mayer
#define SPR_IABR              (0x3F2)
1266 80d11f44 j_mayer
#define SPR_40x_DBCR0         (0x3F2)
1267 80d11f44 j_mayer
#define SPR_601_HID2          (0x3F2)
1268 80d11f44 j_mayer
#define SPR_Exxx_L1CSR0       (0x3F2)
1269 80d11f44 j_mayer
#define SPR_ICTRL             (0x3F3)
1270 80d11f44 j_mayer
#define SPR_HID2              (0x3F3)
1271 bd928eba j_mayer
#define SPR_750CL_HID4        (0x3F3)
1272 80d11f44 j_mayer
#define SPR_Exxx_L1CSR1       (0x3F3)
1273 80d11f44 j_mayer
#define SPR_440_DBDR          (0x3F3)
1274 80d11f44 j_mayer
#define SPR_LDSTDB            (0x3F4)
1275 bd928eba j_mayer
#define SPR_750_TDCL          (0x3F4)
1276 80d11f44 j_mayer
#define SPR_40x_IAC1          (0x3F4)
1277 80d11f44 j_mayer
#define SPR_MMUCSR0           (0x3F4)
1278 80d11f44 j_mayer
#define SPR_DABR              (0x3F5)
1279 3fc6c082 bellard
#define DABR_MASK (~(target_ulong)0x7)
1280 80d11f44 j_mayer
#define SPR_Exxx_BUCSR        (0x3F5)
1281 80d11f44 j_mayer
#define SPR_40x_IAC2          (0x3F5)
1282 80d11f44 j_mayer
#define SPR_601_HID5          (0x3F5)
1283 80d11f44 j_mayer
#define SPR_40x_DAC1          (0x3F6)
1284 80d11f44 j_mayer
#define SPR_MSSCR0            (0x3F6)
1285 80d11f44 j_mayer
#define SPR_970_HID5          (0x3F6)
1286 80d11f44 j_mayer
#define SPR_MSSSR0            (0x3F7)
1287 4e777442 j_mayer
#define SPR_MSSCR1            (0x3F7)
1288 80d11f44 j_mayer
#define SPR_DABRX             (0x3F7)
1289 80d11f44 j_mayer
#define SPR_40x_DAC2          (0x3F7)
1290 80d11f44 j_mayer
#define SPR_MMUCFG            (0x3F7)
1291 80d11f44 j_mayer
#define SPR_LDSTCR            (0x3F8)
1292 80d11f44 j_mayer
#define SPR_L2PMCR            (0x3F8)
1293 bd928eba j_mayer
#define SPR_750FX_HID2        (0x3F8)
1294 082c6681 j_mayer
#define SPR_620_BUSCSR        (0x3F8)
1295 80d11f44 j_mayer
#define SPR_Exxx_L1FINV0      (0x3F8)
1296 80d11f44 j_mayer
#define SPR_L2CR              (0x3F9)
1297 082c6681 j_mayer
#define SPR_620_L2CR          (0x3F9)
1298 80d11f44 j_mayer
#define SPR_L3CR              (0x3FA)
1299 bd928eba j_mayer
#define SPR_750_TDCH          (0x3FA)
1300 80d11f44 j_mayer
#define SPR_IABR2             (0x3FA)
1301 80d11f44 j_mayer
#define SPR_40x_DCCR          (0x3FA)
1302 082c6681 j_mayer
#define SPR_620_L2SR          (0x3FA)
1303 80d11f44 j_mayer
#define SPR_ICTC              (0x3FB)
1304 80d11f44 j_mayer
#define SPR_40x_ICCR          (0x3FB)
1305 80d11f44 j_mayer
#define SPR_THRM1             (0x3FC)
1306 80d11f44 j_mayer
#define SPR_403_PBL1          (0x3FC)
1307 80d11f44 j_mayer
#define SPR_SP                (0x3FD)
1308 80d11f44 j_mayer
#define SPR_THRM2             (0x3FD)
1309 80d11f44 j_mayer
#define SPR_403_PBU1          (0x3FD)
1310 80d11f44 j_mayer
#define SPR_604_HID13         (0x3FD)
1311 80d11f44 j_mayer
#define SPR_LT                (0x3FE)
1312 80d11f44 j_mayer
#define SPR_THRM3             (0x3FE)
1313 80d11f44 j_mayer
#define SPR_RCPU_FPECR        (0x3FE)
1314 80d11f44 j_mayer
#define SPR_403_PBL2          (0x3FE)
1315 80d11f44 j_mayer
#define SPR_PIR               (0x3FF)
1316 80d11f44 j_mayer
#define SPR_403_PBU2          (0x3FF)
1317 80d11f44 j_mayer
#define SPR_601_HID15         (0x3FF)
1318 80d11f44 j_mayer
#define SPR_604_HID15         (0x3FF)
1319 80d11f44 j_mayer
#define SPR_E500_SVR          (0x3FF)
1320 79aceca5 bellard
1321 76a66253 j_mayer
/*****************************************************************************/
1322 c29b735c Nathan Froyd
/* PowerPC Instructions types definitions                                    */
1323 c29b735c Nathan Froyd
enum {
1324 c29b735c Nathan Froyd
    PPC_NONE           = 0x0000000000000000ULL,
1325 c29b735c Nathan Froyd
    /* PowerPC base instructions set                                         */
1326 c29b735c Nathan Froyd
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
1327 c29b735c Nathan Froyd
    /*   integer operations instructions                                     */
1328 c29b735c Nathan Froyd
#define PPC_INTEGER PPC_INSNS_BASE
1329 c29b735c Nathan Froyd
    /*   flow control instructions                                           */
1330 c29b735c Nathan Froyd
#define PPC_FLOW    PPC_INSNS_BASE
1331 c29b735c Nathan Froyd
    /*   virtual memory instructions                                         */
1332 c29b735c Nathan Froyd
#define PPC_MEM     PPC_INSNS_BASE
1333 c29b735c Nathan Froyd
    /*   ld/st with reservation instructions                                 */
1334 c29b735c Nathan Froyd
#define PPC_RES     PPC_INSNS_BASE
1335 c29b735c Nathan Froyd
    /*   spr/msr access instructions                                         */
1336 c29b735c Nathan Froyd
#define PPC_MISC    PPC_INSNS_BASE
1337 c29b735c Nathan Froyd
    /* Deprecated instruction sets                                           */
1338 c29b735c Nathan Froyd
    /*   Original POWER instruction set                                      */
1339 c29b735c Nathan Froyd
    PPC_POWER          = 0x0000000000000002ULL,
1340 c29b735c Nathan Froyd
    /*   POWER2 instruction set extension                                    */
1341 c29b735c Nathan Froyd
    PPC_POWER2         = 0x0000000000000004ULL,
1342 c29b735c Nathan Froyd
    /*   Power RTC support                                                   */
1343 c29b735c Nathan Froyd
    PPC_POWER_RTC      = 0x0000000000000008ULL,
1344 c29b735c Nathan Froyd
    /*   Power-to-PowerPC bridge (601)                                       */
1345 c29b735c Nathan Froyd
    PPC_POWER_BR       = 0x0000000000000010ULL,
1346 c29b735c Nathan Froyd
    /* 64 bits PowerPC instruction set                                       */
1347 c29b735c Nathan Froyd
    PPC_64B            = 0x0000000000000020ULL,
1348 c29b735c Nathan Froyd
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
1349 c29b735c Nathan Froyd
    PPC_64BX           = 0x0000000000000040ULL,
1350 c29b735c Nathan Froyd
    /*   64 bits hypervisor extensions                                       */
1351 c29b735c Nathan Froyd
    PPC_64H            = 0x0000000000000080ULL,
1352 c29b735c Nathan Froyd
    /*   New wait instruction (PowerPC 2.0x)                                 */
1353 c29b735c Nathan Froyd
    PPC_WAIT           = 0x0000000000000100ULL,
1354 c29b735c Nathan Froyd
    /*   Time base mftb instruction                                          */
1355 c29b735c Nathan Froyd
    PPC_MFTB           = 0x0000000000000200ULL,
1356 c29b735c Nathan Froyd
1357 c29b735c Nathan Froyd
    /* Fixed-point unit extensions                                           */
1358 c29b735c Nathan Froyd
    /*   PowerPC 602 specific                                                */
1359 c29b735c Nathan Froyd
    PPC_602_SPEC       = 0x0000000000000400ULL,
1360 c29b735c Nathan Froyd
    /*   isel instruction                                                    */
1361 c29b735c Nathan Froyd
    PPC_ISEL           = 0x0000000000000800ULL,
1362 c29b735c Nathan Froyd
    /*   popcntb instruction                                                 */
1363 c29b735c Nathan Froyd
    PPC_POPCNTB        = 0x0000000000001000ULL,
1364 c29b735c Nathan Froyd
    /*   string load / store                                                 */
1365 c29b735c Nathan Froyd
    PPC_STRING         = 0x0000000000002000ULL,
1366 c29b735c Nathan Froyd
1367 c29b735c Nathan Froyd
    /* Floating-point unit extensions                                        */
1368 c29b735c Nathan Froyd
    /*   Optional floating point instructions                                */
1369 c29b735c Nathan Froyd
    PPC_FLOAT          = 0x0000000000010000ULL,
1370 c29b735c Nathan Froyd
    /* New floating-point extensions (PowerPC 2.0x)                          */
1371 c29b735c Nathan Froyd
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
1372 c29b735c Nathan Froyd
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
1373 c29b735c Nathan Froyd
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
1374 c29b735c Nathan Froyd
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
1375 c29b735c Nathan Froyd
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
1376 c29b735c Nathan Froyd
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
1377 c29b735c Nathan Froyd
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,
1378 c29b735c Nathan Froyd
1379 c29b735c Nathan Froyd
    /* Vector/SIMD extensions                                                */
1380 c29b735c Nathan Froyd
    /*   Altivec support                                                     */
1381 c29b735c Nathan Froyd
    PPC_ALTIVEC        = 0x0000000001000000ULL,
1382 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE extension                                          */
1383 c29b735c Nathan Froyd
    PPC_SPE            = 0x0000000002000000ULL,
1384 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE single-precision floating-point extension          */
1385 c29b735c Nathan Froyd
    PPC_SPE_SINGLE     = 0x0000000004000000ULL,
1386 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE double-precision floating-point extension          */
1387 c29b735c Nathan Froyd
    PPC_SPE_DOUBLE     = 0x0000000008000000ULL,
1388 c29b735c Nathan Froyd
1389 c29b735c Nathan Froyd
    /* Optional memory control instructions                                  */
1390 c29b735c Nathan Froyd
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
1391 c29b735c Nathan Froyd
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
1392 c29b735c Nathan Froyd
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
1393 c29b735c Nathan Froyd
    /*   sync instruction                                                    */
1394 c29b735c Nathan Froyd
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
1395 c29b735c Nathan Froyd
    /*   eieio instruction                                                   */
1396 c29b735c Nathan Froyd
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,
1397 c29b735c Nathan Froyd
1398 c29b735c Nathan Froyd
    /* Cache control instructions                                            */
1399 c29b735c Nathan Froyd
    PPC_CACHE          = 0x0000000200000000ULL,
1400 c29b735c Nathan Froyd
    /*   icbi instruction                                                    */
1401 c29b735c Nathan Froyd
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
1402 c29b735c Nathan Froyd
    /*   dcbz instruction with fixed cache line size                         */
1403 c29b735c Nathan Froyd
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
1404 c29b735c Nathan Froyd
    /*   dcbz instruction with tunable cache line size                       */
1405 c29b735c Nathan Froyd
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
1406 c29b735c Nathan Froyd
    /*   dcba instruction                                                    */
1407 c29b735c Nathan Froyd
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
1408 c29b735c Nathan Froyd
    /*   Freescale cache locking instructions                                */
1409 c29b735c Nathan Froyd
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
1410 c29b735c Nathan Froyd
1411 c29b735c Nathan Froyd
    /* MMU related extensions                                                */
1412 c29b735c Nathan Froyd
    /*   external control instructions                                       */
1413 c29b735c Nathan Froyd
    PPC_EXTERN         = 0x0000010000000000ULL,
1414 c29b735c Nathan Froyd
    /*   segment register access instructions                                */
1415 c29b735c Nathan Froyd
    PPC_SEGMENT        = 0x0000020000000000ULL,
1416 c29b735c Nathan Froyd
    /*   PowerPC 6xx TLB management instructions                             */
1417 c29b735c Nathan Froyd
    PPC_6xx_TLB        = 0x0000040000000000ULL,
1418 c29b735c Nathan Froyd
    /* PowerPC 74xx TLB management instructions                              */
1419 c29b735c Nathan Froyd
    PPC_74xx_TLB       = 0x0000080000000000ULL,
1420 c29b735c Nathan Froyd
    /*   PowerPC 40x TLB management instructions                             */
1421 c29b735c Nathan Froyd
    PPC_40x_TLB        = 0x0000100000000000ULL,
1422 c29b735c Nathan Froyd
    /*   segment register access instructions for PowerPC 64 "bridge"        */
1423 c29b735c Nathan Froyd
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
1424 c29b735c Nathan Froyd
    /*   SLB management                                                      */
1425 c29b735c Nathan Froyd
    PPC_SLBI           = 0x0000400000000000ULL,
1426 c29b735c Nathan Froyd
1427 c29b735c Nathan Froyd
    /* Embedded PowerPC dedicated instructions                               */
1428 c29b735c Nathan Froyd
    PPC_WRTEE          = 0x0001000000000000ULL,
1429 c29b735c Nathan Froyd
    /* PowerPC 40x exception model                                           */
1430 c29b735c Nathan Froyd
    PPC_40x_EXCP       = 0x0002000000000000ULL,
1431 c29b735c Nathan Froyd
    /* PowerPC 405 Mac instructions                                          */
1432 c29b735c Nathan Froyd
    PPC_405_MAC        = 0x0004000000000000ULL,
1433 c29b735c Nathan Froyd
    /* PowerPC 440 specific instructions                                     */
1434 c29b735c Nathan Froyd
    PPC_440_SPEC       = 0x0008000000000000ULL,
1435 c29b735c Nathan Froyd
    /* BookE (embedded) PowerPC specification                                */
1436 c29b735c Nathan Froyd
    PPC_BOOKE          = 0x0010000000000000ULL,
1437 c29b735c Nathan Froyd
    /* mfapidi instruction                                                   */
1438 c29b735c Nathan Froyd
    PPC_MFAPIDI        = 0x0020000000000000ULL,
1439 c29b735c Nathan Froyd
    /* tlbiva instruction                                                    */
1440 c29b735c Nathan Froyd
    PPC_TLBIVA         = 0x0040000000000000ULL,
1441 c29b735c Nathan Froyd
    /* tlbivax instruction                                                   */
1442 c29b735c Nathan Froyd
    PPC_TLBIVAX        = 0x0080000000000000ULL,
1443 c29b735c Nathan Froyd
    /* PowerPC 4xx dedicated instructions                                    */
1444 c29b735c Nathan Froyd
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
1445 c29b735c Nathan Froyd
    /* PowerPC 40x ibct instructions                                         */
1446 c29b735c Nathan Froyd
    PPC_40x_ICBT       = 0x0200000000000000ULL,
1447 c29b735c Nathan Froyd
    /* rfmci is not implemented in all BookE PowerPC                         */
1448 c29b735c Nathan Froyd
    PPC_RFMCI          = 0x0400000000000000ULL,
1449 c29b735c Nathan Froyd
    /* rfdi instruction                                                      */
1450 c29b735c Nathan Froyd
    PPC_RFDI           = 0x0800000000000000ULL,
1451 c29b735c Nathan Froyd
    /* DCR accesses                                                          */
1452 c29b735c Nathan Froyd
    PPC_DCR            = 0x1000000000000000ULL,
1453 c29b735c Nathan Froyd
    /* DCR extended accesse                                                  */
1454 c29b735c Nathan Froyd
    PPC_DCRX           = 0x2000000000000000ULL,
1455 c29b735c Nathan Froyd
    /* user-mode DCR access, implemented in PowerPC 460                      */
1456 c29b735c Nathan Froyd
    PPC_DCRUX          = 0x4000000000000000ULL,
1457 c29b735c Nathan Froyd
};
1458 c29b735c Nathan Froyd
1459 c29b735c Nathan Froyd
/*****************************************************************************/
1460 9a64fbe4 bellard
/* Memory access type :
1461 9a64fbe4 bellard
 * may be needed for precise access rights control and precise exceptions.
1462 9a64fbe4 bellard
 */
1463 79aceca5 bellard
enum {
1464 9a64fbe4 bellard
    /* 1 bit to define user level / supervisor access */
1465 9a64fbe4 bellard
    ACCESS_USER  = 0x00,
1466 9a64fbe4 bellard
    ACCESS_SUPER = 0x01,
1467 9a64fbe4 bellard
    /* Type of instruction that generated the access */
1468 9a64fbe4 bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
1469 9a64fbe4 bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
1470 9a64fbe4 bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
1471 9a64fbe4 bellard
    ACCESS_RES   = 0x40, /* load/store with reservation      */
1472 9a64fbe4 bellard
    ACCESS_EXT   = 0x50, /* external access                  */
1473 9a64fbe4 bellard
    ACCESS_CACHE = 0x60, /* Cache manipulation               */
1474 9a64fbe4 bellard
};
1475 9a64fbe4 bellard
1476 47103572 j_mayer
/* Hardware interruption sources:
1477 47103572 j_mayer
 * all those exception can be raised simulteaneously
1478 47103572 j_mayer
 */
1479 e9df014c j_mayer
/* Input pins definitions */
1480 e9df014c j_mayer
enum {
1481 e9df014c j_mayer
    /* 6xx bus input pins */
1482 24be5ae3 j_mayer
    PPC6xx_INPUT_HRESET     = 0,
1483 24be5ae3 j_mayer
    PPC6xx_INPUT_SRESET     = 1,
1484 24be5ae3 j_mayer
    PPC6xx_INPUT_CKSTP_IN   = 2,
1485 24be5ae3 j_mayer
    PPC6xx_INPUT_MCP        = 3,
1486 24be5ae3 j_mayer
    PPC6xx_INPUT_SMI        = 4,
1487 24be5ae3 j_mayer
    PPC6xx_INPUT_INT        = 5,
1488 d68f1306 j_mayer
    PPC6xx_INPUT_TBEN       = 6,
1489 d68f1306 j_mayer
    PPC6xx_INPUT_WAKEUP     = 7,
1490 d68f1306 j_mayer
    PPC6xx_INPUT_NB,
1491 24be5ae3 j_mayer
};
1492 24be5ae3 j_mayer
1493 24be5ae3 j_mayer
enum {
1494 e9df014c j_mayer
    /* Embedded PowerPC input pins */
1495 24be5ae3 j_mayer
    PPCBookE_INPUT_HRESET     = 0,
1496 24be5ae3 j_mayer
    PPCBookE_INPUT_SRESET     = 1,
1497 24be5ae3 j_mayer
    PPCBookE_INPUT_CKSTP_IN   = 2,
1498 24be5ae3 j_mayer
    PPCBookE_INPUT_MCP        = 3,
1499 24be5ae3 j_mayer
    PPCBookE_INPUT_SMI        = 4,
1500 24be5ae3 j_mayer
    PPCBookE_INPUT_INT        = 5,
1501 24be5ae3 j_mayer
    PPCBookE_INPUT_CINT       = 6,
1502 d68f1306 j_mayer
    PPCBookE_INPUT_NB,
1503 24be5ae3 j_mayer
};
1504 24be5ae3 j_mayer
1505 24be5ae3 j_mayer
enum {
1506 9fdc60bf aurel32
    /* PowerPC E500 input pins */
1507 9fdc60bf aurel32
    PPCE500_INPUT_RESET_CORE = 0,
1508 9fdc60bf aurel32
    PPCE500_INPUT_MCK        = 1,
1509 9fdc60bf aurel32
    PPCE500_INPUT_CINT       = 3,
1510 9fdc60bf aurel32
    PPCE500_INPUT_INT        = 4,
1511 9fdc60bf aurel32
    PPCE500_INPUT_DEBUG      = 6,
1512 9fdc60bf aurel32
    PPCE500_INPUT_NB,
1513 9fdc60bf aurel32
};
1514 9fdc60bf aurel32
1515 9fdc60bf aurel32
enum {
1516 4e290a0b j_mayer
    /* PowerPC 40x input pins */
1517 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CORE = 0,
1518 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CHIP = 1,
1519 4e290a0b j_mayer
    PPC40x_INPUT_RESET_SYS  = 2,
1520 4e290a0b j_mayer
    PPC40x_INPUT_CINT       = 3,
1521 4e290a0b j_mayer
    PPC40x_INPUT_INT        = 4,
1522 4e290a0b j_mayer
    PPC40x_INPUT_HALT       = 5,
1523 4e290a0b j_mayer
    PPC40x_INPUT_DEBUG      = 6,
1524 4e290a0b j_mayer
    PPC40x_INPUT_NB,
1525 e9df014c j_mayer
};
1526 e9df014c j_mayer
1527 b4095fed j_mayer
enum {
1528 b4095fed j_mayer
    /* RCPU input pins */
1529 b4095fed j_mayer
    PPCRCPU_INPUT_PORESET   = 0,
1530 b4095fed j_mayer
    PPCRCPU_INPUT_HRESET    = 1,
1531 b4095fed j_mayer
    PPCRCPU_INPUT_SRESET    = 2,
1532 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ0      = 3,
1533 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ1      = 4,
1534 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ2      = 5,
1535 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ3      = 6,
1536 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ4      = 7,
1537 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ5      = 8,
1538 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ6      = 9,
1539 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ7      = 10,
1540 b4095fed j_mayer
    PPCRCPU_INPUT_NB,
1541 b4095fed j_mayer
};
1542 b4095fed j_mayer
1543 00af685f j_mayer
#if defined(TARGET_PPC64)
1544 d0dfae6e j_mayer
enum {
1545 d0dfae6e j_mayer
    /* PowerPC 970 input pins */
1546 d0dfae6e j_mayer
    PPC970_INPUT_HRESET     = 0,
1547 d0dfae6e j_mayer
    PPC970_INPUT_SRESET     = 1,
1548 d0dfae6e j_mayer
    PPC970_INPUT_CKSTP      = 2,
1549 d0dfae6e j_mayer
    PPC970_INPUT_TBEN       = 3,
1550 d0dfae6e j_mayer
    PPC970_INPUT_MCP        = 4,
1551 d0dfae6e j_mayer
    PPC970_INPUT_INT        = 5,
1552 d0dfae6e j_mayer
    PPC970_INPUT_THINT      = 6,
1553 7b62a955 j_mayer
    PPC970_INPUT_NB,
1554 d0dfae6e j_mayer
};
1555 00af685f j_mayer
#endif
1556 d0dfae6e j_mayer
1557 e9df014c j_mayer
/* Hardware exceptions definitions */
1558 47103572 j_mayer
enum {
1559 e9df014c j_mayer
    /* External hardware exception sources */
1560 e1833e1f j_mayer
    PPC_INTERRUPT_RESET     = 0,  /* Reset exception                      */
1561 d68f1306 j_mayer
    PPC_INTERRUPT_WAKEUP,         /* Wakeup exception                     */
1562 d68f1306 j_mayer
    PPC_INTERRUPT_MCK,            /* Machine check exception              */
1563 d68f1306 j_mayer
    PPC_INTERRUPT_EXT,            /* External interrupt                   */
1564 d68f1306 j_mayer
    PPC_INTERRUPT_SMI,            /* System management interrupt          */
1565 d68f1306 j_mayer
    PPC_INTERRUPT_CEXT,           /* Critical external interrupt          */
1566 d68f1306 j_mayer
    PPC_INTERRUPT_DEBUG,          /* External debug exception             */
1567 d68f1306 j_mayer
    PPC_INTERRUPT_THERM,          /* Thermal exception                    */
1568 e9df014c j_mayer
    /* Internal hardware exception sources */
1569 d68f1306 j_mayer
    PPC_INTERRUPT_DECR,           /* Decrementer exception                */
1570 d68f1306 j_mayer
    PPC_INTERRUPT_HDECR,          /* Hypervisor decrementer exception     */
1571 d68f1306 j_mayer
    PPC_INTERRUPT_PIT,            /* Programmable inteval timer interrupt */
1572 d68f1306 j_mayer
    PPC_INTERRUPT_FIT,            /* Fixed interval timer interrupt       */
1573 d68f1306 j_mayer
    PPC_INTERRUPT_WDT,            /* Watchdog timer interrupt             */
1574 d68f1306 j_mayer
    PPC_INTERRUPT_CDOORBELL,      /* Critical doorbell interrupt          */
1575 d68f1306 j_mayer
    PPC_INTERRUPT_DOORBELL,       /* Doorbell interrupt                   */
1576 d68f1306 j_mayer
    PPC_INTERRUPT_PERFM,          /* Performance monitor interrupt        */
1577 47103572 j_mayer
};
1578 47103572 j_mayer
1579 9a64fbe4 bellard
/*****************************************************************************/
1580 9a64fbe4 bellard
1581 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
1582 622ed360 aliguori
{
1583 622ed360 aliguori
    env->nip = tb->pc;
1584 622ed360 aliguori
}
1585 622ed360 aliguori
1586 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
1587 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
1588 6b917547 aliguori
{
1589 6b917547 aliguori
    *pc = env->nip;
1590 6b917547 aliguori
    *cs_base = 0;
1591 6b917547 aliguori
    *flags = env->hflags;
1592 6b917547 aliguori
}
1593 6b917547 aliguori
1594 174c80d5 Nathan Froyd
static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
1595 174c80d5 Nathan Froyd
{
1596 174c80d5 Nathan Froyd
#if defined(TARGET_PPC64)
1597 174c80d5 Nathan Froyd
    /* The kernel checks TIF_32BIT here; we don't support loading 32-bit
1598 174c80d5 Nathan Froyd
       binaries on PPC64 yet. */
1599 174c80d5 Nathan Froyd
    env->gpr[13] = newtls;
1600 174c80d5 Nathan Froyd
#else
1601 174c80d5 Nathan Froyd
    env->gpr[2] = newtls;
1602 174c80d5 Nathan Froyd
#endif
1603 174c80d5 Nathan Froyd
}
1604 174c80d5 Nathan Froyd
1605 79aceca5 bellard
#endif /* !defined (__CPU_PPC_H__) */